blob: 0f51e034e0aa5ba0e35e265001ae99eb489fa9ef [file] [log] [blame]
Tony Lindgrenb824efa2006-04-02 17:46:20 +01001/*
2 * linux/arch/arm/mach-omap2/prcm.c
3 *
4 * OMAP 24xx Power Reset and Clock Management (PRCM) functions
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 *
8 * Written by Tony Lindgren <tony.lindgren@nokia.com>
9 *
Rajendra Nayakc171a252008-09-26 17:48:31 +053010 * Copyright (C) 2007 Texas Instruments, Inc.
11 * Rajendra Nayak <rnayak@ti.com>
12 *
Tony Lindgrenb824efa2006-04-02 17:46:20 +010013 * Some pieces of code Copyright (C) 2005 Texas Instruments, Inc.
Abhijit Pagare37903002010-01-26 20:12:51 -070014 * Upgraded with OMAP4 support by Abhijit Pagare <abhijitpagare@ti.com>
Tony Lindgrenb824efa2006-04-02 17:46:20 +010015 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License version 2 as
18 * published by the Free Software Foundation.
19 */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070020
21#include <linux/kernel.h>
Tony Lindgrenb824efa2006-04-02 17:46:20 +010022#include <linux/init.h>
23#include <linux/clk.h>
Tony Lindgrena58caad2008-07-03 12:24:44 +030024#include <linux/io.h>
Paul Walmsley72350b22009-07-24 19:44:03 -060025#include <linux/delay.h>
Paul Gortmakerdc280942011-07-31 16:17:29 -040026#include <linux/export.h>
Tony Lindgrenb824efa2006-04-02 17:46:20 +010027
Tony Lindgren4e653312011-11-10 22:45:17 +010028#include "common.h"
Tony Lindgrence491cf2009-10-20 09:40:47 -070029#include <plat/prcm.h>
Paul Walmsley44595982008-03-18 10:04:51 +020030
Tony Lindgrena58caad2008-07-03 12:24:44 +030031#include "clock.h"
Paul Walmsleyfeec1272010-01-26 20:13:11 -070032#include "clock2xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070033#include "cm2xxx_3xxx.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070034#include "prm2xxx_3xxx.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070035#include "prm44xx.h"
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070036#include "prminst44xx.h"
R Sricharan3f4990f2012-07-04 05:04:00 -060037#include "cminst44xx.h"
Paul Walmsley44595982008-03-18 10:04:51 +020038#include "prm-regbits-24xx.h"
Rajeev Kulkarniff4d3e12010-09-21 10:34:09 -060039#include "prm-regbits-44xx.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060040#include "control.h"
Tony Lindgrenb824efa2006-04-02 17:46:20 +010041
Paul Walmsley59fb6592010-12-21 15:30:55 -070042void __iomem *prm_base;
43void __iomem *cm_base;
44void __iomem *cm2_base;
R Sricharan610eb8c2012-05-07 23:55:22 -060045void __iomem *prcm_mpu_base;
Tony Lindgrena58caad2008-07-03 12:24:44 +030046
Paul Walmsley72350b22009-07-24 19:44:03 -060047#define MAX_MODULE_ENABLE_WAIT 100000
48
Tony Lindgrenb824efa2006-04-02 17:46:20 +010049u32 omap_prcm_get_reset_sources(void)
50{
Tony Lindgrenff00fcc2008-07-03 12:24:44 +030051 /* XXX This presumably needs modification for 34XX */
Rajendra Nayak766d3052010-03-31 04:16:30 -060052 if (cpu_is_omap24xx() || cpu_is_omap34xx())
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070053 return omap2_prm_read_mod_reg(WKUP_MOD, OMAP2_RM_RSTST) & 0x7f;
Abhijit Pagare37903002010-01-26 20:12:51 -070054 if (cpu_is_omap44xx())
Paul Walmsleyc4d7e582010-12-21 21:05:14 -070055 return omap2_prm_read_mod_reg(WKUP_MOD, OMAP4_RM_RSTST) & 0x7f;
Kevin Hilman0cc93142010-02-24 12:05:56 -070056
57 return 0;
Tony Lindgrenb824efa2006-04-02 17:46:20 +010058}
59EXPORT_SYMBOL(omap_prcm_get_reset_sources);
60
61/* Resets clock rates and reboots the system. Only called from system.h */
Russell Kingbaa95882011-11-05 17:06:28 +000062void omap_prcm_restart(char mode, const char *cmd)
Tony Lindgrenb824efa2006-04-02 17:46:20 +010063{
Kevin Hilman0cc93142010-02-24 12:05:56 -070064 s16 prcm_offs = 0;
Paul Walmsley44595982008-03-18 10:04:51 +020065
Paul Walmsleyfeec1272010-01-26 20:13:11 -070066 if (cpu_is_omap24xx()) {
67 omap2xxx_clk_prepare_for_reboot();
68
Tony Lindgrenff00fcc2008-07-03 12:24:44 +030069 prcm_offs = WKUP_MOD;
Paul Walmsleyfeec1272010-01-26 20:13:11 -070070 } else if (cpu_is_omap34xx()) {
Tony Lindgrenff00fcc2008-07-03 12:24:44 +030071 prcm_offs = OMAP3430_GR_MOD;
Paul Walmsley166353b2010-12-21 20:01:21 -070072 omap3_ctrl_write_boot_mode((cmd ? (u8)*cmd : 0));
Paul Walmsleydac9a772010-12-21 21:05:14 -070073 } else if (cpu_is_omap44xx()) {
Benoit Coussone54433f2011-07-10 05:56:31 -060074 omap4_prminst_global_warm_sw_reset(); /* never returns */
Paul Walmsleydac9a772010-12-21 21:05:14 -070075 } else {
Tony Lindgrenff00fcc2008-07-03 12:24:44 +030076 WARN_ON(1);
Paul Walmsleydac9a772010-12-21 21:05:14 -070077 }
Tony Lindgrenff00fcc2008-07-03 12:24:44 +030078
Vishwanath BS9bf83912010-10-05 19:35:34 +053079 /*
80 * As per Errata i520, in some cases, user will not be able to
81 * access DDR memory after warm-reset.
82 * This situation occurs while the warm-reset happens during a read
83 * access to DDR memory. In that particular condition, DDR memory
84 * does not respond to a corrupted read command due to the warm
85 * reset occurrence but SDRC is waiting for read completion.
86 * SDRC is not sensitive to the warm reset, but the interconnect is
87 * reset on the fly, thus causing a misalignment between SDRC logic,
88 * interconnect logic and DDR memory state.
89 * WORKAROUND:
90 * Steps to perform before a Warm reset is trigged:
91 * 1. enable self-refresh on idle request
92 * 2. put SDRC in idle
93 * 3. wait until SDRC goes to idle
94 * 4. generate SW reset (Global SW reset)
95 *
96 * Steps to be performed after warm reset occurs (in bootloader):
97 * if HW warm reset is the source, apply below steps before any
98 * accesses to SDRAM:
99 * 1. Reset SMS and SDRC and wait till reset is complete
100 * 2. Re-initialize SMS, SDRC and memory
101 *
102 * NOTE: Above work around is required only if arch reset is implemented
103 * using Global SW reset(GLOBAL_SW_RST). DPLL3 reset does not need
104 * the WA since it resets SDRC as well as part of cold reset.
105 */
106
Paul Walmsleydac9a772010-12-21 21:05:14 -0700107 /* XXX should be moved to some OMAP2/3 specific code */
Paul Walmsleyc4d7e582010-12-21 21:05:14 -0700108 omap2_prm_set_mod_reg_bits(OMAP_RST_DPLL3_MASK, prcm_offs,
109 OMAP2_RM_RSTCTRL);
110 omap2_prm_read_mod_reg(prcm_offs, OMAP2_RM_RSTCTRL); /* OCP barrier */
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100111}
Tony Lindgrena58caad2008-07-03 12:24:44 +0300112
Paul Walmsley72350b22009-07-24 19:44:03 -0600113/**
114 * omap2_cm_wait_idlest - wait for IDLEST bit to indicate module readiness
115 * @reg: physical address of module IDLEST register
116 * @mask: value to mask against to determine if the module is active
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700117 * @idlest: idle state indicator (0 or 1) for the clock
Paul Walmsley72350b22009-07-24 19:44:03 -0600118 * @name: name of the clock (for printk)
119 *
120 * Returns 1 if the module indicated readiness in time, or 0 if it
121 * failed to enable in roughly MAX_MODULE_ENABLE_WAIT microseconds.
Paul Walmsley59fb6592010-12-21 15:30:55 -0700122 *
123 * XXX This function is deprecated. It should be removed once the
124 * hwmod conversion is complete.
Paul Walmsley72350b22009-07-24 19:44:03 -0600125 */
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700126int omap2_cm_wait_idlest(void __iomem *reg, u32 mask, u8 idlest,
127 const char *name)
Paul Walmsley72350b22009-07-24 19:44:03 -0600128{
129 int i = 0;
130 int ena = 0;
131
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700132 if (idlest)
Paul Walmsley72350b22009-07-24 19:44:03 -0600133 ena = 0;
134 else
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700135 ena = mask;
Paul Walmsley72350b22009-07-24 19:44:03 -0600136
137 /* Wait for lock */
Paul Walmsley6f8b7ff2009-12-08 16:33:16 -0700138 omap_test_timeout(((__raw_readl(reg) & mask) == ena),
139 MAX_MODULE_ENABLE_WAIT, i);
Paul Walmsley72350b22009-07-24 19:44:03 -0600140
141 if (i < MAX_MODULE_ENABLE_WAIT)
Paul Walmsley7852ec02012-07-26 00:54:26 -0600142 pr_debug("cm: Module associated with clock %s ready after %d loops\n",
143 name, i);
Paul Walmsley72350b22009-07-24 19:44:03 -0600144 else
Paul Walmsley7852ec02012-07-26 00:54:26 -0600145 pr_err("cm: Module associated with clock %s didn't enable in %d tries\n",
146 name, MAX_MODULE_ENABLE_WAIT);
Paul Walmsley72350b22009-07-24 19:44:03 -0600147
148 return (i < MAX_MODULE_ENABLE_WAIT) ? 1 : 0;
149};
150
Tony Lindgrena58caad2008-07-03 12:24:44 +0300151void __init omap2_set_globals_prcm(struct omap_globals *omap2_globals)
152{
Tony Lindgren4c3cf902011-10-04 18:17:41 -0700153 if (omap2_globals->prm)
154 prm_base = omap2_globals->prm;
155 if (omap2_globals->cm)
156 cm_base = omap2_globals->cm;
157 if (omap2_globals->cm2)
158 cm2_base = omap2_globals->cm2;
R Sricharan610eb8c2012-05-07 23:55:22 -0600159 if (omap2_globals->prcm_mpu)
160 prcm_mpu_base = omap2_globals->prcm_mpu;
161
R Sricharan05e152c2012-06-05 16:21:32 +0530162 if (cpu_is_omap44xx() || soc_is_omap54xx()) {
R Sricharan610eb8c2012-05-07 23:55:22 -0600163 omap_prm_base_init();
164 omap_cm_base_init();
165 }
Tony Lindgrena58caad2008-07-03 12:24:44 +0300166}
R Sricharan3f4990f2012-07-04 05:04:00 -0600167
168/*
169 * Stubbed functions so that common files continue to build when
170 * custom builds are used
171 * XXX These are temporary and should be removed at the earliest possible
172 * opportunity
173 */
174int __weak omap4_cminst_wait_module_idle(u8 part, u16 inst, s16 cdoffs,
175 u16 clkctrl_offs)
176{
177 return 0;
178}
179
180void __weak omap4_cminst_module_enable(u8 mode, u8 part, u16 inst,
181 s16 cdoffs, u16 clkctrl_offs)
182{
183}
184
185void __weak omap4_cminst_module_disable(u8 part, u16 inst, s16 cdoffs,
186 u16 clkctrl_offs)
187{
188}