blob: 36a391d289aa09494b4892f995a3c2f591ed837a [file] [log] [blame]
Sanjay Lal740765c2012-11-21 18:34:00 -08001/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
13#include <linux/mutex.h>
14#include <linux/hrtimer.h>
15#include <linux/interrupt.h>
16#include <linux/types.h>
17#include <linux/kvm.h>
18#include <linux/kvm_types.h>
19#include <linux/threads.h>
20#include <linux/spinlock.h>
21
James Hogan48a3c4e2014-05-29 10:16:28 +010022/* MIPS KVM register ids */
23#define MIPS_CP0_32(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000024 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U32 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010025
26#define MIPS_CP0_64(_R, _S) \
James Hogan7bd4ace2014-12-02 15:47:04 +000027 (KVM_REG_MIPS_CP0 | KVM_REG_SIZE_U64 | (8 * (_R) + (_S)))
James Hogan48a3c4e2014-05-29 10:16:28 +010028
29#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
30#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
31#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
32#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
33#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
34#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
35#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
36#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
37#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
38#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
39#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
40#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
41#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
42#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
43#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
44#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
James Hogan1068eaa2014-06-26 13:56:52 +010045#define KVM_REG_MIPS_CP0_PRID MIPS_CP0_32(15, 0)
James Hogan48a3c4e2014-05-29 10:16:28 +010046#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
47#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
48#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
49#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
50#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
James Hoganc7716072014-06-26 15:11:29 +010051#define KVM_REG_MIPS_CP0_CONFIG4 MIPS_CP0_32(16, 4)
52#define KVM_REG_MIPS_CP0_CONFIG5 MIPS_CP0_32(16, 5)
James Hogan48a3c4e2014-05-29 10:16:28 +010053#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
54#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
55#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
56
Sanjay Lal740765c2012-11-21 18:34:00 -080057
58#define KVM_MAX_VCPUS 1
59#define KVM_USER_MEM_SLOTS 8
60/* memory slots that does not exposed to userspace */
James Hogancaa1faa2015-12-16 23:49:26 +000061#define KVM_PRIVATE_MEM_SLOTS 0
Sanjay Lal740765c2012-11-21 18:34:00 -080062
63#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
David Hildenbrand920552b2015-09-18 12:34:53 +020064#define KVM_HALT_POLL_NS_DEFAULT 500000
Sanjay Lal740765c2012-11-21 18:34:00 -080065
Sanjay Lal740765c2012-11-21 18:34:00 -080066
67
68/* Special address that contains the comm page, used for reducing # of traps */
James Hogan22027942014-03-14 13:06:08 +000069#define KVM_GUEST_COMMPAGE_ADDR 0x0
Sanjay Lal740765c2012-11-21 18:34:00 -080070
71#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
72 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
73
James Hogan22027942014-03-14 13:06:08 +000074#define KVM_GUEST_KUSEG 0x00000000UL
75#define KVM_GUEST_KSEG0 0x40000000UL
76#define KVM_GUEST_KSEG23 0x60000000UL
James Hogan7f5a1dd2016-06-09 10:50:44 +010077#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0xe0000000)
James Hogan22027942014-03-14 13:06:08 +000078#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
Sanjay Lal740765c2012-11-21 18:34:00 -080079
80#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
81#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
82#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
83
84/*
85 * Map an address to a certain kernel segment
86 */
87#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
88#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
89#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
90
James Hogan22027942014-03-14 13:06:08 +000091#define KVM_INVALID_PAGE 0xdeadbeef
92#define KVM_INVALID_INST 0xdeadbeef
93#define KVM_INVALID_ADDR 0xdeadbeef
Sanjay Lal740765c2012-11-21 18:34:00 -080094
Sanjay Lal740765c2012-11-21 18:34:00 -080095extern atomic_t kvm_mips_instance;
Dan Williamsba049e92016-01-15 16:56:11 -080096extern kvm_pfn_t (*kvm_mips_gfn_to_pfn)(struct kvm *kvm, gfn_t gfn);
97extern void (*kvm_mips_release_pfn_clean)(kvm_pfn_t pfn);
98extern bool (*kvm_mips_is_error_pfn)(kvm_pfn_t pfn);
Sanjay Lal740765c2012-11-21 18:34:00 -080099
100struct kvm_vm_stat {
101 u32 remote_tlb_flush;
102};
103
104struct kvm_vcpu_stat {
105 u32 wait_exits;
106 u32 cache_exits;
107 u32 signal_exits;
108 u32 int_exits;
109 u32 cop_unusable_exits;
110 u32 tlbmod_exits;
111 u32 tlbmiss_ld_exits;
112 u32 tlbmiss_st_exits;
113 u32 addrerr_st_exits;
114 u32 addrerr_ld_exits;
115 u32 syscall_exits;
116 u32 resvd_inst_exits;
117 u32 break_inst_exits;
James Hogan0a560422015-02-06 16:03:57 +0000118 u32 trap_inst_exits;
James Hoganc2537ed2015-02-06 10:56:27 +0000119 u32 msa_fpe_exits;
James Hogan1c0cd662015-02-06 10:56:27 +0000120 u32 fpe_exits;
James Hoganc2537ed2015-02-06 10:56:27 +0000121 u32 msa_disabled_exits;
Sanjay Lal740765c2012-11-21 18:34:00 -0800122 u32 flush_dcache_exits;
Paolo Bonzinif7819512015-02-04 18:20:58 +0100123 u32 halt_successful_poll;
Paolo Bonzini62bea5b2015-09-15 18:27:57 +0200124 u32 halt_attempted_poll;
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200125 u32 halt_poll_invalid;
Sanjay Lal740765c2012-11-21 18:34:00 -0800126 u32 halt_wakeup;
127};
128
129enum kvm_mips_exit_types {
130 WAIT_EXITS,
131 CACHE_EXITS,
132 SIGNAL_EXITS,
133 INT_EXITS,
134 COP_UNUSABLE_EXITS,
135 TLBMOD_EXITS,
136 TLBMISS_LD_EXITS,
137 TLBMISS_ST_EXITS,
138 ADDRERR_ST_EXITS,
139 ADDRERR_LD_EXITS,
140 SYSCALL_EXITS,
141 RESVD_INST_EXITS,
142 BREAK_INST_EXITS,
James Hogan0a560422015-02-06 16:03:57 +0000143 TRAP_INST_EXITS,
James Hoganc2537ed2015-02-06 10:56:27 +0000144 MSA_FPE_EXITS,
James Hogan1c0cd662015-02-06 10:56:27 +0000145 FPE_EXITS,
James Hoganc2537ed2015-02-06 10:56:27 +0000146 MSA_DISABLED_EXITS,
Sanjay Lal740765c2012-11-21 18:34:00 -0800147 FLUSH_DCACHE_EXITS,
148 MAX_KVM_MIPS_EXIT_TYPES
149};
150
151struct kvm_arch_memory_slot {
152};
153
154struct kvm_arch {
155 /* Guest GVA->HPA page table */
156 unsigned long *guest_pmap;
157 unsigned long guest_pmap_npages;
158
159 /* Wired host TLB used for the commpage */
160 int commpage_tlb;
161};
162
James Hogan22027942014-03-14 13:06:08 +0000163#define N_MIPS_COPROC_REGS 32
164#define N_MIPS_COPROC_SEL 8
Sanjay Lal740765c2012-11-21 18:34:00 -0800165
166struct mips_coproc {
167 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
168#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
169 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
170#endif
171};
172
173/*
174 * Coprocessor 0 register names
175 */
James Hogan22027942014-03-14 13:06:08 +0000176#define MIPS_CP0_TLB_INDEX 0
177#define MIPS_CP0_TLB_RANDOM 1
178#define MIPS_CP0_TLB_LOW 2
179#define MIPS_CP0_TLB_LO0 2
180#define MIPS_CP0_TLB_LO1 3
181#define MIPS_CP0_TLB_CONTEXT 4
182#define MIPS_CP0_TLB_PG_MASK 5
183#define MIPS_CP0_TLB_WIRED 6
184#define MIPS_CP0_HWRENA 7
185#define MIPS_CP0_BAD_VADDR 8
186#define MIPS_CP0_COUNT 9
187#define MIPS_CP0_TLB_HI 10
188#define MIPS_CP0_COMPARE 11
189#define MIPS_CP0_STATUS 12
190#define MIPS_CP0_CAUSE 13
191#define MIPS_CP0_EXC_PC 14
192#define MIPS_CP0_PRID 15
193#define MIPS_CP0_CONFIG 16
194#define MIPS_CP0_LLADDR 17
195#define MIPS_CP0_WATCH_LO 18
196#define MIPS_CP0_WATCH_HI 19
197#define MIPS_CP0_TLB_XCONTEXT 20
198#define MIPS_CP0_ECC 26
199#define MIPS_CP0_CACHE_ERR 27
200#define MIPS_CP0_TAG_LO 28
201#define MIPS_CP0_TAG_HI 29
202#define MIPS_CP0_ERROR_PC 30
203#define MIPS_CP0_DEBUG 23
204#define MIPS_CP0_DEPC 24
205#define MIPS_CP0_PERFCNT 25
206#define MIPS_CP0_ERRCTL 26
207#define MIPS_CP0_DATA_LO 28
208#define MIPS_CP0_DATA_HI 29
209#define MIPS_CP0_DESAVE 31
Sanjay Lal740765c2012-11-21 18:34:00 -0800210
James Hogan22027942014-03-14 13:06:08 +0000211#define MIPS_CP0_CONFIG_SEL 0
212#define MIPS_CP0_CONFIG1_SEL 1
213#define MIPS_CP0_CONFIG2_SEL 2
214#define MIPS_CP0_CONFIG3_SEL 3
James Hoganc7716072014-06-26 15:11:29 +0100215#define MIPS_CP0_CONFIG4_SEL 4
216#define MIPS_CP0_CONFIG5_SEL 5
Sanjay Lal740765c2012-11-21 18:34:00 -0800217
218/* Config0 register bits */
James Hogan22027942014-03-14 13:06:08 +0000219#define CP0C0_M 31
220#define CP0C0_K23 28
221#define CP0C0_KU 25
222#define CP0C0_MDU 20
223#define CP0C0_MM 17
224#define CP0C0_BM 16
225#define CP0C0_BE 15
226#define CP0C0_AT 13
227#define CP0C0_AR 10
228#define CP0C0_MT 7
229#define CP0C0_VI 3
230#define CP0C0_K0 0
Sanjay Lal740765c2012-11-21 18:34:00 -0800231
232/* Config1 register bits */
James Hogan22027942014-03-14 13:06:08 +0000233#define CP0C1_M 31
234#define CP0C1_MMU 25
235#define CP0C1_IS 22
236#define CP0C1_IL 19
237#define CP0C1_IA 16
238#define CP0C1_DS 13
239#define CP0C1_DL 10
240#define CP0C1_DA 7
241#define CP0C1_C2 6
242#define CP0C1_MD 5
243#define CP0C1_PC 4
244#define CP0C1_WR 3
245#define CP0C1_CA 2
246#define CP0C1_EP 1
247#define CP0C1_FP 0
Sanjay Lal740765c2012-11-21 18:34:00 -0800248
249/* Config2 Register bits */
James Hogan22027942014-03-14 13:06:08 +0000250#define CP0C2_M 31
251#define CP0C2_TU 28
252#define CP0C2_TS 24
253#define CP0C2_TL 20
254#define CP0C2_TA 16
255#define CP0C2_SU 12
256#define CP0C2_SS 8
257#define CP0C2_SL 4
258#define CP0C2_SA 0
Sanjay Lal740765c2012-11-21 18:34:00 -0800259
260/* Config3 Register bits */
James Hogan22027942014-03-14 13:06:08 +0000261#define CP0C3_M 31
262#define CP0C3_ISA_ON_EXC 16
263#define CP0C3_ULRI 13
264#define CP0C3_DSPP 10
265#define CP0C3_LPA 7
266#define CP0C3_VEIC 6
267#define CP0C3_VInt 5
268#define CP0C3_SP 4
269#define CP0C3_MT 2
270#define CP0C3_SM 1
271#define CP0C3_TL 0
Sanjay Lal740765c2012-11-21 18:34:00 -0800272
Sanjay Lal740765c2012-11-21 18:34:00 -0800273/* MMU types, the first four entries have the same layout as the
274 CP0C0_MT field. */
275enum mips_mmu_types {
276 MMU_TYPE_NONE,
277 MMU_TYPE_R4000,
278 MMU_TYPE_RESERVED,
279 MMU_TYPE_FMT,
280 MMU_TYPE_R3000,
281 MMU_TYPE_R6000,
282 MMU_TYPE_R8000
283};
284
Sanjay Lal740765c2012-11-21 18:34:00 -0800285/* Resume Flags */
James Hogan22027942014-03-14 13:06:08 +0000286#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
287#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
Sanjay Lal740765c2012-11-21 18:34:00 -0800288
James Hogan22027942014-03-14 13:06:08 +0000289#define RESUME_GUEST 0
290#define RESUME_GUEST_DR RESUME_FLAG_DR
291#define RESUME_HOST RESUME_FLAG_HOST
Sanjay Lal740765c2012-11-21 18:34:00 -0800292
293enum emulation_result {
294 EMULATE_DONE, /* no further processing */
295 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
296 EMULATE_FAIL, /* can't emulate this instruction */
297 EMULATE_WAIT, /* WAIT instruction */
298 EMULATE_PRIV_FAIL,
299};
300
James Hogan22027942014-03-14 13:06:08 +0000301#define MIPS3_PG_G 0x00000001 /* Global; ignore ASID if in lo0 & lo1 */
302#define MIPS3_PG_V 0x00000002 /* Valid */
303#define MIPS3_PG_NV 0x00000000
304#define MIPS3_PG_D 0x00000004 /* Dirty */
Sanjay Lal740765c2012-11-21 18:34:00 -0800305
306#define mips3_paddr_to_tlbpfn(x) \
James Hogan22027942014-03-14 13:06:08 +0000307 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
Sanjay Lal740765c2012-11-21 18:34:00 -0800308#define mips3_tlbpfn_to_paddr(x) \
James Hogan22027942014-03-14 13:06:08 +0000309 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
Sanjay Lal740765c2012-11-21 18:34:00 -0800310
James Hogan22027942014-03-14 13:06:08 +0000311#define MIPS3_PG_SHIFT 6
312#define MIPS3_PG_FRAME 0x3fffffc0
Sanjay Lal740765c2012-11-21 18:34:00 -0800313
James Hogan22027942014-03-14 13:06:08 +0000314#define VPN2_MASK 0xffffe000
Paul Burtonca64c2b2016-05-06 14:36:20 +0100315#define KVM_ENTRYHI_ASID MIPS_ENTRYHI_ASID
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700316#define TLB_IS_GLOBAL(x) (((x).tlb_lo0 & MIPS3_PG_G) && \
James Hogan22027942014-03-14 13:06:08 +0000317 ((x).tlb_lo1 & MIPS3_PG_G))
318#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
Paul Burtonca64c2b2016-05-06 14:36:20 +0100319#define TLB_ASID(x) ((x).tlb_hi & KVM_ENTRYHI_ASID)
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700320#define TLB_IS_VALID(x, va) (((va) & (1 << PAGE_SHIFT)) \
321 ? ((x).tlb_lo1 & MIPS3_PG_V) \
James Hogan22027942014-03-14 13:06:08 +0000322 : ((x).tlb_lo0 & MIPS3_PG_V))
Deng-Cheng Zhud116e812014-06-26 12:11:34 -0700323#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
324 ((y) & VPN2_MASK & ~(x).tlb_mask))
325#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
Paul Burtonca64c2b2016-05-06 14:36:20 +0100326 TLB_ASID(x) == ((y) & KVM_ENTRYHI_ASID))
Sanjay Lal740765c2012-11-21 18:34:00 -0800327
328struct kvm_mips_tlb {
329 long tlb_mask;
330 long tlb_hi;
331 long tlb_lo0;
332 long tlb_lo1;
333};
334
James Hogan98e91b82014-11-18 14:09:12 +0000335#define KVM_MIPS_FPU_FPU 0x1
James Hogan539cb89fb2015-03-05 11:43:36 +0000336#define KVM_MIPS_FPU_MSA 0x2
James Hogan98e91b82014-11-18 14:09:12 +0000337
James Hogan22027942014-03-14 13:06:08 +0000338#define KVM_MIPS_GUEST_TLB_SIZE 64
Sanjay Lal740765c2012-11-21 18:34:00 -0800339struct kvm_vcpu_arch {
340 void *host_ebase, *guest_ebase;
James Hogan797179b2016-06-09 10:50:43 +0100341 int (*vcpu_run)(struct kvm_run *run, struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800342 unsigned long host_stack;
343 unsigned long host_gp;
344
345 /* Host CP0 registers used when handling exits from guest */
346 unsigned long host_cp0_badvaddr;
347 unsigned long host_cp0_cause;
348 unsigned long host_cp0_epc;
349 unsigned long host_cp0_entryhi;
350 uint32_t guest_inst;
351
352 /* GPRS */
353 unsigned long gprs[32];
354 unsigned long hi;
355 unsigned long lo;
356 unsigned long pc;
357
358 /* FPU State */
359 struct mips_fpu_struct fpu;
James Hogan98e91b82014-11-18 14:09:12 +0000360 /* Which FPU state is loaded (KVM_MIPS_FPU_*) */
361 unsigned int fpu_inuse;
Sanjay Lal740765c2012-11-21 18:34:00 -0800362
363 /* COP0 State */
364 struct mips_coproc *cop0;
365
366 /* Host KSEG0 address of the EI/DI offset */
367 void *kseg0_commpage;
368
369 u32 io_gpr; /* GPR used as IO source/target */
370
James Hogane30492b2014-05-29 10:16:35 +0100371 struct hrtimer comparecount_timer;
James Hoganf8239342014-05-29 10:16:37 +0100372 /* Count timer control KVM register */
373 uint32_t count_ctl;
James Hogane30492b2014-05-29 10:16:35 +0100374 /* Count bias from the raw time */
375 uint32_t count_bias;
376 /* Frequency of timer in Hz */
377 uint32_t count_hz;
378 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
379 s64 count_dyn_bias;
James Hoganf8239342014-05-29 10:16:37 +0100380 /* Resume time */
381 ktime_t count_resume;
James Hogane30492b2014-05-29 10:16:35 +0100382 /* Period of timer tick in ns */
383 u64 count_period;
Sanjay Lal740765c2012-11-21 18:34:00 -0800384
385 /* Bitmask of exceptions that are pending */
386 unsigned long pending_exceptions;
387
388 /* Bitmask of pending exceptions to be cleared */
389 unsigned long pending_exceptions_clr;
390
391 unsigned long pending_load_cause;
392
393 /* Save/Restore the entryhi register when are are preempted/scheduled back in */
394 unsigned long preempt_entryhi;
395
396 /* S/W Based TLB for guest */
397 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
398
399 /* Cached guest kernel/user ASIDs */
400 uint32_t guest_user_asid[NR_CPUS];
401 uint32_t guest_kernel_asid[NR_CPUS];
402 struct mm_struct guest_kernel_mm, guest_user_mm;
403
Sanjay Lal740765c2012-11-21 18:34:00 -0800404 int last_sched_cpu;
405
406 /* WAIT executed */
407 int wait;
James Hogan98e91b82014-11-18 14:09:12 +0000408
409 u8 fpu_enabled;
James Hogan539cb89fb2015-03-05 11:43:36 +0000410 u8 msa_enabled;
Sanjay Lal740765c2012-11-21 18:34:00 -0800411};
412
413
James Hogan22027942014-03-14 13:06:08 +0000414#define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
415#define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
416#define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
417#define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
418#define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
419#define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
420#define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
James Hogan7767b7d2014-05-29 10:16:30 +0100421#define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
James Hogan22027942014-03-14 13:06:08 +0000422#define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
423#define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
424#define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
425#define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
James Hogan26f4f3b2014-03-14 13:06:09 +0000426#define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
427#define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
James Hogan22027942014-03-14 13:06:08 +0000428#define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
429#define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
430#define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
431#define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
432#define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
433#define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
434#define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
435#define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
436#define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
437#define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
438#define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
439#define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
440#define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
441#define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
442#define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
443#define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
444#define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
445#define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
446#define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
447#define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
448#define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
449#define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
450#define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
451#define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
James Hoganc7716072014-06-26 15:11:29 +0100452#define kvm_read_c0_guest_config4(cop0) (cop0->reg[MIPS_CP0_CONFIG][4])
453#define kvm_read_c0_guest_config5(cop0) (cop0->reg[MIPS_CP0_CONFIG][5])
James Hogan22027942014-03-14 13:06:08 +0000454#define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
455#define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
456#define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
457#define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
458#define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
James Hoganc7716072014-06-26 15:11:29 +0100459#define kvm_write_c0_guest_config4(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][4] = (val))
460#define kvm_write_c0_guest_config5(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][5] = (val))
James Hogan22027942014-03-14 13:06:08 +0000461#define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
462#define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
463#define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
Sanjay Lal740765c2012-11-21 18:34:00 -0800464
James Hoganc73c99b2014-05-29 10:16:33 +0100465/*
466 * Some of the guest registers may be modified asynchronously (e.g. from a
467 * hrtimer callback in hard irq context) and therefore need stronger atomicity
468 * guarantees than other registers.
469 */
470
471static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
472 unsigned long val)
473{
474 unsigned long temp;
475 do {
476 __asm__ __volatile__(
477 " .set mips3 \n"
478 " " __LL "%0, %1 \n"
479 " or %0, %2 \n"
480 " " __SC "%0, %1 \n"
481 " .set mips0 \n"
482 : "=&r" (temp), "+m" (*reg)
483 : "r" (val));
484 } while (unlikely(!temp));
485}
486
487static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
488 unsigned long val)
489{
490 unsigned long temp;
491 do {
492 __asm__ __volatile__(
493 " .set mips3 \n"
494 " " __LL "%0, %1 \n"
495 " and %0, %2 \n"
496 " " __SC "%0, %1 \n"
497 " .set mips0 \n"
498 : "=&r" (temp), "+m" (*reg)
499 : "r" (~val));
500 } while (unlikely(!temp));
501}
502
503static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
504 unsigned long change,
505 unsigned long val)
506{
507 unsigned long temp;
508 do {
509 __asm__ __volatile__(
510 " .set mips3 \n"
511 " " __LL "%0, %1 \n"
512 " and %0, %2 \n"
513 " or %0, %3 \n"
514 " " __SC "%0, %1 \n"
515 " .set mips0 \n"
516 : "=&r" (temp), "+m" (*reg)
517 : "r" (~change), "r" (val & change));
518 } while (unlikely(!temp));
519}
520
James Hogan22027942014-03-14 13:06:08 +0000521#define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
522#define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
James Hoganc73c99b2014-05-29 10:16:33 +0100523
524/* Cause can be modified asynchronously from hardirq hrtimer callback */
525#define kvm_set_c0_guest_cause(cop0, val) \
526 _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
527#define kvm_clear_c0_guest_cause(cop0, val) \
528 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
James Hogan22027942014-03-14 13:06:08 +0000529#define kvm_change_c0_guest_cause(cop0, change, val) \
James Hoganc73c99b2014-05-29 10:16:33 +0100530 _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
531 change, val)
532
James Hogan22027942014-03-14 13:06:08 +0000533#define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
534#define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
535#define kvm_change_c0_guest_ebase(cop0, change, val) \
536{ \
537 kvm_clear_c0_guest_ebase(cop0, change); \
538 kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
Sanjay Lal740765c2012-11-21 18:34:00 -0800539}
540
James Hogan98e91b82014-11-18 14:09:12 +0000541/* Helpers */
542
543static inline bool kvm_mips_guest_can_have_fpu(struct kvm_vcpu_arch *vcpu)
544{
545 return (!__builtin_constant_p(cpu_has_fpu) || cpu_has_fpu) &&
546 vcpu->fpu_enabled;
547}
548
549static inline bool kvm_mips_guest_has_fpu(struct kvm_vcpu_arch *vcpu)
550{
551 return kvm_mips_guest_can_have_fpu(vcpu) &&
552 kvm_read_c0_guest_config1(vcpu->cop0) & MIPS_CONF1_FP;
553}
Sanjay Lal740765c2012-11-21 18:34:00 -0800554
James Hogan539cb89fb2015-03-05 11:43:36 +0000555static inline bool kvm_mips_guest_can_have_msa(struct kvm_vcpu_arch *vcpu)
556{
557 return (!__builtin_constant_p(cpu_has_msa) || cpu_has_msa) &&
558 vcpu->msa_enabled;
559}
560
561static inline bool kvm_mips_guest_has_msa(struct kvm_vcpu_arch *vcpu)
562{
563 return kvm_mips_guest_can_have_msa(vcpu) &&
564 kvm_read_c0_guest_config3(vcpu->cop0) & MIPS_CONF3_MSA;
565}
566
Sanjay Lal740765c2012-11-21 18:34:00 -0800567struct kvm_mips_callbacks {
James Hogan2dca3722014-05-29 10:16:40 +0100568 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
569 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
570 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
571 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
572 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
573 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
574 int (*handle_syscall)(struct kvm_vcpu *vcpu);
575 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
576 int (*handle_break)(struct kvm_vcpu *vcpu);
James Hogan0a560422015-02-06 16:03:57 +0000577 int (*handle_trap)(struct kvm_vcpu *vcpu);
James Hoganc2537ed2015-02-06 10:56:27 +0000578 int (*handle_msa_fpe)(struct kvm_vcpu *vcpu);
James Hogan1c0cd662015-02-06 10:56:27 +0000579 int (*handle_fpe)(struct kvm_vcpu *vcpu);
James Hogan98119ad2015-02-06 11:11:56 +0000580 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
James Hogan2dca3722014-05-29 10:16:40 +0100581 int (*vm_init)(struct kvm *kvm);
582 int (*vcpu_init)(struct kvm_vcpu *vcpu);
583 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
584 gpa_t (*gva_to_gpa)(gva_t gva);
585 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
586 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
587 void (*queue_io_int)(struct kvm_vcpu *vcpu,
588 struct kvm_mips_interrupt *irq);
589 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
590 struct kvm_mips_interrupt *irq);
591 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
592 uint32_t cause);
593 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
594 uint32_t cause);
James Hoganf8be02d2014-05-29 10:16:29 +0100595 int (*get_one_reg)(struct kvm_vcpu *vcpu,
596 const struct kvm_one_reg *reg, s64 *v);
597 int (*set_one_reg)(struct kvm_vcpu *vcpu,
598 const struct kvm_one_reg *reg, s64 v);
James Hoganb86ecb32015-02-09 16:35:20 +0000599 int (*vcpu_get_regs)(struct kvm_vcpu *vcpu);
600 int (*vcpu_set_regs)(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800601};
602extern struct kvm_mips_callbacks *kvm_mips_callbacks;
603int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
604
605/* Debug: dump vcpu state */
606int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
607
608/* Trampoline ASM routine to start running in "Guest" context */
609extern int __kvm_mips_vcpu_run(struct kvm_run *run, struct kvm_vcpu *vcpu);
610
James Hogan539cb89fb2015-03-05 11:43:36 +0000611/* FPU/MSA context management */
James Hogan98e91b82014-11-18 14:09:12 +0000612void __kvm_save_fpu(struct kvm_vcpu_arch *vcpu);
613void __kvm_restore_fpu(struct kvm_vcpu_arch *vcpu);
614void __kvm_restore_fcsr(struct kvm_vcpu_arch *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000615void __kvm_save_msa(struct kvm_vcpu_arch *vcpu);
616void __kvm_restore_msa(struct kvm_vcpu_arch *vcpu);
617void __kvm_restore_msa_upper(struct kvm_vcpu_arch *vcpu);
618void __kvm_restore_msacsr(struct kvm_vcpu_arch *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000619void kvm_own_fpu(struct kvm_vcpu *vcpu);
James Hogan539cb89fb2015-03-05 11:43:36 +0000620void kvm_own_msa(struct kvm_vcpu *vcpu);
James Hogan98e91b82014-11-18 14:09:12 +0000621void kvm_drop_fpu(struct kvm_vcpu *vcpu);
622void kvm_lose_fpu(struct kvm_vcpu *vcpu);
623
Sanjay Lal740765c2012-11-21 18:34:00 -0800624/* TLB handling */
625uint32_t kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
626
627uint32_t kvm_get_user_asid(struct kvm_vcpu *vcpu);
628
629uint32_t kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
630
631extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
632 struct kvm_vcpu *vcpu);
633
634extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
635 struct kvm_vcpu *vcpu);
636
637extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
638 struct kvm_mips_tlb *tlb,
639 unsigned long *hpa0,
640 unsigned long *hpa1);
641
642extern enum emulation_result kvm_mips_handle_tlbmiss(unsigned long cause,
643 uint32_t *opc,
644 struct kvm_run *run,
645 struct kvm_vcpu *vcpu);
646
647extern enum emulation_result kvm_mips_handle_tlbmod(unsigned long cause,
648 uint32_t *opc,
649 struct kvm_run *run,
650 struct kvm_vcpu *vcpu);
651
652extern void kvm_mips_dump_host_tlbs(void);
653extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800654extern void kvm_mips_flush_host_tlb(int skip_kseg0);
655extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
Sanjay Lal740765c2012-11-21 18:34:00 -0800656
657extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
658 unsigned long entryhi);
659extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr);
660extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu,
661 unsigned long gva);
662extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu,
663 struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800664extern void kvm_local_flush_tlb_all(void);
Sanjay Lal740765c2012-11-21 18:34:00 -0800665extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu);
666extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
667extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu);
668
669/* Emulation */
670uint32_t kvm_get_inst(uint32_t *opc, struct kvm_vcpu *vcpu);
671enum emulation_result update_pc(struct kvm_vcpu *vcpu, uint32_t cause);
672
673extern enum emulation_result kvm_mips_emulate_inst(unsigned long cause,
674 uint32_t *opc,
675 struct kvm_run *run,
676 struct kvm_vcpu *vcpu);
677
678extern enum emulation_result kvm_mips_emulate_syscall(unsigned long cause,
679 uint32_t *opc,
680 struct kvm_run *run,
681 struct kvm_vcpu *vcpu);
682
683extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(unsigned long cause,
684 uint32_t *opc,
685 struct kvm_run *run,
686 struct kvm_vcpu *vcpu);
687
688extern enum emulation_result kvm_mips_emulate_tlbinv_ld(unsigned long cause,
689 uint32_t *opc,
690 struct kvm_run *run,
691 struct kvm_vcpu *vcpu);
692
693extern enum emulation_result kvm_mips_emulate_tlbmiss_st(unsigned long cause,
694 uint32_t *opc,
695 struct kvm_run *run,
696 struct kvm_vcpu *vcpu);
697
698extern enum emulation_result kvm_mips_emulate_tlbinv_st(unsigned long cause,
699 uint32_t *opc,
700 struct kvm_run *run,
701 struct kvm_vcpu *vcpu);
702
703extern enum emulation_result kvm_mips_emulate_tlbmod(unsigned long cause,
704 uint32_t *opc,
705 struct kvm_run *run,
706 struct kvm_vcpu *vcpu);
707
708extern enum emulation_result kvm_mips_emulate_fpu_exc(unsigned long cause,
709 uint32_t *opc,
710 struct kvm_run *run,
711 struct kvm_vcpu *vcpu);
712
713extern enum emulation_result kvm_mips_handle_ri(unsigned long cause,
714 uint32_t *opc,
715 struct kvm_run *run,
716 struct kvm_vcpu *vcpu);
717
718extern enum emulation_result kvm_mips_emulate_ri_exc(unsigned long cause,
719 uint32_t *opc,
720 struct kvm_run *run,
721 struct kvm_vcpu *vcpu);
722
723extern enum emulation_result kvm_mips_emulate_bp_exc(unsigned long cause,
724 uint32_t *opc,
725 struct kvm_run *run,
726 struct kvm_vcpu *vcpu);
727
James Hogan0a560422015-02-06 16:03:57 +0000728extern enum emulation_result kvm_mips_emulate_trap_exc(unsigned long cause,
729 uint32_t *opc,
730 struct kvm_run *run,
731 struct kvm_vcpu *vcpu);
732
James Hoganc2537ed2015-02-06 10:56:27 +0000733extern enum emulation_result kvm_mips_emulate_msafpe_exc(unsigned long cause,
734 uint32_t *opc,
735 struct kvm_run *run,
736 struct kvm_vcpu *vcpu);
737
James Hogan1c0cd662015-02-06 10:56:27 +0000738extern enum emulation_result kvm_mips_emulate_fpe_exc(unsigned long cause,
739 uint32_t *opc,
740 struct kvm_run *run,
741 struct kvm_vcpu *vcpu);
742
James Hoganc2537ed2015-02-06 10:56:27 +0000743extern enum emulation_result kvm_mips_emulate_msadis_exc(unsigned long cause,
744 uint32_t *opc,
745 struct kvm_run *run,
746 struct kvm_vcpu *vcpu);
747
Sanjay Lal740765c2012-11-21 18:34:00 -0800748extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
749 struct kvm_run *run);
750
James Hogane30492b2014-05-29 10:16:35 +0100751uint32_t kvm_mips_read_count(struct kvm_vcpu *vcpu);
752void kvm_mips_write_count(struct kvm_vcpu *vcpu, uint32_t count);
James Hoganb45bacd2016-04-22 10:38:46 +0100753void kvm_mips_write_compare(struct kvm_vcpu *vcpu, uint32_t compare, bool ack);
James Hogane30492b2014-05-29 10:16:35 +0100754void kvm_mips_init_count(struct kvm_vcpu *vcpu);
James Hoganf8239342014-05-29 10:16:37 +0100755int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
756int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
James Hoganf74a8e22014-05-29 10:16:38 +0100757int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
James Hogane30492b2014-05-29 10:16:35 +0100758void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
759void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
760enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800761
762enum emulation_result kvm_mips_check_privilege(unsigned long cause,
763 uint32_t *opc,
764 struct kvm_run *run,
765 struct kvm_vcpu *vcpu);
766
767enum emulation_result kvm_mips_emulate_cache(uint32_t inst,
768 uint32_t *opc,
769 uint32_t cause,
770 struct kvm_run *run,
771 struct kvm_vcpu *vcpu);
772enum emulation_result kvm_mips_emulate_CP0(uint32_t inst,
773 uint32_t *opc,
774 uint32_t cause,
775 struct kvm_run *run,
776 struct kvm_vcpu *vcpu);
777enum emulation_result kvm_mips_emulate_store(uint32_t inst,
778 uint32_t cause,
779 struct kvm_run *run,
780 struct kvm_vcpu *vcpu);
781enum emulation_result kvm_mips_emulate_load(uint32_t inst,
782 uint32_t cause,
783 struct kvm_run *run,
784 struct kvm_vcpu *vcpu);
785
James Hoganc7716072014-06-26 15:11:29 +0100786unsigned int kvm_mips_config1_wrmask(struct kvm_vcpu *vcpu);
787unsigned int kvm_mips_config3_wrmask(struct kvm_vcpu *vcpu);
788unsigned int kvm_mips_config4_wrmask(struct kvm_vcpu *vcpu);
789unsigned int kvm_mips_config5_wrmask(struct kvm_vcpu *vcpu);
790
Sanjay Lal740765c2012-11-21 18:34:00 -0800791/* Dynamic binary translation */
792extern int kvm_mips_trans_cache_index(uint32_t inst, uint32_t *opc,
793 struct kvm_vcpu *vcpu);
794extern int kvm_mips_trans_cache_va(uint32_t inst, uint32_t *opc,
795 struct kvm_vcpu *vcpu);
796extern int kvm_mips_trans_mfc0(uint32_t inst, uint32_t *opc,
797 struct kvm_vcpu *vcpu);
798extern int kvm_mips_trans_mtc0(uint32_t inst, uint32_t *opc,
799 struct kvm_vcpu *vcpu);
800
801/* Misc */
Deng-Cheng Zhud98403a2014-06-26 12:11:36 -0700802extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
Sanjay Lal740765c2012-11-21 18:34:00 -0800803extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
804
Radim Krčmář13a34e02014-08-28 15:13:03 +0200805static inline void kvm_arch_hardware_disable(void) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200806static inline void kvm_arch_hardware_unsetup(void) {}
807static inline void kvm_arch_sync_events(struct kvm *kvm) {}
808static inline void kvm_arch_free_memslot(struct kvm *kvm,
809 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
Paolo Bonzini15f46012015-05-17 21:26:08 +0200810static inline void kvm_arch_memslots_updated(struct kvm *kvm, struct kvm_memslots *slots) {}
Radim Krčmář0865e632014-08-28 15:13:02 +0200811static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}
812static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
813 struct kvm_memory_slot *slot) {}
814static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
815static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
Christoffer Dall3217f7c2015-08-27 16:41:15 +0200816static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu) {}
817static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu) {}
Christian Borntraeger3491caf2016-05-13 12:16:35 +0200818static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
Sanjay Lal740765c2012-11-21 18:34:00 -0800819
820#endif /* __MIPS_KVM_HOST_H__ */