blob: 92a3be4fde870be4707ab5b8b3cecb8c734d635a [file] [log] [blame]
Steven Toth52c99bd2008-05-01 04:57:01 -03001/*
Steven Toth48937292008-05-01 07:15:38 -03002 MaxLinear MXL5005S VSB/QAM/DVBT tuner driver
Steven Toth7f5c3af2008-05-01 06:51:36 -03003
Steven Toth48937292008-05-01 07:15:38 -03004 Copyright (C) 2008 MaxLinear
Steven Toth6d897612008-09-03 17:12:12 -03005 Copyright (C) 2006 Steven Toth <stoth@linuxtv.org>
Steven Toth48937292008-05-01 07:15:38 -03006 Functions:
7 mxl5005s_reset()
8 mxl5005s_writereg()
9 mxl5005s_writeregs()
10 mxl5005s_init()
11 mxl5005s_reconfigure()
12 mxl5005s_AssignTunerMode()
13 mxl5005s_set_params()
14 mxl5005s_get_frequency()
15 mxl5005s_get_bandwidth()
16 mxl5005s_release()
17 mxl5005s_attach()
18
Steven Toth7fa2a142008-05-03 14:25:55 -030019 Copyright (C) 2008 Realtek
20 Copyright (C) 2008 Jan Hoogenraad
Steven Toth48937292008-05-01 07:15:38 -030021 Functions:
22 mxl5005s_SetRfFreqHz()
23
24 This program is free software; you can redistribute it and/or modify
25 it under the terms of the GNU General Public License as published by
26 the Free Software Foundation; either version 2 of the License, or
27 (at your option) any later version.
28
29 This program is distributed in the hope that it will be useful,
30 but WITHOUT ANY WARRANTY; without even the implied warranty of
31 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
32 GNU General Public License for more details.
33
34 You should have received a copy of the GNU General Public License
35 along with this program; if not, write to the Free Software
36 Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
37
38*/
39
40/*
41 History of this driver (Steven Toth):
42 I was given a public release of a linux driver that included
43 support for the MaxLinear MXL5005S silicon tuner. Analysis of
44 the tuner driver showed clearly three things.
45
46 1. The tuner driver didn't support the LinuxTV tuner API
47 so the code Realtek added had to be removed.
48
49 2. A significant amount of the driver is reference driver code
50 from MaxLinear, I felt it was important to identify and
51 preserve this.
52
53 3. New code has to be added to interface correctly with the
54 LinuxTV API, as a regular kernel module.
55
56 Other than the reference driver enum's, I've clearly marked
57 sections of the code and retained the copyright of the
58 respective owners.
59*/
Steven Toth5c1b2052008-05-01 07:04:09 -030060#include <linux/kernel.h>
61#include <linux/init.h>
62#include <linux/module.h>
63#include <linux/string.h>
64#include <linux/slab.h>
65#include <linux/delay.h>
66#include "dvb_frontend.h"
Steven Toth2637d5b2008-05-01 05:01:31 -030067#include "mxl5005s.h"
Steven Toth52c99bd2008-05-01 04:57:01 -030068
Steven Toth77ad55e2008-05-03 14:28:43 -030069static int debug;
Steven Toth85d220d2008-05-01 05:48:14 -030070
71#define dprintk(level, arg...) do { \
Steven Toth48937292008-05-01 07:15:38 -030072 if (level <= debug) \
Steven Toth85d220d2008-05-01 05:48:14 -030073 printk(arg); \
74 } while (0)
75
76#define TUNER_REGS_NUM 104
77#define INITCTRL_NUM 40
78
79#ifdef _MXL_PRODUCTION
80#define CHCTRL_NUM 39
81#else
82#define CHCTRL_NUM 36
83#endif
84
85#define MXLCTRL_NUM 189
86#define MASTER_CONTROL_ADDR 9
87
Steven Toth85d220d2008-05-01 05:48:14 -030088/* Enumeration of Master Control Register State */
Steven Tothd2110172008-05-01 19:35:54 -030089enum master_control_state {
Steven Toth85d220d2008-05-01 05:48:14 -030090 MC_LOAD_START = 1,
91 MC_POWER_DOWN,
92 MC_SYNTH_RESET,
93 MC_SEQ_OFF
Steven Tothd2110172008-05-01 19:35:54 -030094};
Steven Toth85d220d2008-05-01 05:48:14 -030095
Steven Toth85d220d2008-05-01 05:48:14 -030096/* Enumeration of MXL5005 Tuner Modulation Type */
Steven Tothd2110172008-05-01 19:35:54 -030097enum {
Steven Toth85d220d2008-05-01 05:48:14 -030098 MXL_DEFAULT_MODULATION = 0,
99 MXL_DVBT,
100 MXL_ATSC,
101 MXL_QAM,
102 MXL_ANALOG_CABLE,
103 MXL_ANALOG_OTA
Adrian Bunk38db1432008-05-16 00:15:53 -0300104};
Steven Toth85d220d2008-05-01 05:48:14 -0300105
Steven Toth85d220d2008-05-01 05:48:14 -0300106/* MXL5005 Tuner Register Struct */
Steven Tothd2110172008-05-01 19:35:54 -0300107struct TunerReg {
Steven Toth85d220d2008-05-01 05:48:14 -0300108 u16 Reg_Num; /* Tuner Register Address */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300109 u16 Reg_Val; /* Current sw programmed value waiting to be written */
Steven Tothd2110172008-05-01 19:35:54 -0300110};
Steven Toth85d220d2008-05-01 05:48:14 -0300111
Steven Tothd2110172008-05-01 19:35:54 -0300112enum {
Steven Toth85d220d2008-05-01 05:48:14 -0300113 /* Initialization Control Names */
114 DN_IQTN_AMP_CUT = 1, /* 1 */
115 BB_MODE, /* 2 */
116 BB_BUF, /* 3 */
117 BB_BUF_OA, /* 4 */
118 BB_ALPF_BANDSELECT, /* 5 */
119 BB_IQSWAP, /* 6 */
120 BB_DLPF_BANDSEL, /* 7 */
121 RFSYN_CHP_GAIN, /* 8 */
122 RFSYN_EN_CHP_HIGAIN, /* 9 */
123 AGC_IF, /* 10 */
124 AGC_RF, /* 11 */
125 IF_DIVVAL, /* 12 */
126 IF_VCO_BIAS, /* 13 */
127 CHCAL_INT_MOD_IF, /* 14 */
128 CHCAL_FRAC_MOD_IF, /* 15 */
129 DRV_RES_SEL, /* 16 */
130 I_DRIVER, /* 17 */
131 EN_AAF, /* 18 */
132 EN_3P, /* 19 */
133 EN_AUX_3P, /* 20 */
134 SEL_AAF_BAND, /* 21 */
135 SEQ_ENCLK16_CLK_OUT, /* 22 */
136 SEQ_SEL4_16B, /* 23 */
137 XTAL_CAPSELECT, /* 24 */
138 IF_SEL_DBL, /* 25 */
139 RFSYN_R_DIV, /* 26 */
140 SEQ_EXTSYNTHCALIF, /* 27 */
141 SEQ_EXTDCCAL, /* 28 */
142 AGC_EN_RSSI, /* 29 */
143 RFA_ENCLKRFAGC, /* 30 */
144 RFA_RSSI_REFH, /* 31 */
145 RFA_RSSI_REF, /* 32 */
146 RFA_RSSI_REFL, /* 33 */
147 RFA_FLR, /* 34 */
148 RFA_CEIL, /* 35 */
149 SEQ_EXTIQFSMPULSE, /* 36 */
150 OVERRIDE_1, /* 37 */
151 BB_INITSTATE_DLPF_TUNE, /* 38 */
152 TG_R_DIV, /* 39 */
153 EN_CHP_LIN_B, /* 40 */
154
155 /* Channel Change Control Names */
156 DN_POLY = 51, /* 51 */
157 DN_RFGAIN, /* 52 */
158 DN_CAP_RFLPF, /* 53 */
159 DN_EN_VHFUHFBAR, /* 54 */
160 DN_GAIN_ADJUST, /* 55 */
161 DN_IQTNBUF_AMP, /* 56 */
162 DN_IQTNGNBFBIAS_BST, /* 57 */
163 RFSYN_EN_OUTMUX, /* 58 */
164 RFSYN_SEL_VCO_OUT, /* 59 */
165 RFSYN_SEL_VCO_HI, /* 60 */
166 RFSYN_SEL_DIVM, /* 61 */
167 RFSYN_RF_DIV_BIAS, /* 62 */
168 DN_SEL_FREQ, /* 63 */
169 RFSYN_VCO_BIAS, /* 64 */
170 CHCAL_INT_MOD_RF, /* 65 */
171 CHCAL_FRAC_MOD_RF, /* 66 */
172 RFSYN_LPF_R, /* 67 */
173 CHCAL_EN_INT_RF, /* 68 */
174 TG_LO_DIVVAL, /* 69 */
175 TG_LO_SELVAL, /* 70 */
176 TG_DIV_VAL, /* 71 */
177 TG_VCO_BIAS, /* 72 */
178 SEQ_EXTPOWERUP, /* 73 */
179 OVERRIDE_2, /* 74 */
180 OVERRIDE_3, /* 75 */
181 OVERRIDE_4, /* 76 */
182 SEQ_FSM_PULSE, /* 77 */
183 GPIO_4B, /* 78 */
184 GPIO_3B, /* 79 */
185 GPIO_4, /* 80 */
186 GPIO_3, /* 81 */
187 GPIO_1B, /* 82 */
188 DAC_A_ENABLE, /* 83 */
189 DAC_B_ENABLE, /* 84 */
190 DAC_DIN_A, /* 85 */
191 DAC_DIN_B, /* 86 */
192#ifdef _MXL_PRODUCTION
193 RFSYN_EN_DIV, /* 87 */
194 RFSYN_DIVM, /* 88 */
195 DN_BYPASS_AGC_I2C /* 89 */
196#endif
Adrian Bunk38db1432008-05-16 00:15:53 -0300197};
Steven Toth85d220d2008-05-01 05:48:14 -0300198
199/*
200 * The following context is source code provided by MaxLinear.
201 * MaxLinear source code - Common_MXL.h (?)
202 */
203
204/* Constants */
205#define MXL5005S_REG_WRITING_TABLE_LEN_MAX 104
206#define MXL5005S_LATCH_BYTE 0xfe
207
208/* Register address, MSB, and LSB */
209#define MXL5005S_BB_IQSWAP_ADDR 59
210#define MXL5005S_BB_IQSWAP_MSB 0
211#define MXL5005S_BB_IQSWAP_LSB 0
212
213#define MXL5005S_BB_DLPF_BANDSEL_ADDR 53
214#define MXL5005S_BB_DLPF_BANDSEL_MSB 4
215#define MXL5005S_BB_DLPF_BANDSEL_LSB 3
216
217/* Standard modes */
Steven Tothd2110172008-05-01 19:35:54 -0300218enum {
Steven Toth85d220d2008-05-01 05:48:14 -0300219 MXL5005S_STANDARD_DVBT,
220 MXL5005S_STANDARD_ATSC,
221};
222#define MXL5005S_STANDARD_MODE_NUM 2
223
224/* Bandwidth modes */
Steven Tothd2110172008-05-01 19:35:54 -0300225enum {
Steven Toth85d220d2008-05-01 05:48:14 -0300226 MXL5005S_BANDWIDTH_6MHZ = 6000000,
227 MXL5005S_BANDWIDTH_7MHZ = 7000000,
228 MXL5005S_BANDWIDTH_8MHZ = 8000000,
229};
230#define MXL5005S_BANDWIDTH_MODE_NUM 3
231
Steven Toth3935c252008-05-01 05:45:44 -0300232/* MXL5005 Tuner Control Struct */
Steven Tothd2110172008-05-01 19:35:54 -0300233struct TunerControl {
Steven Toth3935c252008-05-01 05:45:44 -0300234 u16 Ctrl_Num; /* Control Number */
235 u16 size; /* Number of bits to represent Value */
Steven Tothd2110172008-05-01 19:35:54 -0300236 u16 addr[25]; /* Array of Tuner Register Address for each bit pos */
237 u16 bit[25]; /* Array of bit pos in Reg Addr for each bit pos */
Steven Toth3935c252008-05-01 05:45:44 -0300238 u16 val[25]; /* Binary representation of Value */
Steven Tothd2110172008-05-01 19:35:54 -0300239};
Steven Toth52c99bd2008-05-01 04:57:01 -0300240
Steven Toth3935c252008-05-01 05:45:44 -0300241/* MXL5005 Tuner Struct */
Steven Tothd2110172008-05-01 19:35:54 -0300242struct mxl5005s_state {
Steven Toth3935c252008-05-01 05:45:44 -0300243 u8 Mode; /* 0: Analog Mode ; 1: Digital Mode */
244 u8 IF_Mode; /* for Analog Mode, 0: zero IF; 1: low IF */
245 u32 Chan_Bandwidth; /* filter channel bandwidth (6, 7, 8) */
246 u32 IF_OUT; /* Desired IF Out Frequency */
247 u16 IF_OUT_LOAD; /* IF Out Load Resistor (200/300 Ohms) */
248 u32 RF_IN; /* RF Input Frequency */
249 u32 Fxtal; /* XTAL Frequency */
250 u8 AGC_Mode; /* AGC Mode 0: Dual AGC; 1: Single AGC */
251 u16 TOP; /* Value: take over point */
Steven Tothd2110172008-05-01 19:35:54 -0300252 u8 CLOCK_OUT; /* 0: turn off clk out; 1: turn on clock out */
Steven Toth3935c252008-05-01 05:45:44 -0300253 u8 DIV_OUT; /* 4MHz or 16MHz */
254 u8 CAPSELECT; /* 0: disable On-Chip pulling cap; 1: enable */
255 u8 EN_RSSI; /* 0: disable RSSI; 1: enable RSSI */
Steven Tothd2110172008-05-01 19:35:54 -0300256
257 /* Modulation Type; */
258 /* 0 - Default; 1 - DVB-T; 2 - ATSC; 3 - QAM; 4 - Analog Cable */
259 u8 Mod_Type;
260
261 /* Tracking Filter Type */
262 /* 0 - Default; 1 - Off; 2 - Type C; 3 - Type C-H */
263 u8 TF_Type;
Steven Toth52c99bd2008-05-01 04:57:01 -0300264
Steven Toth3935c252008-05-01 05:45:44 -0300265 /* Calculated Settings */
266 u32 RF_LO; /* Synth RF LO Frequency */
267 u32 IF_LO; /* Synth IF LO Frequency */
268 u32 TG_LO; /* Synth TG_LO Frequency */
Steven Toth52c99bd2008-05-01 04:57:01 -0300269
Steven Toth3935c252008-05-01 05:45:44 -0300270 /* Pointers to ControlName Arrays */
Steven Tothd2110172008-05-01 19:35:54 -0300271 u16 Init_Ctrl_Num; /* Number of INIT Control Names */
272 struct TunerControl
273 Init_Ctrl[INITCTRL_NUM]; /* INIT Control Names Array Pointer */
Steven Toth52c99bd2008-05-01 04:57:01 -0300274
Steven Tothd2110172008-05-01 19:35:54 -0300275 u16 CH_Ctrl_Num; /* Number of CH Control Names */
276 struct TunerControl
277 CH_Ctrl[CHCTRL_NUM]; /* CH Control Name Array Pointer */
Steven Toth52c99bd2008-05-01 04:57:01 -0300278
Steven Tothd2110172008-05-01 19:35:54 -0300279 u16 MXL_Ctrl_Num; /* Number of MXL Control Names */
280 struct TunerControl
281 MXL_Ctrl[MXLCTRL_NUM]; /* MXL Control Name Array Pointer */
Steven Toth52c99bd2008-05-01 04:57:01 -0300282
Steven Toth3935c252008-05-01 05:45:44 -0300283 /* Pointer to Tuner Register Array */
Steven Tothd2110172008-05-01 19:35:54 -0300284 u16 TunerRegs_Num; /* Number of Tuner Registers */
285 struct TunerReg
286 TunerRegs[TUNER_REGS_NUM]; /* Tuner Register Array Pointer */
Steven Toth52c99bd2008-05-01 04:57:01 -0300287
Steven Toth85d220d2008-05-01 05:48:14 -0300288 /* Linux driver framework specific */
Steven Toth48937292008-05-01 07:15:38 -0300289 struct mxl5005s_config *config;
Steven Toth85d220d2008-05-01 05:48:14 -0300290 struct dvb_frontend *frontend;
291 struct i2c_adapter *i2c;
Steven Toth48937292008-05-01 07:15:38 -0300292
293 /* Cache values */
294 u32 current_mode;
295
Steven Toth3935c252008-05-01 05:45:44 -0300296};
Steven Toth52c99bd2008-05-01 04:57:01 -0300297
Steven Tothc6c34b12008-05-03 14:14:54 -0300298static u16 MXL_GetMasterControl(u8 *MasterReg, int state);
299static u16 MXL_ControlWrite(struct dvb_frontend *fe, u16 ControlNum, u32 value);
300static u16 MXL_ControlRead(struct dvb_frontend *fe, u16 controlNum, u32 *value);
301static void MXL_RegWriteBit(struct dvb_frontend *fe, u8 address, u8 bit,
302 u8 bitVal);
303static u16 MXL_GetCHRegister(struct dvb_frontend *fe, u8 *RegNum,
Steven Tothd2110172008-05-01 19:35:54 -0300304 u8 *RegVal, int *count);
Steven Tothc6c34b12008-05-03 14:14:54 -0300305static u32 MXL_Ceiling(u32 value, u32 resolution);
306static u16 MXL_RegRead(struct dvb_frontend *fe, u8 RegNum, u8 *RegVal);
Steven Tothc6c34b12008-05-03 14:14:54 -0300307static u16 MXL_ControlWrite_Group(struct dvb_frontend *fe, u16 controlNum,
Steven Tothd2110172008-05-01 19:35:54 -0300308 u32 value, u16 controlGroup);
Steven Tothc6c34b12008-05-03 14:14:54 -0300309static u16 MXL_SetGPIO(struct dvb_frontend *fe, u8 GPIO_Num, u8 GPIO_Val);
310static u16 MXL_GetInitRegister(struct dvb_frontend *fe, u8 *RegNum,
Steven Tothd2110172008-05-01 19:35:54 -0300311 u8 *RegVal, int *count);
Steven Tothc6c34b12008-05-03 14:14:54 -0300312static u16 MXL_TuneRF(struct dvb_frontend *fe, u32 RF_Freq);
313static void MXL_SynthIFLO_Calc(struct dvb_frontend *fe);
314static void MXL_SynthRFTGLO_Calc(struct dvb_frontend *fe);
315static u16 MXL_GetCHRegister_ZeroIF(struct dvb_frontend *fe, u8 *RegNum,
Steven Tothd2110172008-05-01 19:35:54 -0300316 u8 *RegVal, int *count);
Steven Tothc6c34b12008-05-03 14:14:54 -0300317static int mxl5005s_writeregs(struct dvb_frontend *fe, u8 *addrtable,
Steven Tothd2110172008-05-01 19:35:54 -0300318 u8 *datatable, u8 len);
Steven Tothc6c34b12008-05-03 14:14:54 -0300319static u16 MXL_IFSynthInit(struct dvb_frontend *fe);
320static int mxl5005s_AssignTunerMode(struct dvb_frontend *fe, u32 mod_type,
Steven Tothd2110172008-05-01 19:35:54 -0300321 u32 bandwidth);
Steven Tothc6c34b12008-05-03 14:14:54 -0300322static int mxl5005s_reconfigure(struct dvb_frontend *fe, u32 mod_type,
323 u32 bandwidth);
Steven Toth48937292008-05-01 07:15:38 -0300324
325/* ----------------------------------------------------------------
326 * Begin: Custom code salvaged from the Realtek driver.
Steven Toth7fa2a142008-05-03 14:25:55 -0300327 * Copyright (C) 2008 Realtek
328 * Copyright (C) 2008 Jan Hoogenraad
Steven Toth48937292008-05-01 07:15:38 -0300329 * This code is placed under the terms of the GNU General Public License
330 *
331 * Released by Realtek under GPLv2.
332 * Thanks to Realtek for a lot of support we received !
333 *
334 * Revision: 080314 - original version
335 */
Steven Toth52c99bd2008-05-01 04:57:01 -0300336
Steven Tothc6c34b12008-05-03 14:14:54 -0300337static int mxl5005s_SetRfFreqHz(struct dvb_frontend *fe, unsigned long RfFreqHz)
Steven Toth52c99bd2008-05-01 04:57:01 -0300338{
Steven Toth85d220d2008-05-01 05:48:14 -0300339 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth52c99bd2008-05-01 04:57:01 -0300340 unsigned char AddrTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
341 unsigned char ByteTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
342 int TableLen;
343
Steven Tothc6c34b12008-05-03 14:14:54 -0300344 u32 IfDivval = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300345 unsigned char MasterControlByte;
346
Steven Toth85d220d2008-05-01 05:48:14 -0300347 dprintk(1, "%s() freq=%ld\n", __func__, RfFreqHz);
Steven Toth52c99bd2008-05-01 04:57:01 -0300348
Steven Tothd2110172008-05-01 19:35:54 -0300349 /* Set MxL5005S tuner RF frequency according to example code. */
Steven Toth52c99bd2008-05-01 04:57:01 -0300350
Steven Tothd2110172008-05-01 19:35:54 -0300351 /* Tuner RF frequency setting stage 0 */
352 MXL_GetMasterControl(ByteTable, MC_SYNTH_RESET);
Steven Toth52c99bd2008-05-01 04:57:01 -0300353 AddrTable[0] = MASTER_CONTROL_ADDR;
Steven Toth85d220d2008-05-01 05:48:14 -0300354 ByteTable[0] |= state->config->AgcMasterByte;
Steven Toth52c99bd2008-05-01 04:57:01 -0300355
Steven Toth48937292008-05-01 07:15:38 -0300356 mxl5005s_writeregs(fe, AddrTable, ByteTable, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -0300357
Steven Tothd2110172008-05-01 19:35:54 -0300358 /* Tuner RF frequency setting stage 1 */
Steven Toth85d220d2008-05-01 05:48:14 -0300359 MXL_TuneRF(fe, RfFreqHz);
Steven Toth52c99bd2008-05-01 04:57:01 -0300360
Steven Toth85d220d2008-05-01 05:48:14 -0300361 MXL_ControlRead(fe, IF_DIVVAL, &IfDivval);
Steven Toth52c99bd2008-05-01 04:57:01 -0300362
Steven Toth85d220d2008-05-01 05:48:14 -0300363 MXL_ControlWrite(fe, SEQ_FSM_PULSE, 0);
364 MXL_ControlWrite(fe, SEQ_EXTPOWERUP, 1);
365 MXL_ControlWrite(fe, IF_DIVVAL, 8);
Steven Tothd2110172008-05-01 19:35:54 -0300366 MXL_GetCHRegister(fe, AddrTable, ByteTable, &TableLen);
Steven Toth52c99bd2008-05-01 04:57:01 -0300367
Steven Tothd2110172008-05-01 19:35:54 -0300368 MXL_GetMasterControl(&MasterControlByte, MC_LOAD_START);
Steven Toth52c99bd2008-05-01 04:57:01 -0300369 AddrTable[TableLen] = MASTER_CONTROL_ADDR ;
Steven Tothd2110172008-05-01 19:35:54 -0300370 ByteTable[TableLen] = MasterControlByte |
371 state->config->AgcMasterByte;
Steven Toth52c99bd2008-05-01 04:57:01 -0300372 TableLen += 1;
373
Steven Toth48937292008-05-01 07:15:38 -0300374 mxl5005s_writeregs(fe, AddrTable, ByteTable, TableLen);
Steven Toth52c99bd2008-05-01 04:57:01 -0300375
Steven Tothd2110172008-05-01 19:35:54 -0300376 /* Wait 30 ms. */
Steven Toth48937292008-05-01 07:15:38 -0300377 msleep(150);
Steven Toth52c99bd2008-05-01 04:57:01 -0300378
Steven Tothd2110172008-05-01 19:35:54 -0300379 /* Tuner RF frequency setting stage 2 */
380 MXL_ControlWrite(fe, SEQ_FSM_PULSE, 1);
381 MXL_ControlWrite(fe, IF_DIVVAL, IfDivval);
382 MXL_GetCHRegister_ZeroIF(fe, AddrTable, ByteTable, &TableLen);
Steven Toth52c99bd2008-05-01 04:57:01 -0300383
Steven Tothd2110172008-05-01 19:35:54 -0300384 MXL_GetMasterControl(&MasterControlByte, MC_LOAD_START);
Steven Toth52c99bd2008-05-01 04:57:01 -0300385 AddrTable[TableLen] = MASTER_CONTROL_ADDR ;
Steven Tothd2110172008-05-01 19:35:54 -0300386 ByteTable[TableLen] = MasterControlByte |
387 state->config->AgcMasterByte ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300388 TableLen += 1;
389
Steven Toth48937292008-05-01 07:15:38 -0300390 mxl5005s_writeregs(fe, AddrTable, ByteTable, TableLen);
391
392 msleep(100);
Steven Toth8c66a192008-05-01 06:35:48 -0300393
Steven Toth85d220d2008-05-01 05:48:14 -0300394 return 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300395}
Steven Toth48937292008-05-01 07:15:38 -0300396/* End: Custom code taken from the Realtek driver */
Steven Toth52c99bd2008-05-01 04:57:01 -0300397
Steven Toth48937292008-05-01 07:15:38 -0300398/* ----------------------------------------------------------------
399 * Begin: Reference driver code found in the Realtek driver.
Steven Toth7fa2a142008-05-03 14:25:55 -0300400 * Copyright (C) 2008 MaxLinear
Steven Toth48937292008-05-01 07:15:38 -0300401 */
Steven Tothc6c34b12008-05-03 14:14:54 -0300402static u16 MXL5005_RegisterInit(struct dvb_frontend *fe)
Steven Toth52c99bd2008-05-01 04:57:01 -0300403{
Steven Toth85d220d2008-05-01 05:48:14 -0300404 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth3935c252008-05-01 05:45:44 -0300405 state->TunerRegs_Num = TUNER_REGS_NUM ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300406
Steven Toth3935c252008-05-01 05:45:44 -0300407 state->TunerRegs[0].Reg_Num = 9 ;
408 state->TunerRegs[0].Reg_Val = 0x40 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300409
Steven Toth3935c252008-05-01 05:45:44 -0300410 state->TunerRegs[1].Reg_Num = 11 ;
411 state->TunerRegs[1].Reg_Val = 0x19 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300412
Steven Toth3935c252008-05-01 05:45:44 -0300413 state->TunerRegs[2].Reg_Num = 12 ;
414 state->TunerRegs[2].Reg_Val = 0x60 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300415
Steven Toth3935c252008-05-01 05:45:44 -0300416 state->TunerRegs[3].Reg_Num = 13 ;
417 state->TunerRegs[3].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300418
Steven Toth3935c252008-05-01 05:45:44 -0300419 state->TunerRegs[4].Reg_Num = 14 ;
420 state->TunerRegs[4].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300421
Steven Toth3935c252008-05-01 05:45:44 -0300422 state->TunerRegs[5].Reg_Num = 15 ;
423 state->TunerRegs[5].Reg_Val = 0xC0 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300424
Steven Toth3935c252008-05-01 05:45:44 -0300425 state->TunerRegs[6].Reg_Num = 16 ;
426 state->TunerRegs[6].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300427
Steven Toth3935c252008-05-01 05:45:44 -0300428 state->TunerRegs[7].Reg_Num = 17 ;
429 state->TunerRegs[7].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300430
Steven Toth3935c252008-05-01 05:45:44 -0300431 state->TunerRegs[8].Reg_Num = 18 ;
432 state->TunerRegs[8].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300433
Steven Toth3935c252008-05-01 05:45:44 -0300434 state->TunerRegs[9].Reg_Num = 19 ;
435 state->TunerRegs[9].Reg_Val = 0x34 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300436
Steven Toth3935c252008-05-01 05:45:44 -0300437 state->TunerRegs[10].Reg_Num = 21 ;
438 state->TunerRegs[10].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300439
Steven Toth3935c252008-05-01 05:45:44 -0300440 state->TunerRegs[11].Reg_Num = 22 ;
441 state->TunerRegs[11].Reg_Val = 0x6B ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300442
Steven Toth3935c252008-05-01 05:45:44 -0300443 state->TunerRegs[12].Reg_Num = 23 ;
444 state->TunerRegs[12].Reg_Val = 0x35 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300445
Steven Toth3935c252008-05-01 05:45:44 -0300446 state->TunerRegs[13].Reg_Num = 24 ;
447 state->TunerRegs[13].Reg_Val = 0x70 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300448
Steven Toth3935c252008-05-01 05:45:44 -0300449 state->TunerRegs[14].Reg_Num = 25 ;
450 state->TunerRegs[14].Reg_Val = 0x3E ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300451
Steven Toth3935c252008-05-01 05:45:44 -0300452 state->TunerRegs[15].Reg_Num = 26 ;
453 state->TunerRegs[15].Reg_Val = 0x82 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300454
Steven Toth3935c252008-05-01 05:45:44 -0300455 state->TunerRegs[16].Reg_Num = 31 ;
456 state->TunerRegs[16].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300457
Steven Toth3935c252008-05-01 05:45:44 -0300458 state->TunerRegs[17].Reg_Num = 32 ;
459 state->TunerRegs[17].Reg_Val = 0x40 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300460
Steven Toth3935c252008-05-01 05:45:44 -0300461 state->TunerRegs[18].Reg_Num = 33 ;
462 state->TunerRegs[18].Reg_Val = 0x53 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300463
Steven Toth3935c252008-05-01 05:45:44 -0300464 state->TunerRegs[19].Reg_Num = 34 ;
465 state->TunerRegs[19].Reg_Val = 0x81 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300466
Steven Toth3935c252008-05-01 05:45:44 -0300467 state->TunerRegs[20].Reg_Num = 35 ;
468 state->TunerRegs[20].Reg_Val = 0xC9 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300469
Steven Toth3935c252008-05-01 05:45:44 -0300470 state->TunerRegs[21].Reg_Num = 36 ;
471 state->TunerRegs[21].Reg_Val = 0x01 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300472
Steven Toth3935c252008-05-01 05:45:44 -0300473 state->TunerRegs[22].Reg_Num = 37 ;
474 state->TunerRegs[22].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300475
Steven Toth3935c252008-05-01 05:45:44 -0300476 state->TunerRegs[23].Reg_Num = 41 ;
477 state->TunerRegs[23].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300478
Steven Toth3935c252008-05-01 05:45:44 -0300479 state->TunerRegs[24].Reg_Num = 42 ;
480 state->TunerRegs[24].Reg_Val = 0xF8 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300481
Steven Toth3935c252008-05-01 05:45:44 -0300482 state->TunerRegs[25].Reg_Num = 43 ;
483 state->TunerRegs[25].Reg_Val = 0x43 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300484
Steven Toth3935c252008-05-01 05:45:44 -0300485 state->TunerRegs[26].Reg_Num = 44 ;
486 state->TunerRegs[26].Reg_Val = 0x20 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300487
Steven Toth3935c252008-05-01 05:45:44 -0300488 state->TunerRegs[27].Reg_Num = 45 ;
489 state->TunerRegs[27].Reg_Val = 0x80 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300490
Steven Toth3935c252008-05-01 05:45:44 -0300491 state->TunerRegs[28].Reg_Num = 46 ;
492 state->TunerRegs[28].Reg_Val = 0x88 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300493
Steven Toth3935c252008-05-01 05:45:44 -0300494 state->TunerRegs[29].Reg_Num = 47 ;
495 state->TunerRegs[29].Reg_Val = 0x86 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300496
Steven Toth3935c252008-05-01 05:45:44 -0300497 state->TunerRegs[30].Reg_Num = 48 ;
498 state->TunerRegs[30].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300499
Steven Toth3935c252008-05-01 05:45:44 -0300500 state->TunerRegs[31].Reg_Num = 49 ;
501 state->TunerRegs[31].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300502
Steven Toth3935c252008-05-01 05:45:44 -0300503 state->TunerRegs[32].Reg_Num = 53 ;
504 state->TunerRegs[32].Reg_Val = 0x94 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300505
Steven Toth3935c252008-05-01 05:45:44 -0300506 state->TunerRegs[33].Reg_Num = 54 ;
507 state->TunerRegs[33].Reg_Val = 0xFA ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300508
Steven Toth3935c252008-05-01 05:45:44 -0300509 state->TunerRegs[34].Reg_Num = 55 ;
510 state->TunerRegs[34].Reg_Val = 0x92 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300511
Steven Toth3935c252008-05-01 05:45:44 -0300512 state->TunerRegs[35].Reg_Num = 56 ;
513 state->TunerRegs[35].Reg_Val = 0x80 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300514
Steven Toth3935c252008-05-01 05:45:44 -0300515 state->TunerRegs[36].Reg_Num = 57 ;
516 state->TunerRegs[36].Reg_Val = 0x41 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300517
Steven Toth3935c252008-05-01 05:45:44 -0300518 state->TunerRegs[37].Reg_Num = 58 ;
519 state->TunerRegs[37].Reg_Val = 0xDB ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300520
Steven Toth3935c252008-05-01 05:45:44 -0300521 state->TunerRegs[38].Reg_Num = 59 ;
522 state->TunerRegs[38].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300523
Steven Toth3935c252008-05-01 05:45:44 -0300524 state->TunerRegs[39].Reg_Num = 60 ;
525 state->TunerRegs[39].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300526
Steven Toth3935c252008-05-01 05:45:44 -0300527 state->TunerRegs[40].Reg_Num = 61 ;
528 state->TunerRegs[40].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300529
Steven Toth3935c252008-05-01 05:45:44 -0300530 state->TunerRegs[41].Reg_Num = 62 ;
531 state->TunerRegs[41].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300532
Steven Toth3935c252008-05-01 05:45:44 -0300533 state->TunerRegs[42].Reg_Num = 65 ;
534 state->TunerRegs[42].Reg_Val = 0xF8 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300535
Steven Toth3935c252008-05-01 05:45:44 -0300536 state->TunerRegs[43].Reg_Num = 66 ;
537 state->TunerRegs[43].Reg_Val = 0xE4 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300538
Steven Toth3935c252008-05-01 05:45:44 -0300539 state->TunerRegs[44].Reg_Num = 67 ;
540 state->TunerRegs[44].Reg_Val = 0x90 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300541
Steven Toth3935c252008-05-01 05:45:44 -0300542 state->TunerRegs[45].Reg_Num = 68 ;
543 state->TunerRegs[45].Reg_Val = 0xC0 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300544
Steven Toth3935c252008-05-01 05:45:44 -0300545 state->TunerRegs[46].Reg_Num = 69 ;
546 state->TunerRegs[46].Reg_Val = 0x01 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300547
Steven Toth3935c252008-05-01 05:45:44 -0300548 state->TunerRegs[47].Reg_Num = 70 ;
549 state->TunerRegs[47].Reg_Val = 0x50 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300550
Steven Toth3935c252008-05-01 05:45:44 -0300551 state->TunerRegs[48].Reg_Num = 71 ;
552 state->TunerRegs[48].Reg_Val = 0x06 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300553
Steven Toth3935c252008-05-01 05:45:44 -0300554 state->TunerRegs[49].Reg_Num = 72 ;
555 state->TunerRegs[49].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300556
Steven Toth3935c252008-05-01 05:45:44 -0300557 state->TunerRegs[50].Reg_Num = 73 ;
558 state->TunerRegs[50].Reg_Val = 0x20 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300559
Steven Toth3935c252008-05-01 05:45:44 -0300560 state->TunerRegs[51].Reg_Num = 76 ;
561 state->TunerRegs[51].Reg_Val = 0xBB ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300562
Steven Toth3935c252008-05-01 05:45:44 -0300563 state->TunerRegs[52].Reg_Num = 77 ;
564 state->TunerRegs[52].Reg_Val = 0x13 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300565
Steven Toth3935c252008-05-01 05:45:44 -0300566 state->TunerRegs[53].Reg_Num = 81 ;
567 state->TunerRegs[53].Reg_Val = 0x04 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300568
Steven Toth3935c252008-05-01 05:45:44 -0300569 state->TunerRegs[54].Reg_Num = 82 ;
570 state->TunerRegs[54].Reg_Val = 0x75 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300571
Steven Toth3935c252008-05-01 05:45:44 -0300572 state->TunerRegs[55].Reg_Num = 83 ;
573 state->TunerRegs[55].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300574
Steven Toth3935c252008-05-01 05:45:44 -0300575 state->TunerRegs[56].Reg_Num = 84 ;
576 state->TunerRegs[56].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300577
Steven Toth3935c252008-05-01 05:45:44 -0300578 state->TunerRegs[57].Reg_Num = 85 ;
579 state->TunerRegs[57].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300580
Steven Toth3935c252008-05-01 05:45:44 -0300581 state->TunerRegs[58].Reg_Num = 91 ;
582 state->TunerRegs[58].Reg_Val = 0x70 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300583
Steven Toth3935c252008-05-01 05:45:44 -0300584 state->TunerRegs[59].Reg_Num = 92 ;
585 state->TunerRegs[59].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300586
Steven Toth3935c252008-05-01 05:45:44 -0300587 state->TunerRegs[60].Reg_Num = 93 ;
588 state->TunerRegs[60].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300589
Steven Toth3935c252008-05-01 05:45:44 -0300590 state->TunerRegs[61].Reg_Num = 94 ;
591 state->TunerRegs[61].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300592
Steven Toth3935c252008-05-01 05:45:44 -0300593 state->TunerRegs[62].Reg_Num = 95 ;
594 state->TunerRegs[62].Reg_Val = 0x0C ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300595
Steven Toth3935c252008-05-01 05:45:44 -0300596 state->TunerRegs[63].Reg_Num = 96 ;
597 state->TunerRegs[63].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300598
Steven Toth3935c252008-05-01 05:45:44 -0300599 state->TunerRegs[64].Reg_Num = 97 ;
600 state->TunerRegs[64].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300601
Steven Toth3935c252008-05-01 05:45:44 -0300602 state->TunerRegs[65].Reg_Num = 98 ;
603 state->TunerRegs[65].Reg_Val = 0xE2 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300604
Steven Toth3935c252008-05-01 05:45:44 -0300605 state->TunerRegs[66].Reg_Num = 99 ;
606 state->TunerRegs[66].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300607
Steven Toth3935c252008-05-01 05:45:44 -0300608 state->TunerRegs[67].Reg_Num = 100 ;
609 state->TunerRegs[67].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300610
Steven Toth3935c252008-05-01 05:45:44 -0300611 state->TunerRegs[68].Reg_Num = 101 ;
612 state->TunerRegs[68].Reg_Val = 0x12 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300613
Steven Toth3935c252008-05-01 05:45:44 -0300614 state->TunerRegs[69].Reg_Num = 102 ;
615 state->TunerRegs[69].Reg_Val = 0x80 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300616
Steven Toth3935c252008-05-01 05:45:44 -0300617 state->TunerRegs[70].Reg_Num = 103 ;
618 state->TunerRegs[70].Reg_Val = 0x32 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300619
Steven Toth3935c252008-05-01 05:45:44 -0300620 state->TunerRegs[71].Reg_Num = 104 ;
621 state->TunerRegs[71].Reg_Val = 0xB4 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300622
Steven Toth3935c252008-05-01 05:45:44 -0300623 state->TunerRegs[72].Reg_Num = 105 ;
624 state->TunerRegs[72].Reg_Val = 0x60 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300625
Steven Toth3935c252008-05-01 05:45:44 -0300626 state->TunerRegs[73].Reg_Num = 106 ;
627 state->TunerRegs[73].Reg_Val = 0x83 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300628
Steven Toth3935c252008-05-01 05:45:44 -0300629 state->TunerRegs[74].Reg_Num = 107 ;
630 state->TunerRegs[74].Reg_Val = 0x84 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300631
Steven Toth3935c252008-05-01 05:45:44 -0300632 state->TunerRegs[75].Reg_Num = 108 ;
633 state->TunerRegs[75].Reg_Val = 0x9C ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300634
Steven Toth3935c252008-05-01 05:45:44 -0300635 state->TunerRegs[76].Reg_Num = 109 ;
636 state->TunerRegs[76].Reg_Val = 0x02 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300637
Steven Toth3935c252008-05-01 05:45:44 -0300638 state->TunerRegs[77].Reg_Num = 110 ;
639 state->TunerRegs[77].Reg_Val = 0x81 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300640
Steven Toth3935c252008-05-01 05:45:44 -0300641 state->TunerRegs[78].Reg_Num = 111 ;
642 state->TunerRegs[78].Reg_Val = 0xC0 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300643
Steven Toth3935c252008-05-01 05:45:44 -0300644 state->TunerRegs[79].Reg_Num = 112 ;
645 state->TunerRegs[79].Reg_Val = 0x10 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300646
Steven Toth3935c252008-05-01 05:45:44 -0300647 state->TunerRegs[80].Reg_Num = 131 ;
648 state->TunerRegs[80].Reg_Val = 0x8A ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300649
Steven Toth3935c252008-05-01 05:45:44 -0300650 state->TunerRegs[81].Reg_Num = 132 ;
651 state->TunerRegs[81].Reg_Val = 0x10 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300652
Steven Toth3935c252008-05-01 05:45:44 -0300653 state->TunerRegs[82].Reg_Num = 133 ;
654 state->TunerRegs[82].Reg_Val = 0x24 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300655
Steven Toth3935c252008-05-01 05:45:44 -0300656 state->TunerRegs[83].Reg_Num = 134 ;
657 state->TunerRegs[83].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300658
Steven Toth3935c252008-05-01 05:45:44 -0300659 state->TunerRegs[84].Reg_Num = 135 ;
660 state->TunerRegs[84].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300661
Steven Toth3935c252008-05-01 05:45:44 -0300662 state->TunerRegs[85].Reg_Num = 136 ;
663 state->TunerRegs[85].Reg_Val = 0x7E ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300664
Steven Toth3935c252008-05-01 05:45:44 -0300665 state->TunerRegs[86].Reg_Num = 137 ;
666 state->TunerRegs[86].Reg_Val = 0x40 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300667
Steven Toth3935c252008-05-01 05:45:44 -0300668 state->TunerRegs[87].Reg_Num = 138 ;
669 state->TunerRegs[87].Reg_Val = 0x38 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300670
Steven Toth3935c252008-05-01 05:45:44 -0300671 state->TunerRegs[88].Reg_Num = 146 ;
672 state->TunerRegs[88].Reg_Val = 0xF6 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300673
Steven Toth3935c252008-05-01 05:45:44 -0300674 state->TunerRegs[89].Reg_Num = 147 ;
675 state->TunerRegs[89].Reg_Val = 0x1A ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300676
Steven Toth3935c252008-05-01 05:45:44 -0300677 state->TunerRegs[90].Reg_Num = 148 ;
678 state->TunerRegs[90].Reg_Val = 0x62 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300679
Steven Toth3935c252008-05-01 05:45:44 -0300680 state->TunerRegs[91].Reg_Num = 149 ;
681 state->TunerRegs[91].Reg_Val = 0x33 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300682
Steven Toth3935c252008-05-01 05:45:44 -0300683 state->TunerRegs[92].Reg_Num = 150 ;
684 state->TunerRegs[92].Reg_Val = 0x80 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300685
Steven Toth3935c252008-05-01 05:45:44 -0300686 state->TunerRegs[93].Reg_Num = 156 ;
687 state->TunerRegs[93].Reg_Val = 0x56 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300688
Steven Toth3935c252008-05-01 05:45:44 -0300689 state->TunerRegs[94].Reg_Num = 157 ;
690 state->TunerRegs[94].Reg_Val = 0x17 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300691
Steven Toth3935c252008-05-01 05:45:44 -0300692 state->TunerRegs[95].Reg_Num = 158 ;
693 state->TunerRegs[95].Reg_Val = 0xA9 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300694
Steven Toth3935c252008-05-01 05:45:44 -0300695 state->TunerRegs[96].Reg_Num = 159 ;
696 state->TunerRegs[96].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300697
Steven Toth3935c252008-05-01 05:45:44 -0300698 state->TunerRegs[97].Reg_Num = 160 ;
699 state->TunerRegs[97].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300700
Steven Toth3935c252008-05-01 05:45:44 -0300701 state->TunerRegs[98].Reg_Num = 161 ;
702 state->TunerRegs[98].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300703
Steven Toth3935c252008-05-01 05:45:44 -0300704 state->TunerRegs[99].Reg_Num = 162 ;
705 state->TunerRegs[99].Reg_Val = 0x40 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300706
Steven Toth3935c252008-05-01 05:45:44 -0300707 state->TunerRegs[100].Reg_Num = 166 ;
708 state->TunerRegs[100].Reg_Val = 0xAE ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300709
Steven Toth3935c252008-05-01 05:45:44 -0300710 state->TunerRegs[101].Reg_Num = 167 ;
711 state->TunerRegs[101].Reg_Val = 0x1B ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300712
Steven Toth3935c252008-05-01 05:45:44 -0300713 state->TunerRegs[102].Reg_Num = 168 ;
714 state->TunerRegs[102].Reg_Val = 0xF2 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300715
Steven Toth3935c252008-05-01 05:45:44 -0300716 state->TunerRegs[103].Reg_Num = 195 ;
717 state->TunerRegs[103].Reg_Val = 0x00 ;
Steven Toth52c99bd2008-05-01 04:57:01 -0300718
719 return 0 ;
720}
721
Steven Tothc6c34b12008-05-03 14:14:54 -0300722static u16 MXL5005_ControlInit(struct dvb_frontend *fe)
Steven Toth52c99bd2008-05-01 04:57:01 -0300723{
Steven Toth85d220d2008-05-01 05:48:14 -0300724 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth3935c252008-05-01 05:45:44 -0300725 state->Init_Ctrl_Num = INITCTRL_NUM;
Steven Toth52c99bd2008-05-01 04:57:01 -0300726
Steven Toth3935c252008-05-01 05:45:44 -0300727 state->Init_Ctrl[0].Ctrl_Num = DN_IQTN_AMP_CUT ;
728 state->Init_Ctrl[0].size = 1 ;
729 state->Init_Ctrl[0].addr[0] = 73;
730 state->Init_Ctrl[0].bit[0] = 7;
731 state->Init_Ctrl[0].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300732
Steven Toth3935c252008-05-01 05:45:44 -0300733 state->Init_Ctrl[1].Ctrl_Num = BB_MODE ;
734 state->Init_Ctrl[1].size = 1 ;
735 state->Init_Ctrl[1].addr[0] = 53;
736 state->Init_Ctrl[1].bit[0] = 2;
737 state->Init_Ctrl[1].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -0300738
Steven Toth3935c252008-05-01 05:45:44 -0300739 state->Init_Ctrl[2].Ctrl_Num = BB_BUF ;
740 state->Init_Ctrl[2].size = 2 ;
741 state->Init_Ctrl[2].addr[0] = 53;
742 state->Init_Ctrl[2].bit[0] = 1;
743 state->Init_Ctrl[2].val[0] = 0;
744 state->Init_Ctrl[2].addr[1] = 57;
745 state->Init_Ctrl[2].bit[1] = 0;
746 state->Init_Ctrl[2].val[1] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -0300747
Steven Toth3935c252008-05-01 05:45:44 -0300748 state->Init_Ctrl[3].Ctrl_Num = BB_BUF_OA ;
749 state->Init_Ctrl[3].size = 1 ;
750 state->Init_Ctrl[3].addr[0] = 53;
751 state->Init_Ctrl[3].bit[0] = 0;
752 state->Init_Ctrl[3].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300753
Steven Toth3935c252008-05-01 05:45:44 -0300754 state->Init_Ctrl[4].Ctrl_Num = BB_ALPF_BANDSELECT ;
755 state->Init_Ctrl[4].size = 3 ;
756 state->Init_Ctrl[4].addr[0] = 53;
757 state->Init_Ctrl[4].bit[0] = 5;
758 state->Init_Ctrl[4].val[0] = 0;
759 state->Init_Ctrl[4].addr[1] = 53;
760 state->Init_Ctrl[4].bit[1] = 6;
761 state->Init_Ctrl[4].val[1] = 0;
762 state->Init_Ctrl[4].addr[2] = 53;
763 state->Init_Ctrl[4].bit[2] = 7;
764 state->Init_Ctrl[4].val[2] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -0300765
Steven Toth3935c252008-05-01 05:45:44 -0300766 state->Init_Ctrl[5].Ctrl_Num = BB_IQSWAP ;
767 state->Init_Ctrl[5].size = 1 ;
768 state->Init_Ctrl[5].addr[0] = 59;
769 state->Init_Ctrl[5].bit[0] = 0;
770 state->Init_Ctrl[5].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300771
Steven Toth3935c252008-05-01 05:45:44 -0300772 state->Init_Ctrl[6].Ctrl_Num = BB_DLPF_BANDSEL ;
773 state->Init_Ctrl[6].size = 2 ;
774 state->Init_Ctrl[6].addr[0] = 53;
775 state->Init_Ctrl[6].bit[0] = 3;
776 state->Init_Ctrl[6].val[0] = 0;
777 state->Init_Ctrl[6].addr[1] = 53;
778 state->Init_Ctrl[6].bit[1] = 4;
779 state->Init_Ctrl[6].val[1] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -0300780
Steven Toth3935c252008-05-01 05:45:44 -0300781 state->Init_Ctrl[7].Ctrl_Num = RFSYN_CHP_GAIN ;
782 state->Init_Ctrl[7].size = 4 ;
783 state->Init_Ctrl[7].addr[0] = 22;
784 state->Init_Ctrl[7].bit[0] = 4;
785 state->Init_Ctrl[7].val[0] = 0;
786 state->Init_Ctrl[7].addr[1] = 22;
787 state->Init_Ctrl[7].bit[1] = 5;
788 state->Init_Ctrl[7].val[1] = 1;
789 state->Init_Ctrl[7].addr[2] = 22;
790 state->Init_Ctrl[7].bit[2] = 6;
791 state->Init_Ctrl[7].val[2] = 1;
792 state->Init_Ctrl[7].addr[3] = 22;
793 state->Init_Ctrl[7].bit[3] = 7;
794 state->Init_Ctrl[7].val[3] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300795
Steven Toth3935c252008-05-01 05:45:44 -0300796 state->Init_Ctrl[8].Ctrl_Num = RFSYN_EN_CHP_HIGAIN ;
797 state->Init_Ctrl[8].size = 1 ;
798 state->Init_Ctrl[8].addr[0] = 22;
799 state->Init_Ctrl[8].bit[0] = 2;
800 state->Init_Ctrl[8].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300801
Steven Toth3935c252008-05-01 05:45:44 -0300802 state->Init_Ctrl[9].Ctrl_Num = AGC_IF ;
803 state->Init_Ctrl[9].size = 4 ;
804 state->Init_Ctrl[9].addr[0] = 76;
805 state->Init_Ctrl[9].bit[0] = 0;
806 state->Init_Ctrl[9].val[0] = 1;
807 state->Init_Ctrl[9].addr[1] = 76;
808 state->Init_Ctrl[9].bit[1] = 1;
809 state->Init_Ctrl[9].val[1] = 1;
810 state->Init_Ctrl[9].addr[2] = 76;
811 state->Init_Ctrl[9].bit[2] = 2;
812 state->Init_Ctrl[9].val[2] = 0;
813 state->Init_Ctrl[9].addr[3] = 76;
814 state->Init_Ctrl[9].bit[3] = 3;
815 state->Init_Ctrl[9].val[3] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -0300816
Steven Toth3935c252008-05-01 05:45:44 -0300817 state->Init_Ctrl[10].Ctrl_Num = AGC_RF ;
818 state->Init_Ctrl[10].size = 4 ;
819 state->Init_Ctrl[10].addr[0] = 76;
820 state->Init_Ctrl[10].bit[0] = 4;
821 state->Init_Ctrl[10].val[0] = 1;
822 state->Init_Ctrl[10].addr[1] = 76;
823 state->Init_Ctrl[10].bit[1] = 5;
824 state->Init_Ctrl[10].val[1] = 1;
825 state->Init_Ctrl[10].addr[2] = 76;
826 state->Init_Ctrl[10].bit[2] = 6;
827 state->Init_Ctrl[10].val[2] = 0;
828 state->Init_Ctrl[10].addr[3] = 76;
829 state->Init_Ctrl[10].bit[3] = 7;
830 state->Init_Ctrl[10].val[3] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -0300831
Steven Toth3935c252008-05-01 05:45:44 -0300832 state->Init_Ctrl[11].Ctrl_Num = IF_DIVVAL ;
833 state->Init_Ctrl[11].size = 5 ;
834 state->Init_Ctrl[11].addr[0] = 43;
835 state->Init_Ctrl[11].bit[0] = 3;
836 state->Init_Ctrl[11].val[0] = 0;
837 state->Init_Ctrl[11].addr[1] = 43;
838 state->Init_Ctrl[11].bit[1] = 4;
839 state->Init_Ctrl[11].val[1] = 0;
840 state->Init_Ctrl[11].addr[2] = 43;
841 state->Init_Ctrl[11].bit[2] = 5;
842 state->Init_Ctrl[11].val[2] = 0;
843 state->Init_Ctrl[11].addr[3] = 43;
844 state->Init_Ctrl[11].bit[3] = 6;
845 state->Init_Ctrl[11].val[3] = 1;
846 state->Init_Ctrl[11].addr[4] = 43;
847 state->Init_Ctrl[11].bit[4] = 7;
848 state->Init_Ctrl[11].val[4] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300849
Steven Toth3935c252008-05-01 05:45:44 -0300850 state->Init_Ctrl[12].Ctrl_Num = IF_VCO_BIAS ;
851 state->Init_Ctrl[12].size = 6 ;
852 state->Init_Ctrl[12].addr[0] = 44;
853 state->Init_Ctrl[12].bit[0] = 2;
854 state->Init_Ctrl[12].val[0] = 0;
855 state->Init_Ctrl[12].addr[1] = 44;
856 state->Init_Ctrl[12].bit[1] = 3;
857 state->Init_Ctrl[12].val[1] = 0;
858 state->Init_Ctrl[12].addr[2] = 44;
859 state->Init_Ctrl[12].bit[2] = 4;
860 state->Init_Ctrl[12].val[2] = 0;
861 state->Init_Ctrl[12].addr[3] = 44;
862 state->Init_Ctrl[12].bit[3] = 5;
863 state->Init_Ctrl[12].val[3] = 1;
864 state->Init_Ctrl[12].addr[4] = 44;
865 state->Init_Ctrl[12].bit[4] = 6;
866 state->Init_Ctrl[12].val[4] = 0;
867 state->Init_Ctrl[12].addr[5] = 44;
868 state->Init_Ctrl[12].bit[5] = 7;
869 state->Init_Ctrl[12].val[5] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300870
Steven Toth3935c252008-05-01 05:45:44 -0300871 state->Init_Ctrl[13].Ctrl_Num = CHCAL_INT_MOD_IF ;
872 state->Init_Ctrl[13].size = 7 ;
873 state->Init_Ctrl[13].addr[0] = 11;
874 state->Init_Ctrl[13].bit[0] = 0;
875 state->Init_Ctrl[13].val[0] = 1;
876 state->Init_Ctrl[13].addr[1] = 11;
877 state->Init_Ctrl[13].bit[1] = 1;
878 state->Init_Ctrl[13].val[1] = 0;
879 state->Init_Ctrl[13].addr[2] = 11;
880 state->Init_Ctrl[13].bit[2] = 2;
881 state->Init_Ctrl[13].val[2] = 0;
882 state->Init_Ctrl[13].addr[3] = 11;
883 state->Init_Ctrl[13].bit[3] = 3;
884 state->Init_Ctrl[13].val[3] = 1;
885 state->Init_Ctrl[13].addr[4] = 11;
886 state->Init_Ctrl[13].bit[4] = 4;
887 state->Init_Ctrl[13].val[4] = 1;
888 state->Init_Ctrl[13].addr[5] = 11;
889 state->Init_Ctrl[13].bit[5] = 5;
890 state->Init_Ctrl[13].val[5] = 0;
891 state->Init_Ctrl[13].addr[6] = 11;
892 state->Init_Ctrl[13].bit[6] = 6;
893 state->Init_Ctrl[13].val[6] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300894
Steven Toth3935c252008-05-01 05:45:44 -0300895 state->Init_Ctrl[14].Ctrl_Num = CHCAL_FRAC_MOD_IF ;
896 state->Init_Ctrl[14].size = 16 ;
897 state->Init_Ctrl[14].addr[0] = 13;
898 state->Init_Ctrl[14].bit[0] = 0;
899 state->Init_Ctrl[14].val[0] = 0;
900 state->Init_Ctrl[14].addr[1] = 13;
901 state->Init_Ctrl[14].bit[1] = 1;
902 state->Init_Ctrl[14].val[1] = 0;
903 state->Init_Ctrl[14].addr[2] = 13;
904 state->Init_Ctrl[14].bit[2] = 2;
905 state->Init_Ctrl[14].val[2] = 0;
906 state->Init_Ctrl[14].addr[3] = 13;
907 state->Init_Ctrl[14].bit[3] = 3;
908 state->Init_Ctrl[14].val[3] = 0;
909 state->Init_Ctrl[14].addr[4] = 13;
910 state->Init_Ctrl[14].bit[4] = 4;
911 state->Init_Ctrl[14].val[4] = 0;
912 state->Init_Ctrl[14].addr[5] = 13;
913 state->Init_Ctrl[14].bit[5] = 5;
914 state->Init_Ctrl[14].val[5] = 0;
915 state->Init_Ctrl[14].addr[6] = 13;
916 state->Init_Ctrl[14].bit[6] = 6;
917 state->Init_Ctrl[14].val[6] = 0;
918 state->Init_Ctrl[14].addr[7] = 13;
919 state->Init_Ctrl[14].bit[7] = 7;
920 state->Init_Ctrl[14].val[7] = 0;
921 state->Init_Ctrl[14].addr[8] = 12;
922 state->Init_Ctrl[14].bit[8] = 0;
923 state->Init_Ctrl[14].val[8] = 0;
924 state->Init_Ctrl[14].addr[9] = 12;
925 state->Init_Ctrl[14].bit[9] = 1;
926 state->Init_Ctrl[14].val[9] = 0;
927 state->Init_Ctrl[14].addr[10] = 12;
928 state->Init_Ctrl[14].bit[10] = 2;
929 state->Init_Ctrl[14].val[10] = 0;
930 state->Init_Ctrl[14].addr[11] = 12;
931 state->Init_Ctrl[14].bit[11] = 3;
932 state->Init_Ctrl[14].val[11] = 0;
933 state->Init_Ctrl[14].addr[12] = 12;
934 state->Init_Ctrl[14].bit[12] = 4;
935 state->Init_Ctrl[14].val[12] = 0;
936 state->Init_Ctrl[14].addr[13] = 12;
937 state->Init_Ctrl[14].bit[13] = 5;
938 state->Init_Ctrl[14].val[13] = 1;
939 state->Init_Ctrl[14].addr[14] = 12;
940 state->Init_Ctrl[14].bit[14] = 6;
941 state->Init_Ctrl[14].val[14] = 1;
942 state->Init_Ctrl[14].addr[15] = 12;
943 state->Init_Ctrl[14].bit[15] = 7;
944 state->Init_Ctrl[14].val[15] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300945
Steven Toth3935c252008-05-01 05:45:44 -0300946 state->Init_Ctrl[15].Ctrl_Num = DRV_RES_SEL ;
947 state->Init_Ctrl[15].size = 3 ;
948 state->Init_Ctrl[15].addr[0] = 147;
949 state->Init_Ctrl[15].bit[0] = 2;
950 state->Init_Ctrl[15].val[0] = 0;
951 state->Init_Ctrl[15].addr[1] = 147;
952 state->Init_Ctrl[15].bit[1] = 3;
953 state->Init_Ctrl[15].val[1] = 1;
954 state->Init_Ctrl[15].addr[2] = 147;
955 state->Init_Ctrl[15].bit[2] = 4;
956 state->Init_Ctrl[15].val[2] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -0300957
Steven Toth3935c252008-05-01 05:45:44 -0300958 state->Init_Ctrl[16].Ctrl_Num = I_DRIVER ;
959 state->Init_Ctrl[16].size = 2 ;
960 state->Init_Ctrl[16].addr[0] = 147;
961 state->Init_Ctrl[16].bit[0] = 0;
962 state->Init_Ctrl[16].val[0] = 0;
963 state->Init_Ctrl[16].addr[1] = 147;
964 state->Init_Ctrl[16].bit[1] = 1;
965 state->Init_Ctrl[16].val[1] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -0300966
Steven Toth3935c252008-05-01 05:45:44 -0300967 state->Init_Ctrl[17].Ctrl_Num = EN_AAF ;
968 state->Init_Ctrl[17].size = 1 ;
969 state->Init_Ctrl[17].addr[0] = 147;
970 state->Init_Ctrl[17].bit[0] = 7;
971 state->Init_Ctrl[17].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300972
Steven Toth3935c252008-05-01 05:45:44 -0300973 state->Init_Ctrl[18].Ctrl_Num = EN_3P ;
974 state->Init_Ctrl[18].size = 1 ;
975 state->Init_Ctrl[18].addr[0] = 147;
976 state->Init_Ctrl[18].bit[0] = 6;
977 state->Init_Ctrl[18].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300978
Steven Toth3935c252008-05-01 05:45:44 -0300979 state->Init_Ctrl[19].Ctrl_Num = EN_AUX_3P ;
980 state->Init_Ctrl[19].size = 1 ;
981 state->Init_Ctrl[19].addr[0] = 156;
982 state->Init_Ctrl[19].bit[0] = 0;
983 state->Init_Ctrl[19].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300984
Steven Toth3935c252008-05-01 05:45:44 -0300985 state->Init_Ctrl[20].Ctrl_Num = SEL_AAF_BAND ;
986 state->Init_Ctrl[20].size = 1 ;
987 state->Init_Ctrl[20].addr[0] = 147;
988 state->Init_Ctrl[20].bit[0] = 5;
989 state->Init_Ctrl[20].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300990
Steven Toth3935c252008-05-01 05:45:44 -0300991 state->Init_Ctrl[21].Ctrl_Num = SEQ_ENCLK16_CLK_OUT ;
992 state->Init_Ctrl[21].size = 1 ;
993 state->Init_Ctrl[21].addr[0] = 137;
994 state->Init_Ctrl[21].bit[0] = 4;
995 state->Init_Ctrl[21].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -0300996
Steven Toth3935c252008-05-01 05:45:44 -0300997 state->Init_Ctrl[22].Ctrl_Num = SEQ_SEL4_16B ;
998 state->Init_Ctrl[22].size = 1 ;
999 state->Init_Ctrl[22].addr[0] = 137;
1000 state->Init_Ctrl[22].bit[0] = 7;
1001 state->Init_Ctrl[22].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001002
Steven Toth3935c252008-05-01 05:45:44 -03001003 state->Init_Ctrl[23].Ctrl_Num = XTAL_CAPSELECT ;
1004 state->Init_Ctrl[23].size = 1 ;
1005 state->Init_Ctrl[23].addr[0] = 91;
1006 state->Init_Ctrl[23].bit[0] = 5;
1007 state->Init_Ctrl[23].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001008
Steven Toth3935c252008-05-01 05:45:44 -03001009 state->Init_Ctrl[24].Ctrl_Num = IF_SEL_DBL ;
1010 state->Init_Ctrl[24].size = 1 ;
1011 state->Init_Ctrl[24].addr[0] = 43;
1012 state->Init_Ctrl[24].bit[0] = 0;
1013 state->Init_Ctrl[24].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001014
Steven Toth3935c252008-05-01 05:45:44 -03001015 state->Init_Ctrl[25].Ctrl_Num = RFSYN_R_DIV ;
1016 state->Init_Ctrl[25].size = 2 ;
1017 state->Init_Ctrl[25].addr[0] = 22;
1018 state->Init_Ctrl[25].bit[0] = 0;
1019 state->Init_Ctrl[25].val[0] = 1;
1020 state->Init_Ctrl[25].addr[1] = 22;
1021 state->Init_Ctrl[25].bit[1] = 1;
1022 state->Init_Ctrl[25].val[1] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001023
Steven Toth3935c252008-05-01 05:45:44 -03001024 state->Init_Ctrl[26].Ctrl_Num = SEQ_EXTSYNTHCALIF ;
1025 state->Init_Ctrl[26].size = 1 ;
1026 state->Init_Ctrl[26].addr[0] = 134;
1027 state->Init_Ctrl[26].bit[0] = 2;
1028 state->Init_Ctrl[26].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001029
Steven Toth3935c252008-05-01 05:45:44 -03001030 state->Init_Ctrl[27].Ctrl_Num = SEQ_EXTDCCAL ;
1031 state->Init_Ctrl[27].size = 1 ;
1032 state->Init_Ctrl[27].addr[0] = 137;
1033 state->Init_Ctrl[27].bit[0] = 3;
1034 state->Init_Ctrl[27].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001035
Steven Toth3935c252008-05-01 05:45:44 -03001036 state->Init_Ctrl[28].Ctrl_Num = AGC_EN_RSSI ;
1037 state->Init_Ctrl[28].size = 1 ;
1038 state->Init_Ctrl[28].addr[0] = 77;
1039 state->Init_Ctrl[28].bit[0] = 7;
1040 state->Init_Ctrl[28].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001041
Steven Toth3935c252008-05-01 05:45:44 -03001042 state->Init_Ctrl[29].Ctrl_Num = RFA_ENCLKRFAGC ;
1043 state->Init_Ctrl[29].size = 1 ;
1044 state->Init_Ctrl[29].addr[0] = 166;
1045 state->Init_Ctrl[29].bit[0] = 7;
1046 state->Init_Ctrl[29].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001047
Steven Toth3935c252008-05-01 05:45:44 -03001048 state->Init_Ctrl[30].Ctrl_Num = RFA_RSSI_REFH ;
1049 state->Init_Ctrl[30].size = 3 ;
1050 state->Init_Ctrl[30].addr[0] = 166;
1051 state->Init_Ctrl[30].bit[0] = 0;
1052 state->Init_Ctrl[30].val[0] = 0;
1053 state->Init_Ctrl[30].addr[1] = 166;
1054 state->Init_Ctrl[30].bit[1] = 1;
1055 state->Init_Ctrl[30].val[1] = 1;
1056 state->Init_Ctrl[30].addr[2] = 166;
1057 state->Init_Ctrl[30].bit[2] = 2;
1058 state->Init_Ctrl[30].val[2] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001059
Steven Toth3935c252008-05-01 05:45:44 -03001060 state->Init_Ctrl[31].Ctrl_Num = RFA_RSSI_REF ;
1061 state->Init_Ctrl[31].size = 3 ;
1062 state->Init_Ctrl[31].addr[0] = 166;
1063 state->Init_Ctrl[31].bit[0] = 3;
1064 state->Init_Ctrl[31].val[0] = 1;
1065 state->Init_Ctrl[31].addr[1] = 166;
1066 state->Init_Ctrl[31].bit[1] = 4;
1067 state->Init_Ctrl[31].val[1] = 0;
1068 state->Init_Ctrl[31].addr[2] = 166;
1069 state->Init_Ctrl[31].bit[2] = 5;
1070 state->Init_Ctrl[31].val[2] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001071
Steven Toth3935c252008-05-01 05:45:44 -03001072 state->Init_Ctrl[32].Ctrl_Num = RFA_RSSI_REFL ;
1073 state->Init_Ctrl[32].size = 3 ;
1074 state->Init_Ctrl[32].addr[0] = 167;
1075 state->Init_Ctrl[32].bit[0] = 0;
1076 state->Init_Ctrl[32].val[0] = 1;
1077 state->Init_Ctrl[32].addr[1] = 167;
1078 state->Init_Ctrl[32].bit[1] = 1;
1079 state->Init_Ctrl[32].val[1] = 1;
1080 state->Init_Ctrl[32].addr[2] = 167;
1081 state->Init_Ctrl[32].bit[2] = 2;
1082 state->Init_Ctrl[32].val[2] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001083
Steven Toth3935c252008-05-01 05:45:44 -03001084 state->Init_Ctrl[33].Ctrl_Num = RFA_FLR ;
1085 state->Init_Ctrl[33].size = 4 ;
1086 state->Init_Ctrl[33].addr[0] = 168;
1087 state->Init_Ctrl[33].bit[0] = 0;
1088 state->Init_Ctrl[33].val[0] = 0;
1089 state->Init_Ctrl[33].addr[1] = 168;
1090 state->Init_Ctrl[33].bit[1] = 1;
1091 state->Init_Ctrl[33].val[1] = 1;
1092 state->Init_Ctrl[33].addr[2] = 168;
1093 state->Init_Ctrl[33].bit[2] = 2;
1094 state->Init_Ctrl[33].val[2] = 0;
1095 state->Init_Ctrl[33].addr[3] = 168;
1096 state->Init_Ctrl[33].bit[3] = 3;
1097 state->Init_Ctrl[33].val[3] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001098
Steven Toth3935c252008-05-01 05:45:44 -03001099 state->Init_Ctrl[34].Ctrl_Num = RFA_CEIL ;
1100 state->Init_Ctrl[34].size = 4 ;
1101 state->Init_Ctrl[34].addr[0] = 168;
1102 state->Init_Ctrl[34].bit[0] = 4;
1103 state->Init_Ctrl[34].val[0] = 1;
1104 state->Init_Ctrl[34].addr[1] = 168;
1105 state->Init_Ctrl[34].bit[1] = 5;
1106 state->Init_Ctrl[34].val[1] = 1;
1107 state->Init_Ctrl[34].addr[2] = 168;
1108 state->Init_Ctrl[34].bit[2] = 6;
1109 state->Init_Ctrl[34].val[2] = 1;
1110 state->Init_Ctrl[34].addr[3] = 168;
1111 state->Init_Ctrl[34].bit[3] = 7;
1112 state->Init_Ctrl[34].val[3] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001113
Steven Toth3935c252008-05-01 05:45:44 -03001114 state->Init_Ctrl[35].Ctrl_Num = SEQ_EXTIQFSMPULSE ;
1115 state->Init_Ctrl[35].size = 1 ;
1116 state->Init_Ctrl[35].addr[0] = 135;
1117 state->Init_Ctrl[35].bit[0] = 0;
1118 state->Init_Ctrl[35].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001119
Steven Toth3935c252008-05-01 05:45:44 -03001120 state->Init_Ctrl[36].Ctrl_Num = OVERRIDE_1 ;
1121 state->Init_Ctrl[36].size = 1 ;
1122 state->Init_Ctrl[36].addr[0] = 56;
1123 state->Init_Ctrl[36].bit[0] = 3;
1124 state->Init_Ctrl[36].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001125
Steven Toth3935c252008-05-01 05:45:44 -03001126 state->Init_Ctrl[37].Ctrl_Num = BB_INITSTATE_DLPF_TUNE ;
1127 state->Init_Ctrl[37].size = 7 ;
1128 state->Init_Ctrl[37].addr[0] = 59;
1129 state->Init_Ctrl[37].bit[0] = 1;
1130 state->Init_Ctrl[37].val[0] = 0;
1131 state->Init_Ctrl[37].addr[1] = 59;
1132 state->Init_Ctrl[37].bit[1] = 2;
1133 state->Init_Ctrl[37].val[1] = 0;
1134 state->Init_Ctrl[37].addr[2] = 59;
1135 state->Init_Ctrl[37].bit[2] = 3;
1136 state->Init_Ctrl[37].val[2] = 0;
1137 state->Init_Ctrl[37].addr[3] = 59;
1138 state->Init_Ctrl[37].bit[3] = 4;
1139 state->Init_Ctrl[37].val[3] = 0;
1140 state->Init_Ctrl[37].addr[4] = 59;
1141 state->Init_Ctrl[37].bit[4] = 5;
1142 state->Init_Ctrl[37].val[4] = 0;
1143 state->Init_Ctrl[37].addr[5] = 59;
1144 state->Init_Ctrl[37].bit[5] = 6;
1145 state->Init_Ctrl[37].val[5] = 0;
1146 state->Init_Ctrl[37].addr[6] = 59;
1147 state->Init_Ctrl[37].bit[6] = 7;
1148 state->Init_Ctrl[37].val[6] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001149
Steven Toth3935c252008-05-01 05:45:44 -03001150 state->Init_Ctrl[38].Ctrl_Num = TG_R_DIV ;
1151 state->Init_Ctrl[38].size = 6 ;
1152 state->Init_Ctrl[38].addr[0] = 32;
1153 state->Init_Ctrl[38].bit[0] = 2;
1154 state->Init_Ctrl[38].val[0] = 0;
1155 state->Init_Ctrl[38].addr[1] = 32;
1156 state->Init_Ctrl[38].bit[1] = 3;
1157 state->Init_Ctrl[38].val[1] = 0;
1158 state->Init_Ctrl[38].addr[2] = 32;
1159 state->Init_Ctrl[38].bit[2] = 4;
1160 state->Init_Ctrl[38].val[2] = 0;
1161 state->Init_Ctrl[38].addr[3] = 32;
1162 state->Init_Ctrl[38].bit[3] = 5;
1163 state->Init_Ctrl[38].val[3] = 0;
1164 state->Init_Ctrl[38].addr[4] = 32;
1165 state->Init_Ctrl[38].bit[4] = 6;
1166 state->Init_Ctrl[38].val[4] = 1;
1167 state->Init_Ctrl[38].addr[5] = 32;
1168 state->Init_Ctrl[38].bit[5] = 7;
1169 state->Init_Ctrl[38].val[5] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001170
Steven Toth3935c252008-05-01 05:45:44 -03001171 state->Init_Ctrl[39].Ctrl_Num = EN_CHP_LIN_B ;
1172 state->Init_Ctrl[39].size = 1 ;
1173 state->Init_Ctrl[39].addr[0] = 25;
1174 state->Init_Ctrl[39].bit[0] = 3;
1175 state->Init_Ctrl[39].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001176
1177
Steven Toth3935c252008-05-01 05:45:44 -03001178 state->CH_Ctrl_Num = CHCTRL_NUM ;
Steven Toth52c99bd2008-05-01 04:57:01 -03001179
Steven Toth3935c252008-05-01 05:45:44 -03001180 state->CH_Ctrl[0].Ctrl_Num = DN_POLY ;
1181 state->CH_Ctrl[0].size = 2 ;
1182 state->CH_Ctrl[0].addr[0] = 68;
1183 state->CH_Ctrl[0].bit[0] = 6;
1184 state->CH_Ctrl[0].val[0] = 1;
1185 state->CH_Ctrl[0].addr[1] = 68;
1186 state->CH_Ctrl[0].bit[1] = 7;
1187 state->CH_Ctrl[0].val[1] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001188
Steven Toth3935c252008-05-01 05:45:44 -03001189 state->CH_Ctrl[1].Ctrl_Num = DN_RFGAIN ;
1190 state->CH_Ctrl[1].size = 2 ;
1191 state->CH_Ctrl[1].addr[0] = 70;
1192 state->CH_Ctrl[1].bit[0] = 6;
1193 state->CH_Ctrl[1].val[0] = 1;
1194 state->CH_Ctrl[1].addr[1] = 70;
1195 state->CH_Ctrl[1].bit[1] = 7;
1196 state->CH_Ctrl[1].val[1] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001197
Steven Toth3935c252008-05-01 05:45:44 -03001198 state->CH_Ctrl[2].Ctrl_Num = DN_CAP_RFLPF ;
1199 state->CH_Ctrl[2].size = 9 ;
1200 state->CH_Ctrl[2].addr[0] = 69;
1201 state->CH_Ctrl[2].bit[0] = 5;
1202 state->CH_Ctrl[2].val[0] = 0;
1203 state->CH_Ctrl[2].addr[1] = 69;
1204 state->CH_Ctrl[2].bit[1] = 6;
1205 state->CH_Ctrl[2].val[1] = 0;
1206 state->CH_Ctrl[2].addr[2] = 69;
1207 state->CH_Ctrl[2].bit[2] = 7;
1208 state->CH_Ctrl[2].val[2] = 0;
1209 state->CH_Ctrl[2].addr[3] = 68;
1210 state->CH_Ctrl[2].bit[3] = 0;
1211 state->CH_Ctrl[2].val[3] = 0;
1212 state->CH_Ctrl[2].addr[4] = 68;
1213 state->CH_Ctrl[2].bit[4] = 1;
1214 state->CH_Ctrl[2].val[4] = 0;
1215 state->CH_Ctrl[2].addr[5] = 68;
1216 state->CH_Ctrl[2].bit[5] = 2;
1217 state->CH_Ctrl[2].val[5] = 0;
1218 state->CH_Ctrl[2].addr[6] = 68;
1219 state->CH_Ctrl[2].bit[6] = 3;
1220 state->CH_Ctrl[2].val[6] = 0;
1221 state->CH_Ctrl[2].addr[7] = 68;
1222 state->CH_Ctrl[2].bit[7] = 4;
1223 state->CH_Ctrl[2].val[7] = 0;
1224 state->CH_Ctrl[2].addr[8] = 68;
1225 state->CH_Ctrl[2].bit[8] = 5;
1226 state->CH_Ctrl[2].val[8] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001227
Steven Toth3935c252008-05-01 05:45:44 -03001228 state->CH_Ctrl[3].Ctrl_Num = DN_EN_VHFUHFBAR ;
1229 state->CH_Ctrl[3].size = 1 ;
1230 state->CH_Ctrl[3].addr[0] = 70;
1231 state->CH_Ctrl[3].bit[0] = 5;
1232 state->CH_Ctrl[3].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001233
Steven Toth3935c252008-05-01 05:45:44 -03001234 state->CH_Ctrl[4].Ctrl_Num = DN_GAIN_ADJUST ;
1235 state->CH_Ctrl[4].size = 3 ;
1236 state->CH_Ctrl[4].addr[0] = 73;
1237 state->CH_Ctrl[4].bit[0] = 4;
1238 state->CH_Ctrl[4].val[0] = 0;
1239 state->CH_Ctrl[4].addr[1] = 73;
1240 state->CH_Ctrl[4].bit[1] = 5;
1241 state->CH_Ctrl[4].val[1] = 1;
1242 state->CH_Ctrl[4].addr[2] = 73;
1243 state->CH_Ctrl[4].bit[2] = 6;
1244 state->CH_Ctrl[4].val[2] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001245
Steven Toth3935c252008-05-01 05:45:44 -03001246 state->CH_Ctrl[5].Ctrl_Num = DN_IQTNBUF_AMP ;
1247 state->CH_Ctrl[5].size = 4 ;
1248 state->CH_Ctrl[5].addr[0] = 70;
1249 state->CH_Ctrl[5].bit[0] = 0;
1250 state->CH_Ctrl[5].val[0] = 0;
1251 state->CH_Ctrl[5].addr[1] = 70;
1252 state->CH_Ctrl[5].bit[1] = 1;
1253 state->CH_Ctrl[5].val[1] = 0;
1254 state->CH_Ctrl[5].addr[2] = 70;
1255 state->CH_Ctrl[5].bit[2] = 2;
1256 state->CH_Ctrl[5].val[2] = 0;
1257 state->CH_Ctrl[5].addr[3] = 70;
1258 state->CH_Ctrl[5].bit[3] = 3;
1259 state->CH_Ctrl[5].val[3] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001260
Steven Toth3935c252008-05-01 05:45:44 -03001261 state->CH_Ctrl[6].Ctrl_Num = DN_IQTNGNBFBIAS_BST ;
1262 state->CH_Ctrl[6].size = 1 ;
1263 state->CH_Ctrl[6].addr[0] = 70;
1264 state->CH_Ctrl[6].bit[0] = 4;
1265 state->CH_Ctrl[6].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001266
Steven Toth3935c252008-05-01 05:45:44 -03001267 state->CH_Ctrl[7].Ctrl_Num = RFSYN_EN_OUTMUX ;
1268 state->CH_Ctrl[7].size = 1 ;
1269 state->CH_Ctrl[7].addr[0] = 111;
1270 state->CH_Ctrl[7].bit[0] = 4;
1271 state->CH_Ctrl[7].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001272
Steven Toth3935c252008-05-01 05:45:44 -03001273 state->CH_Ctrl[8].Ctrl_Num = RFSYN_SEL_VCO_OUT ;
1274 state->CH_Ctrl[8].size = 1 ;
1275 state->CH_Ctrl[8].addr[0] = 111;
1276 state->CH_Ctrl[8].bit[0] = 7;
1277 state->CH_Ctrl[8].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001278
Steven Toth3935c252008-05-01 05:45:44 -03001279 state->CH_Ctrl[9].Ctrl_Num = RFSYN_SEL_VCO_HI ;
1280 state->CH_Ctrl[9].size = 1 ;
1281 state->CH_Ctrl[9].addr[0] = 111;
1282 state->CH_Ctrl[9].bit[0] = 6;
1283 state->CH_Ctrl[9].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001284
Steven Toth3935c252008-05-01 05:45:44 -03001285 state->CH_Ctrl[10].Ctrl_Num = RFSYN_SEL_DIVM ;
1286 state->CH_Ctrl[10].size = 1 ;
1287 state->CH_Ctrl[10].addr[0] = 111;
1288 state->CH_Ctrl[10].bit[0] = 5;
1289 state->CH_Ctrl[10].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001290
Steven Toth3935c252008-05-01 05:45:44 -03001291 state->CH_Ctrl[11].Ctrl_Num = RFSYN_RF_DIV_BIAS ;
1292 state->CH_Ctrl[11].size = 2 ;
1293 state->CH_Ctrl[11].addr[0] = 110;
1294 state->CH_Ctrl[11].bit[0] = 0;
1295 state->CH_Ctrl[11].val[0] = 1;
1296 state->CH_Ctrl[11].addr[1] = 110;
1297 state->CH_Ctrl[11].bit[1] = 1;
1298 state->CH_Ctrl[11].val[1] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001299
Steven Toth3935c252008-05-01 05:45:44 -03001300 state->CH_Ctrl[12].Ctrl_Num = DN_SEL_FREQ ;
1301 state->CH_Ctrl[12].size = 3 ;
1302 state->CH_Ctrl[12].addr[0] = 69;
1303 state->CH_Ctrl[12].bit[0] = 2;
1304 state->CH_Ctrl[12].val[0] = 0;
1305 state->CH_Ctrl[12].addr[1] = 69;
1306 state->CH_Ctrl[12].bit[1] = 3;
1307 state->CH_Ctrl[12].val[1] = 0;
1308 state->CH_Ctrl[12].addr[2] = 69;
1309 state->CH_Ctrl[12].bit[2] = 4;
1310 state->CH_Ctrl[12].val[2] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001311
Steven Toth3935c252008-05-01 05:45:44 -03001312 state->CH_Ctrl[13].Ctrl_Num = RFSYN_VCO_BIAS ;
1313 state->CH_Ctrl[13].size = 6 ;
1314 state->CH_Ctrl[13].addr[0] = 110;
1315 state->CH_Ctrl[13].bit[0] = 2;
1316 state->CH_Ctrl[13].val[0] = 0;
1317 state->CH_Ctrl[13].addr[1] = 110;
1318 state->CH_Ctrl[13].bit[1] = 3;
1319 state->CH_Ctrl[13].val[1] = 0;
1320 state->CH_Ctrl[13].addr[2] = 110;
1321 state->CH_Ctrl[13].bit[2] = 4;
1322 state->CH_Ctrl[13].val[2] = 0;
1323 state->CH_Ctrl[13].addr[3] = 110;
1324 state->CH_Ctrl[13].bit[3] = 5;
1325 state->CH_Ctrl[13].val[3] = 0;
1326 state->CH_Ctrl[13].addr[4] = 110;
1327 state->CH_Ctrl[13].bit[4] = 6;
1328 state->CH_Ctrl[13].val[4] = 0;
1329 state->CH_Ctrl[13].addr[5] = 110;
1330 state->CH_Ctrl[13].bit[5] = 7;
1331 state->CH_Ctrl[13].val[5] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001332
Steven Toth3935c252008-05-01 05:45:44 -03001333 state->CH_Ctrl[14].Ctrl_Num = CHCAL_INT_MOD_RF ;
1334 state->CH_Ctrl[14].size = 7 ;
1335 state->CH_Ctrl[14].addr[0] = 14;
1336 state->CH_Ctrl[14].bit[0] = 0;
1337 state->CH_Ctrl[14].val[0] = 0;
1338 state->CH_Ctrl[14].addr[1] = 14;
1339 state->CH_Ctrl[14].bit[1] = 1;
1340 state->CH_Ctrl[14].val[1] = 0;
1341 state->CH_Ctrl[14].addr[2] = 14;
1342 state->CH_Ctrl[14].bit[2] = 2;
1343 state->CH_Ctrl[14].val[2] = 0;
1344 state->CH_Ctrl[14].addr[3] = 14;
1345 state->CH_Ctrl[14].bit[3] = 3;
1346 state->CH_Ctrl[14].val[3] = 0;
1347 state->CH_Ctrl[14].addr[4] = 14;
1348 state->CH_Ctrl[14].bit[4] = 4;
1349 state->CH_Ctrl[14].val[4] = 0;
1350 state->CH_Ctrl[14].addr[5] = 14;
1351 state->CH_Ctrl[14].bit[5] = 5;
1352 state->CH_Ctrl[14].val[5] = 0;
1353 state->CH_Ctrl[14].addr[6] = 14;
1354 state->CH_Ctrl[14].bit[6] = 6;
1355 state->CH_Ctrl[14].val[6] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001356
Steven Toth3935c252008-05-01 05:45:44 -03001357 state->CH_Ctrl[15].Ctrl_Num = CHCAL_FRAC_MOD_RF ;
1358 state->CH_Ctrl[15].size = 18 ;
1359 state->CH_Ctrl[15].addr[0] = 17;
1360 state->CH_Ctrl[15].bit[0] = 6;
1361 state->CH_Ctrl[15].val[0] = 0;
1362 state->CH_Ctrl[15].addr[1] = 17;
1363 state->CH_Ctrl[15].bit[1] = 7;
1364 state->CH_Ctrl[15].val[1] = 0;
1365 state->CH_Ctrl[15].addr[2] = 16;
1366 state->CH_Ctrl[15].bit[2] = 0;
1367 state->CH_Ctrl[15].val[2] = 0;
1368 state->CH_Ctrl[15].addr[3] = 16;
1369 state->CH_Ctrl[15].bit[3] = 1;
1370 state->CH_Ctrl[15].val[3] = 0;
1371 state->CH_Ctrl[15].addr[4] = 16;
1372 state->CH_Ctrl[15].bit[4] = 2;
1373 state->CH_Ctrl[15].val[4] = 0;
1374 state->CH_Ctrl[15].addr[5] = 16;
1375 state->CH_Ctrl[15].bit[5] = 3;
1376 state->CH_Ctrl[15].val[5] = 0;
1377 state->CH_Ctrl[15].addr[6] = 16;
1378 state->CH_Ctrl[15].bit[6] = 4;
1379 state->CH_Ctrl[15].val[6] = 0;
1380 state->CH_Ctrl[15].addr[7] = 16;
1381 state->CH_Ctrl[15].bit[7] = 5;
1382 state->CH_Ctrl[15].val[7] = 0;
1383 state->CH_Ctrl[15].addr[8] = 16;
1384 state->CH_Ctrl[15].bit[8] = 6;
1385 state->CH_Ctrl[15].val[8] = 0;
1386 state->CH_Ctrl[15].addr[9] = 16;
1387 state->CH_Ctrl[15].bit[9] = 7;
1388 state->CH_Ctrl[15].val[9] = 0;
1389 state->CH_Ctrl[15].addr[10] = 15;
1390 state->CH_Ctrl[15].bit[10] = 0;
1391 state->CH_Ctrl[15].val[10] = 0;
1392 state->CH_Ctrl[15].addr[11] = 15;
1393 state->CH_Ctrl[15].bit[11] = 1;
1394 state->CH_Ctrl[15].val[11] = 0;
1395 state->CH_Ctrl[15].addr[12] = 15;
1396 state->CH_Ctrl[15].bit[12] = 2;
1397 state->CH_Ctrl[15].val[12] = 0;
1398 state->CH_Ctrl[15].addr[13] = 15;
1399 state->CH_Ctrl[15].bit[13] = 3;
1400 state->CH_Ctrl[15].val[13] = 0;
1401 state->CH_Ctrl[15].addr[14] = 15;
1402 state->CH_Ctrl[15].bit[14] = 4;
1403 state->CH_Ctrl[15].val[14] = 0;
1404 state->CH_Ctrl[15].addr[15] = 15;
1405 state->CH_Ctrl[15].bit[15] = 5;
1406 state->CH_Ctrl[15].val[15] = 0;
1407 state->CH_Ctrl[15].addr[16] = 15;
1408 state->CH_Ctrl[15].bit[16] = 6;
1409 state->CH_Ctrl[15].val[16] = 1;
1410 state->CH_Ctrl[15].addr[17] = 15;
1411 state->CH_Ctrl[15].bit[17] = 7;
1412 state->CH_Ctrl[15].val[17] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001413
Steven Toth3935c252008-05-01 05:45:44 -03001414 state->CH_Ctrl[16].Ctrl_Num = RFSYN_LPF_R ;
1415 state->CH_Ctrl[16].size = 5 ;
1416 state->CH_Ctrl[16].addr[0] = 112;
1417 state->CH_Ctrl[16].bit[0] = 0;
1418 state->CH_Ctrl[16].val[0] = 0;
1419 state->CH_Ctrl[16].addr[1] = 112;
1420 state->CH_Ctrl[16].bit[1] = 1;
1421 state->CH_Ctrl[16].val[1] = 0;
1422 state->CH_Ctrl[16].addr[2] = 112;
1423 state->CH_Ctrl[16].bit[2] = 2;
1424 state->CH_Ctrl[16].val[2] = 0;
1425 state->CH_Ctrl[16].addr[3] = 112;
1426 state->CH_Ctrl[16].bit[3] = 3;
1427 state->CH_Ctrl[16].val[3] = 0;
1428 state->CH_Ctrl[16].addr[4] = 112;
1429 state->CH_Ctrl[16].bit[4] = 4;
1430 state->CH_Ctrl[16].val[4] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001431
Steven Toth3935c252008-05-01 05:45:44 -03001432 state->CH_Ctrl[17].Ctrl_Num = CHCAL_EN_INT_RF ;
1433 state->CH_Ctrl[17].size = 1 ;
1434 state->CH_Ctrl[17].addr[0] = 14;
1435 state->CH_Ctrl[17].bit[0] = 7;
1436 state->CH_Ctrl[17].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001437
Steven Toth3935c252008-05-01 05:45:44 -03001438 state->CH_Ctrl[18].Ctrl_Num = TG_LO_DIVVAL ;
1439 state->CH_Ctrl[18].size = 4 ;
1440 state->CH_Ctrl[18].addr[0] = 107;
1441 state->CH_Ctrl[18].bit[0] = 3;
1442 state->CH_Ctrl[18].val[0] = 0;
1443 state->CH_Ctrl[18].addr[1] = 107;
1444 state->CH_Ctrl[18].bit[1] = 4;
1445 state->CH_Ctrl[18].val[1] = 0;
1446 state->CH_Ctrl[18].addr[2] = 107;
1447 state->CH_Ctrl[18].bit[2] = 5;
1448 state->CH_Ctrl[18].val[2] = 0;
1449 state->CH_Ctrl[18].addr[3] = 107;
1450 state->CH_Ctrl[18].bit[3] = 6;
1451 state->CH_Ctrl[18].val[3] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001452
Steven Toth3935c252008-05-01 05:45:44 -03001453 state->CH_Ctrl[19].Ctrl_Num = TG_LO_SELVAL ;
1454 state->CH_Ctrl[19].size = 3 ;
1455 state->CH_Ctrl[19].addr[0] = 107;
1456 state->CH_Ctrl[19].bit[0] = 7;
1457 state->CH_Ctrl[19].val[0] = 1;
1458 state->CH_Ctrl[19].addr[1] = 106;
1459 state->CH_Ctrl[19].bit[1] = 0;
1460 state->CH_Ctrl[19].val[1] = 1;
1461 state->CH_Ctrl[19].addr[2] = 106;
1462 state->CH_Ctrl[19].bit[2] = 1;
1463 state->CH_Ctrl[19].val[2] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001464
Steven Toth3935c252008-05-01 05:45:44 -03001465 state->CH_Ctrl[20].Ctrl_Num = TG_DIV_VAL ;
1466 state->CH_Ctrl[20].size = 11 ;
1467 state->CH_Ctrl[20].addr[0] = 109;
1468 state->CH_Ctrl[20].bit[0] = 2;
1469 state->CH_Ctrl[20].val[0] = 0;
1470 state->CH_Ctrl[20].addr[1] = 109;
1471 state->CH_Ctrl[20].bit[1] = 3;
1472 state->CH_Ctrl[20].val[1] = 0;
1473 state->CH_Ctrl[20].addr[2] = 109;
1474 state->CH_Ctrl[20].bit[2] = 4;
1475 state->CH_Ctrl[20].val[2] = 0;
1476 state->CH_Ctrl[20].addr[3] = 109;
1477 state->CH_Ctrl[20].bit[3] = 5;
1478 state->CH_Ctrl[20].val[3] = 0;
1479 state->CH_Ctrl[20].addr[4] = 109;
1480 state->CH_Ctrl[20].bit[4] = 6;
1481 state->CH_Ctrl[20].val[4] = 0;
1482 state->CH_Ctrl[20].addr[5] = 109;
1483 state->CH_Ctrl[20].bit[5] = 7;
1484 state->CH_Ctrl[20].val[5] = 0;
1485 state->CH_Ctrl[20].addr[6] = 108;
1486 state->CH_Ctrl[20].bit[6] = 0;
1487 state->CH_Ctrl[20].val[6] = 0;
1488 state->CH_Ctrl[20].addr[7] = 108;
1489 state->CH_Ctrl[20].bit[7] = 1;
1490 state->CH_Ctrl[20].val[7] = 0;
1491 state->CH_Ctrl[20].addr[8] = 108;
1492 state->CH_Ctrl[20].bit[8] = 2;
1493 state->CH_Ctrl[20].val[8] = 1;
1494 state->CH_Ctrl[20].addr[9] = 108;
1495 state->CH_Ctrl[20].bit[9] = 3;
1496 state->CH_Ctrl[20].val[9] = 1;
1497 state->CH_Ctrl[20].addr[10] = 108;
1498 state->CH_Ctrl[20].bit[10] = 4;
1499 state->CH_Ctrl[20].val[10] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001500
Steven Toth3935c252008-05-01 05:45:44 -03001501 state->CH_Ctrl[21].Ctrl_Num = TG_VCO_BIAS ;
1502 state->CH_Ctrl[21].size = 6 ;
1503 state->CH_Ctrl[21].addr[0] = 106;
1504 state->CH_Ctrl[21].bit[0] = 2;
1505 state->CH_Ctrl[21].val[0] = 0;
1506 state->CH_Ctrl[21].addr[1] = 106;
1507 state->CH_Ctrl[21].bit[1] = 3;
1508 state->CH_Ctrl[21].val[1] = 0;
1509 state->CH_Ctrl[21].addr[2] = 106;
1510 state->CH_Ctrl[21].bit[2] = 4;
1511 state->CH_Ctrl[21].val[2] = 0;
1512 state->CH_Ctrl[21].addr[3] = 106;
1513 state->CH_Ctrl[21].bit[3] = 5;
1514 state->CH_Ctrl[21].val[3] = 0;
1515 state->CH_Ctrl[21].addr[4] = 106;
1516 state->CH_Ctrl[21].bit[4] = 6;
1517 state->CH_Ctrl[21].val[4] = 0;
1518 state->CH_Ctrl[21].addr[5] = 106;
1519 state->CH_Ctrl[21].bit[5] = 7;
1520 state->CH_Ctrl[21].val[5] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001521
Steven Toth3935c252008-05-01 05:45:44 -03001522 state->CH_Ctrl[22].Ctrl_Num = SEQ_EXTPOWERUP ;
1523 state->CH_Ctrl[22].size = 1 ;
1524 state->CH_Ctrl[22].addr[0] = 138;
1525 state->CH_Ctrl[22].bit[0] = 4;
1526 state->CH_Ctrl[22].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001527
Steven Toth3935c252008-05-01 05:45:44 -03001528 state->CH_Ctrl[23].Ctrl_Num = OVERRIDE_2 ;
1529 state->CH_Ctrl[23].size = 1 ;
1530 state->CH_Ctrl[23].addr[0] = 17;
1531 state->CH_Ctrl[23].bit[0] = 5;
1532 state->CH_Ctrl[23].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001533
Steven Toth3935c252008-05-01 05:45:44 -03001534 state->CH_Ctrl[24].Ctrl_Num = OVERRIDE_3 ;
1535 state->CH_Ctrl[24].size = 1 ;
1536 state->CH_Ctrl[24].addr[0] = 111;
1537 state->CH_Ctrl[24].bit[0] = 3;
1538 state->CH_Ctrl[24].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001539
Steven Toth3935c252008-05-01 05:45:44 -03001540 state->CH_Ctrl[25].Ctrl_Num = OVERRIDE_4 ;
1541 state->CH_Ctrl[25].size = 1 ;
1542 state->CH_Ctrl[25].addr[0] = 112;
1543 state->CH_Ctrl[25].bit[0] = 7;
1544 state->CH_Ctrl[25].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001545
Steven Toth3935c252008-05-01 05:45:44 -03001546 state->CH_Ctrl[26].Ctrl_Num = SEQ_FSM_PULSE ;
1547 state->CH_Ctrl[26].size = 1 ;
1548 state->CH_Ctrl[26].addr[0] = 136;
1549 state->CH_Ctrl[26].bit[0] = 7;
1550 state->CH_Ctrl[26].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001551
Steven Toth3935c252008-05-01 05:45:44 -03001552 state->CH_Ctrl[27].Ctrl_Num = GPIO_4B ;
1553 state->CH_Ctrl[27].size = 1 ;
1554 state->CH_Ctrl[27].addr[0] = 149;
1555 state->CH_Ctrl[27].bit[0] = 7;
1556 state->CH_Ctrl[27].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001557
Steven Toth3935c252008-05-01 05:45:44 -03001558 state->CH_Ctrl[28].Ctrl_Num = GPIO_3B ;
1559 state->CH_Ctrl[28].size = 1 ;
1560 state->CH_Ctrl[28].addr[0] = 149;
1561 state->CH_Ctrl[28].bit[0] = 6;
1562 state->CH_Ctrl[28].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001563
Steven Toth3935c252008-05-01 05:45:44 -03001564 state->CH_Ctrl[29].Ctrl_Num = GPIO_4 ;
1565 state->CH_Ctrl[29].size = 1 ;
1566 state->CH_Ctrl[29].addr[0] = 149;
1567 state->CH_Ctrl[29].bit[0] = 5;
1568 state->CH_Ctrl[29].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001569
Steven Toth3935c252008-05-01 05:45:44 -03001570 state->CH_Ctrl[30].Ctrl_Num = GPIO_3 ;
1571 state->CH_Ctrl[30].size = 1 ;
1572 state->CH_Ctrl[30].addr[0] = 149;
1573 state->CH_Ctrl[30].bit[0] = 4;
1574 state->CH_Ctrl[30].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001575
Steven Toth3935c252008-05-01 05:45:44 -03001576 state->CH_Ctrl[31].Ctrl_Num = GPIO_1B ;
1577 state->CH_Ctrl[31].size = 1 ;
1578 state->CH_Ctrl[31].addr[0] = 149;
1579 state->CH_Ctrl[31].bit[0] = 3;
1580 state->CH_Ctrl[31].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001581
Steven Toth3935c252008-05-01 05:45:44 -03001582 state->CH_Ctrl[32].Ctrl_Num = DAC_A_ENABLE ;
1583 state->CH_Ctrl[32].size = 1 ;
1584 state->CH_Ctrl[32].addr[0] = 93;
1585 state->CH_Ctrl[32].bit[0] = 1;
1586 state->CH_Ctrl[32].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001587
Steven Toth3935c252008-05-01 05:45:44 -03001588 state->CH_Ctrl[33].Ctrl_Num = DAC_B_ENABLE ;
1589 state->CH_Ctrl[33].size = 1 ;
1590 state->CH_Ctrl[33].addr[0] = 93;
1591 state->CH_Ctrl[33].bit[0] = 0;
1592 state->CH_Ctrl[33].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001593
Steven Toth3935c252008-05-01 05:45:44 -03001594 state->CH_Ctrl[34].Ctrl_Num = DAC_DIN_A ;
1595 state->CH_Ctrl[34].size = 6 ;
1596 state->CH_Ctrl[34].addr[0] = 92;
1597 state->CH_Ctrl[34].bit[0] = 2;
1598 state->CH_Ctrl[34].val[0] = 0;
1599 state->CH_Ctrl[34].addr[1] = 92;
1600 state->CH_Ctrl[34].bit[1] = 3;
1601 state->CH_Ctrl[34].val[1] = 0;
1602 state->CH_Ctrl[34].addr[2] = 92;
1603 state->CH_Ctrl[34].bit[2] = 4;
1604 state->CH_Ctrl[34].val[2] = 0;
1605 state->CH_Ctrl[34].addr[3] = 92;
1606 state->CH_Ctrl[34].bit[3] = 5;
1607 state->CH_Ctrl[34].val[3] = 0;
1608 state->CH_Ctrl[34].addr[4] = 92;
1609 state->CH_Ctrl[34].bit[4] = 6;
1610 state->CH_Ctrl[34].val[4] = 0;
1611 state->CH_Ctrl[34].addr[5] = 92;
1612 state->CH_Ctrl[34].bit[5] = 7;
1613 state->CH_Ctrl[34].val[5] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001614
Steven Toth3935c252008-05-01 05:45:44 -03001615 state->CH_Ctrl[35].Ctrl_Num = DAC_DIN_B ;
1616 state->CH_Ctrl[35].size = 6 ;
1617 state->CH_Ctrl[35].addr[0] = 93;
1618 state->CH_Ctrl[35].bit[0] = 2;
1619 state->CH_Ctrl[35].val[0] = 0;
1620 state->CH_Ctrl[35].addr[1] = 93;
1621 state->CH_Ctrl[35].bit[1] = 3;
1622 state->CH_Ctrl[35].val[1] = 0;
1623 state->CH_Ctrl[35].addr[2] = 93;
1624 state->CH_Ctrl[35].bit[2] = 4;
1625 state->CH_Ctrl[35].val[2] = 0;
1626 state->CH_Ctrl[35].addr[3] = 93;
1627 state->CH_Ctrl[35].bit[3] = 5;
1628 state->CH_Ctrl[35].val[3] = 0;
1629 state->CH_Ctrl[35].addr[4] = 93;
1630 state->CH_Ctrl[35].bit[4] = 6;
1631 state->CH_Ctrl[35].val[4] = 0;
1632 state->CH_Ctrl[35].addr[5] = 93;
1633 state->CH_Ctrl[35].bit[5] = 7;
1634 state->CH_Ctrl[35].val[5] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001635
1636#ifdef _MXL_PRODUCTION
Steven Toth3935c252008-05-01 05:45:44 -03001637 state->CH_Ctrl[36].Ctrl_Num = RFSYN_EN_DIV ;
1638 state->CH_Ctrl[36].size = 1 ;
1639 state->CH_Ctrl[36].addr[0] = 109;
1640 state->CH_Ctrl[36].bit[0] = 1;
1641 state->CH_Ctrl[36].val[0] = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03001642
Steven Toth3935c252008-05-01 05:45:44 -03001643 state->CH_Ctrl[37].Ctrl_Num = RFSYN_DIVM ;
1644 state->CH_Ctrl[37].size = 2 ;
1645 state->CH_Ctrl[37].addr[0] = 112;
1646 state->CH_Ctrl[37].bit[0] = 5;
1647 state->CH_Ctrl[37].val[0] = 0;
1648 state->CH_Ctrl[37].addr[1] = 112;
1649 state->CH_Ctrl[37].bit[1] = 6;
1650 state->CH_Ctrl[37].val[1] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001651
Steven Toth3935c252008-05-01 05:45:44 -03001652 state->CH_Ctrl[38].Ctrl_Num = DN_BYPASS_AGC_I2C ;
1653 state->CH_Ctrl[38].size = 1 ;
1654 state->CH_Ctrl[38].addr[0] = 65;
1655 state->CH_Ctrl[38].bit[0] = 1;
1656 state->CH_Ctrl[38].val[0] = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001657#endif
1658
1659 return 0 ;
1660}
1661
Steven Tothc6c34b12008-05-03 14:14:54 -03001662static void InitTunerControls(struct dvb_frontend *fe)
Steven Toth52c99bd2008-05-01 04:57:01 -03001663{
Steven Toth3935c252008-05-01 05:45:44 -03001664 MXL5005_RegisterInit(fe);
1665 MXL5005_ControlInit(fe);
Steven Toth52c99bd2008-05-01 04:57:01 -03001666#ifdef _MXL_INTERNAL
Steven Toth3935c252008-05-01 05:45:44 -03001667 MXL5005_MXLControlInit(fe);
Steven Toth52c99bd2008-05-01 04:57:01 -03001668#endif
1669}
1670
Steven Tothc6c34b12008-05-03 14:14:54 -03001671static u16 MXL5005_TunerConfig(struct dvb_frontend *fe,
Steven Tothd2110172008-05-01 19:35:54 -03001672 u8 Mode, /* 0: Analog Mode ; 1: Digital Mode */
1673 u8 IF_mode, /* for Analog Mode, 0: zero IF; 1: low IF */
1674 u32 Bandwidth, /* filter channel bandwidth (6, 7, 8) */
1675 u32 IF_out, /* Desired IF Out Frequency */
1676 u32 Fxtal, /* XTAL Frequency */
1677 u8 AGC_Mode, /* AGC Mode - Dual AGC: 0, Single AGC: 1 */
1678 u16 TOP, /* 0: Dual AGC; Value: take over point */
1679 u16 IF_OUT_LOAD, /* IF Out Load Resistor (200 / 300 Ohms) */
1680 u8 CLOCK_OUT, /* 0: turn off clk out; 1: turn on clock out */
1681 u8 DIV_OUT, /* 0: Div-1; 1: Div-4 */
1682 u8 CAPSELECT, /* 0: disable On-Chip pulling cap; 1: enable */
1683 u8 EN_RSSI, /* 0: disable RSSI; 1: enable RSSI */
1684
1685 /* Modulation Type; */
1686 /* 0 - Default; 1 - DVB-T; 2 - ATSC; 3 - QAM; 4 - Analog Cable */
1687 u8 Mod_Type,
1688
1689 /* Tracking Filter */
1690 /* 0 - Default; 1 - Off; 2 - Type C; 3 - Type C-H */
1691 u8 TF_Type
1692 )
Steven Toth52c99bd2008-05-01 04:57:01 -03001693{
Steven Toth85d220d2008-05-01 05:48:14 -03001694 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth52c99bd2008-05-01 04:57:01 -03001695
Steven Toth3935c252008-05-01 05:45:44 -03001696 state->Mode = Mode;
1697 state->IF_Mode = IF_mode;
1698 state->Chan_Bandwidth = Bandwidth;
1699 state->IF_OUT = IF_out;
1700 state->Fxtal = Fxtal;
1701 state->AGC_Mode = AGC_Mode;
1702 state->TOP = TOP;
1703 state->IF_OUT_LOAD = IF_OUT_LOAD;
1704 state->CLOCK_OUT = CLOCK_OUT;
1705 state->DIV_OUT = DIV_OUT;
1706 state->CAPSELECT = CAPSELECT;
1707 state->EN_RSSI = EN_RSSI;
1708 state->Mod_Type = Mod_Type;
1709 state->TF_Type = TF_Type;
Steven Toth52c99bd2008-05-01 04:57:01 -03001710
Steven Totha8214d42008-05-01 05:02:58 -03001711 /* Initialize all the controls and registers */
Steven Toth3935c252008-05-01 05:45:44 -03001712 InitTunerControls(fe);
Steven Totha8214d42008-05-01 05:02:58 -03001713
1714 /* Synthesizer LO frequency calculation */
Steven Toth3935c252008-05-01 05:45:44 -03001715 MXL_SynthIFLO_Calc(fe);
Steven Toth52c99bd2008-05-01 04:57:01 -03001716
Mauro Carvalho Chehab2f00fce2014-09-03 16:16:04 -03001717 return 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001718}
1719
Steven Tothc6c34b12008-05-03 14:14:54 -03001720static void MXL_SynthIFLO_Calc(struct dvb_frontend *fe)
Steven Toth52c99bd2008-05-01 04:57:01 -03001721{
Steven Toth85d220d2008-05-01 05:48:14 -03001722 struct mxl5005s_state *state = fe->tuner_priv;
1723 if (state->Mode == 1) /* Digital Mode */
Steven Toth3935c252008-05-01 05:45:44 -03001724 state->IF_LO = state->IF_OUT;
Steven Tothd2110172008-05-01 19:35:54 -03001725 else /* Analog Mode */ {
1726 if (state->IF_Mode == 0) /* Analog Zero IF mode */
Steven Toth3935c252008-05-01 05:45:44 -03001727 state->IF_LO = state->IF_OUT + 400000;
1728 else /* Analog Low IF mode */
1729 state->IF_LO = state->IF_OUT + state->Chan_Bandwidth/2;
Steven Toth52c99bd2008-05-01 04:57:01 -03001730 }
1731}
1732
Steven Tothc6c34b12008-05-03 14:14:54 -03001733static void MXL_SynthRFTGLO_Calc(struct dvb_frontend *fe)
Steven Toth52c99bd2008-05-01 04:57:01 -03001734{
Steven Toth85d220d2008-05-01 05:48:14 -03001735 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth3935c252008-05-01 05:45:44 -03001736
1737 if (state->Mode == 1) /* Digital Mode */ {
Steven Tothd2110172008-05-01 19:35:54 -03001738 /* remove 20.48MHz setting for 2.6.10 */
Steven Toth3935c252008-05-01 05:45:44 -03001739 state->RF_LO = state->RF_IN;
Steven Tothd2110172008-05-01 19:35:54 -03001740 /* change for 2.6.6 */
1741 state->TG_LO = state->RF_IN - 750000;
Steven Toth3935c252008-05-01 05:45:44 -03001742 } else /* Analog Mode */ {
Steven Tothd2110172008-05-01 19:35:54 -03001743 if (state->IF_Mode == 0) /* Analog Zero IF mode */ {
Steven Toth3935c252008-05-01 05:45:44 -03001744 state->RF_LO = state->RF_IN - 400000;
1745 state->TG_LO = state->RF_IN - 1750000;
1746 } else /* Analog Low IF mode */ {
1747 state->RF_LO = state->RF_IN - state->Chan_Bandwidth/2;
Steven Tothd2110172008-05-01 19:35:54 -03001748 state->TG_LO = state->RF_IN -
1749 state->Chan_Bandwidth + 500000;
Steven Toth52c99bd2008-05-01 04:57:01 -03001750 }
1751 }
1752}
1753
Steven Tothc6c34b12008-05-03 14:14:54 -03001754static u16 MXL_OverwriteICDefault(struct dvb_frontend *fe)
Steven Toth52c99bd2008-05-01 04:57:01 -03001755{
Steven Toth3935c252008-05-01 05:45:44 -03001756 u16 status = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001757
Steven Toth3935c252008-05-01 05:45:44 -03001758 status += MXL_ControlWrite(fe, OVERRIDE_1, 1);
1759 status += MXL_ControlWrite(fe, OVERRIDE_2, 1);
1760 status += MXL_ControlWrite(fe, OVERRIDE_3, 1);
1761 status += MXL_ControlWrite(fe, OVERRIDE_4, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03001762
Steven Toth3935c252008-05-01 05:45:44 -03001763 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03001764}
1765
Steven Tothc6c34b12008-05-03 14:14:54 -03001766static u16 MXL_BlockInit(struct dvb_frontend *fe)
Steven Toth52c99bd2008-05-01 04:57:01 -03001767{
Steven Toth85d220d2008-05-01 05:48:14 -03001768 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth3935c252008-05-01 05:45:44 -03001769 u16 status = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03001770
Steven Toth3935c252008-05-01 05:45:44 -03001771 status += MXL_OverwriteICDefault(fe);
Steven Toth52c99bd2008-05-01 04:57:01 -03001772
Steven Toth3935c252008-05-01 05:45:44 -03001773 /* Downconverter Control Dig Ana */
1774 status += MXL_ControlWrite(fe, DN_IQTN_AMP_CUT, state->Mode ? 1 : 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001775
Steven Toth3935c252008-05-01 05:45:44 -03001776 /* Filter Control Dig Ana */
1777 status += MXL_ControlWrite(fe, BB_MODE, state->Mode ? 0 : 1);
1778 status += MXL_ControlWrite(fe, BB_BUF, state->Mode ? 3 : 2);
1779 status += MXL_ControlWrite(fe, BB_BUF_OA, state->Mode ? 1 : 0);
1780 status += MXL_ControlWrite(fe, BB_IQSWAP, state->Mode ? 0 : 1);
1781 status += MXL_ControlWrite(fe, BB_INITSTATE_DLPF_TUNE, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001782
Steven Toth3935c252008-05-01 05:45:44 -03001783 /* Initialize Low-Pass Filter */
1784 if (state->Mode) { /* Digital Mode */
1785 switch (state->Chan_Bandwidth) {
Steven Tothd2110172008-05-01 19:35:54 -03001786 case 8000000:
1787 status += MXL_ControlWrite(fe, BB_DLPF_BANDSEL, 0);
1788 break;
1789 case 7000000:
1790 status += MXL_ControlWrite(fe, BB_DLPF_BANDSEL, 2);
1791 break;
1792 case 6000000:
1793 status += MXL_ControlWrite(fe,
1794 BB_DLPF_BANDSEL, 3);
1795 break;
Steven Toth52c99bd2008-05-01 04:57:01 -03001796 }
Steven Toth3935c252008-05-01 05:45:44 -03001797 } else { /* Analog Mode */
1798 switch (state->Chan_Bandwidth) {
Steven Tothd2110172008-05-01 19:35:54 -03001799 case 8000000: /* Low Zero */
1800 status += MXL_ControlWrite(fe, BB_ALPF_BANDSELECT,
1801 (state->IF_Mode ? 0 : 3));
1802 break;
1803 case 7000000:
1804 status += MXL_ControlWrite(fe, BB_ALPF_BANDSELECT,
1805 (state->IF_Mode ? 1 : 4));
1806 break;
1807 case 6000000:
1808 status += MXL_ControlWrite(fe, BB_ALPF_BANDSELECT,
1809 (state->IF_Mode ? 2 : 5));
1810 break;
Steven Toth52c99bd2008-05-01 04:57:01 -03001811 }
1812 }
1813
Steven Toth3935c252008-05-01 05:45:44 -03001814 /* Charge Pump Control Dig Ana */
Steven Tothd2110172008-05-01 19:35:54 -03001815 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, state->Mode ? 5 : 8);
1816 status += MXL_ControlWrite(fe,
1817 RFSYN_EN_CHP_HIGAIN, state->Mode ? 1 : 1);
Steven Toth3935c252008-05-01 05:45:44 -03001818 status += MXL_ControlWrite(fe, EN_CHP_LIN_B, state->Mode ? 0 : 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001819
Steven Toth3935c252008-05-01 05:45:44 -03001820 /* AGC TOP Control */
1821 if (state->AGC_Mode == 0) /* Dual AGC */ {
1822 status += MXL_ControlWrite(fe, AGC_IF, 15);
1823 status += MXL_ControlWrite(fe, AGC_RF, 15);
Steven Tothd2110172008-05-01 19:35:54 -03001824 } else /* Single AGC Mode Dig Ana */
Steven Toth3935c252008-05-01 05:45:44 -03001825 status += MXL_ControlWrite(fe, AGC_RF, state->Mode ? 15 : 12);
Steven Toth52c99bd2008-05-01 04:57:01 -03001826
Steven Toth3935c252008-05-01 05:45:44 -03001827 if (state->TOP == 55) /* TOP == 5.5 */
1828 status += MXL_ControlWrite(fe, AGC_IF, 0x0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001829
Steven Toth3935c252008-05-01 05:45:44 -03001830 if (state->TOP == 72) /* TOP == 7.2 */
1831 status += MXL_ControlWrite(fe, AGC_IF, 0x1);
Steven Toth52c99bd2008-05-01 04:57:01 -03001832
Steven Toth3935c252008-05-01 05:45:44 -03001833 if (state->TOP == 92) /* TOP == 9.2 */
1834 status += MXL_ControlWrite(fe, AGC_IF, 0x2);
Steven Toth52c99bd2008-05-01 04:57:01 -03001835
Steven Toth3935c252008-05-01 05:45:44 -03001836 if (state->TOP == 110) /* TOP == 11.0 */
1837 status += MXL_ControlWrite(fe, AGC_IF, 0x3);
Steven Toth52c99bd2008-05-01 04:57:01 -03001838
Steven Toth3935c252008-05-01 05:45:44 -03001839 if (state->TOP == 129) /* TOP == 12.9 */
1840 status += MXL_ControlWrite(fe, AGC_IF, 0x4);
Steven Toth52c99bd2008-05-01 04:57:01 -03001841
Steven Toth3935c252008-05-01 05:45:44 -03001842 if (state->TOP == 147) /* TOP == 14.7 */
1843 status += MXL_ControlWrite(fe, AGC_IF, 0x5);
Steven Toth52c99bd2008-05-01 04:57:01 -03001844
Steven Toth3935c252008-05-01 05:45:44 -03001845 if (state->TOP == 168) /* TOP == 16.8 */
1846 status += MXL_ControlWrite(fe, AGC_IF, 0x6);
Steven Toth52c99bd2008-05-01 04:57:01 -03001847
Steven Toth3935c252008-05-01 05:45:44 -03001848 if (state->TOP == 194) /* TOP == 19.4 */
1849 status += MXL_ControlWrite(fe, AGC_IF, 0x7);
Steven Toth52c99bd2008-05-01 04:57:01 -03001850
Steven Toth3935c252008-05-01 05:45:44 -03001851 if (state->TOP == 212) /* TOP == 21.2 */
1852 status += MXL_ControlWrite(fe, AGC_IF, 0x9);
Steven Toth52c99bd2008-05-01 04:57:01 -03001853
Steven Toth3935c252008-05-01 05:45:44 -03001854 if (state->TOP == 232) /* TOP == 23.2 */
1855 status += MXL_ControlWrite(fe, AGC_IF, 0xA);
Steven Toth52c99bd2008-05-01 04:57:01 -03001856
Steven Toth3935c252008-05-01 05:45:44 -03001857 if (state->TOP == 252) /* TOP == 25.2 */
1858 status += MXL_ControlWrite(fe, AGC_IF, 0xB);
Steven Toth52c99bd2008-05-01 04:57:01 -03001859
Steven Toth3935c252008-05-01 05:45:44 -03001860 if (state->TOP == 271) /* TOP == 27.1 */
1861 status += MXL_ControlWrite(fe, AGC_IF, 0xC);
Steven Toth52c99bd2008-05-01 04:57:01 -03001862
Steven Toth3935c252008-05-01 05:45:44 -03001863 if (state->TOP == 292) /* TOP == 29.2 */
1864 status += MXL_ControlWrite(fe, AGC_IF, 0xD);
Steven Toth52c99bd2008-05-01 04:57:01 -03001865
Steven Toth3935c252008-05-01 05:45:44 -03001866 if (state->TOP == 317) /* TOP == 31.7 */
1867 status += MXL_ControlWrite(fe, AGC_IF, 0xE);
Steven Toth52c99bd2008-05-01 04:57:01 -03001868
Steven Toth3935c252008-05-01 05:45:44 -03001869 if (state->TOP == 349) /* TOP == 34.9 */
1870 status += MXL_ControlWrite(fe, AGC_IF, 0xF);
Steven Toth52c99bd2008-05-01 04:57:01 -03001871
Steven Toth3935c252008-05-01 05:45:44 -03001872 /* IF Synthesizer Control */
1873 status += MXL_IFSynthInit(fe);
Steven Toth52c99bd2008-05-01 04:57:01 -03001874
Steven Toth3935c252008-05-01 05:45:44 -03001875 /* IF UpConverter Control */
1876 if (state->IF_OUT_LOAD == 200) {
1877 status += MXL_ControlWrite(fe, DRV_RES_SEL, 6);
1878 status += MXL_ControlWrite(fe, I_DRIVER, 2);
Steven Toth52c99bd2008-05-01 04:57:01 -03001879 }
Steven Toth3935c252008-05-01 05:45:44 -03001880 if (state->IF_OUT_LOAD == 300) {
1881 status += MXL_ControlWrite(fe, DRV_RES_SEL, 4);
1882 status += MXL_ControlWrite(fe, I_DRIVER, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03001883 }
1884
Steven Toth3935c252008-05-01 05:45:44 -03001885 /* Anti-Alias Filtering Control
1886 * initialise Anti-Aliasing Filter
1887 */
1888 if (state->Mode) { /* Digital Mode */
1889 if (state->IF_OUT >= 4000000UL && state->IF_OUT <= 6280000UL) {
1890 status += MXL_ControlWrite(fe, EN_AAF, 1);
1891 status += MXL_ControlWrite(fe, EN_3P, 1);
1892 status += MXL_ControlWrite(fe, EN_AUX_3P, 1);
1893 status += MXL_ControlWrite(fe, SEL_AAF_BAND, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001894 }
Steven Tothd2110172008-05-01 19:35:54 -03001895 if ((state->IF_OUT == 36125000UL) ||
1896 (state->IF_OUT == 36150000UL)) {
Steven Toth3935c252008-05-01 05:45:44 -03001897 status += MXL_ControlWrite(fe, EN_AAF, 1);
1898 status += MXL_ControlWrite(fe, EN_3P, 1);
1899 status += MXL_ControlWrite(fe, EN_AUX_3P, 1);
1900 status += MXL_ControlWrite(fe, SEL_AAF_BAND, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03001901 }
Steven Toth3935c252008-05-01 05:45:44 -03001902 if (state->IF_OUT > 36150000UL) {
1903 status += MXL_ControlWrite(fe, EN_AAF, 0);
1904 status += MXL_ControlWrite(fe, EN_3P, 1);
1905 status += MXL_ControlWrite(fe, EN_AUX_3P, 1);
1906 status += MXL_ControlWrite(fe, SEL_AAF_BAND, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03001907 }
Steven Toth3935c252008-05-01 05:45:44 -03001908 } else { /* Analog Mode */
Steven Tothd2110172008-05-01 19:35:54 -03001909 if (state->IF_OUT >= 4000000UL && state->IF_OUT <= 5000000UL) {
Steven Toth3935c252008-05-01 05:45:44 -03001910 status += MXL_ControlWrite(fe, EN_AAF, 1);
1911 status += MXL_ControlWrite(fe, EN_3P, 1);
1912 status += MXL_ControlWrite(fe, EN_AUX_3P, 1);
1913 status += MXL_ControlWrite(fe, SEL_AAF_BAND, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001914 }
Steven Tothd2110172008-05-01 19:35:54 -03001915 if (state->IF_OUT > 5000000UL) {
Steven Toth3935c252008-05-01 05:45:44 -03001916 status += MXL_ControlWrite(fe, EN_AAF, 0);
1917 status += MXL_ControlWrite(fe, EN_3P, 0);
1918 status += MXL_ControlWrite(fe, EN_AUX_3P, 0);
1919 status += MXL_ControlWrite(fe, SEL_AAF_BAND, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001920 }
1921 }
1922
Steven Toth3935c252008-05-01 05:45:44 -03001923 /* Demod Clock Out */
1924 if (state->CLOCK_OUT)
1925 status += MXL_ControlWrite(fe, SEQ_ENCLK16_CLK_OUT, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03001926 else
Steven Toth3935c252008-05-01 05:45:44 -03001927 status += MXL_ControlWrite(fe, SEQ_ENCLK16_CLK_OUT, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001928
Steven Toth3935c252008-05-01 05:45:44 -03001929 if (state->DIV_OUT == 1)
1930 status += MXL_ControlWrite(fe, SEQ_SEL4_16B, 1);
1931 if (state->DIV_OUT == 0)
1932 status += MXL_ControlWrite(fe, SEQ_SEL4_16B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001933
Steven Toth3935c252008-05-01 05:45:44 -03001934 /* Crystal Control */
1935 if (state->CAPSELECT)
1936 status += MXL_ControlWrite(fe, XTAL_CAPSELECT, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03001937 else
Steven Toth3935c252008-05-01 05:45:44 -03001938 status += MXL_ControlWrite(fe, XTAL_CAPSELECT, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001939
Steven Toth3935c252008-05-01 05:45:44 -03001940 if (state->Fxtal >= 12000000UL && state->Fxtal <= 16000000UL)
1941 status += MXL_ControlWrite(fe, IF_SEL_DBL, 1);
1942 if (state->Fxtal > 16000000UL && state->Fxtal <= 32000000UL)
1943 status += MXL_ControlWrite(fe, IF_SEL_DBL, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001944
Steven Toth3935c252008-05-01 05:45:44 -03001945 if (state->Fxtal >= 12000000UL && state->Fxtal <= 22000000UL)
1946 status += MXL_ControlWrite(fe, RFSYN_R_DIV, 3);
1947 if (state->Fxtal > 22000000UL && state->Fxtal <= 32000000UL)
1948 status += MXL_ControlWrite(fe, RFSYN_R_DIV, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001949
Steven Toth3935c252008-05-01 05:45:44 -03001950 /* Misc Controls */
Steven Toth85d220d2008-05-01 05:48:14 -03001951 if (state->Mode == 0 && state->IF_Mode == 1) /* Analog LowIF mode */
Steven Toth3935c252008-05-01 05:45:44 -03001952 status += MXL_ControlWrite(fe, SEQ_EXTIQFSMPULSE, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03001953 else
Steven Toth3935c252008-05-01 05:45:44 -03001954 status += MXL_ControlWrite(fe, SEQ_EXTIQFSMPULSE, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03001955
Steven Toth3935c252008-05-01 05:45:44 -03001956 /* status += MXL_ControlRead(fe, IF_DIVVAL, &IF_DIVVAL_Val); */
Steven Toth52c99bd2008-05-01 04:57:01 -03001957
Steven Toth3935c252008-05-01 05:45:44 -03001958 /* Set TG_R_DIV */
Steven Tothd2110172008-05-01 19:35:54 -03001959 status += MXL_ControlWrite(fe, TG_R_DIV,
1960 MXL_Ceiling(state->Fxtal, 1000000));
Steven Toth52c99bd2008-05-01 04:57:01 -03001961
Steven Toth3935c252008-05-01 05:45:44 -03001962 /* Apply Default value to BB_INITSTATE_DLPF_TUNE */
Steven Toth52c99bd2008-05-01 04:57:01 -03001963
Steven Toth3935c252008-05-01 05:45:44 -03001964 /* RSSI Control */
Steven Tothd2110172008-05-01 19:35:54 -03001965 if (state->EN_RSSI) {
Steven Toth3935c252008-05-01 05:45:44 -03001966 status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
1967 status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
1968 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
1969 status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
1970
1971 /* RSSI reference point */
1972 status += MXL_ControlWrite(fe, RFA_RSSI_REF, 2);
1973 status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 3);
1974 status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 1);
1975
1976 /* TOP point */
1977 status += MXL_ControlWrite(fe, RFA_FLR, 0);
1978 status += MXL_ControlWrite(fe, RFA_CEIL, 12);
Steven Toth52c99bd2008-05-01 04:57:01 -03001979 }
1980
Steven Toth3935c252008-05-01 05:45:44 -03001981 /* Modulation type bit settings
1982 * Override the control values preset
1983 */
Steven Tothd2110172008-05-01 19:35:54 -03001984 if (state->Mod_Type == MXL_DVBT) /* DVB-T Mode */ {
Steven Toth3935c252008-05-01 05:45:44 -03001985 state->AGC_Mode = 1; /* Single AGC Mode */
Steven Toth52c99bd2008-05-01 04:57:01 -03001986
Steven Toth3935c252008-05-01 05:45:44 -03001987 /* Enable RSSI */
1988 status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
1989 status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
1990 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
1991 status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
1992
1993 /* RSSI reference point */
1994 status += MXL_ControlWrite(fe, RFA_RSSI_REF, 3);
1995 status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 5);
1996 status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 1);
1997
1998 /* TOP point */
1999 status += MXL_ControlWrite(fe, RFA_FLR, 2);
2000 status += MXL_ControlWrite(fe, RFA_CEIL, 13);
2001 if (state->IF_OUT <= 6280000UL) /* Low IF */
2002 status += MXL_ControlWrite(fe, BB_IQSWAP, 0);
2003 else /* High IF */
2004 status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002005
2006 }
Steven Tothd2110172008-05-01 19:35:54 -03002007 if (state->Mod_Type == MXL_ATSC) /* ATSC Mode */ {
Steven Toth85d220d2008-05-01 05:48:14 -03002008 state->AGC_Mode = 1; /* Single AGC Mode */
Steven Toth52c99bd2008-05-01 04:57:01 -03002009
Steven Toth3935c252008-05-01 05:45:44 -03002010 /* Enable RSSI */
2011 status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
2012 status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
2013 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
2014 status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002015
Steven Toth3935c252008-05-01 05:45:44 -03002016 /* RSSI reference point */
2017 status += MXL_ControlWrite(fe, RFA_RSSI_REF, 2);
2018 status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 4);
2019 status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 1);
2020
2021 /* TOP point */
2022 status += MXL_ControlWrite(fe, RFA_FLR, 2);
2023 status += MXL_ControlWrite(fe, RFA_CEIL, 13);
2024 status += MXL_ControlWrite(fe, BB_INITSTATE_DLPF_TUNE, 1);
Steven Tothd2110172008-05-01 19:35:54 -03002025 /* Low Zero */
2026 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 5);
2027
Steven Toth3935c252008-05-01 05:45:44 -03002028 if (state->IF_OUT <= 6280000UL) /* Low IF */
2029 status += MXL_ControlWrite(fe, BB_IQSWAP, 0);
2030 else /* High IF */
2031 status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002032 }
Steven Tothd2110172008-05-01 19:35:54 -03002033 if (state->Mod_Type == MXL_QAM) /* QAM Mode */ {
Steven Toth3935c252008-05-01 05:45:44 -03002034 state->Mode = MXL_DIGITAL_MODE;
Steven Toth52c99bd2008-05-01 04:57:01 -03002035
Steven Toth3935c252008-05-01 05:45:44 -03002036 /* state->AGC_Mode = 1; */ /* Single AGC Mode */
Steven Toth52c99bd2008-05-01 04:57:01 -03002037
Steven Toth3935c252008-05-01 05:45:44 -03002038 /* Disable RSSI */ /* change here for v2.6.5 */
2039 status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
2040 status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
2041 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 0);
2042 status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002043
Steven Toth3935c252008-05-01 05:45:44 -03002044 /* RSSI reference point */
2045 status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 5);
2046 status += MXL_ControlWrite(fe, RFA_RSSI_REF, 3);
2047 status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 2);
Steven Tothd2110172008-05-01 19:35:54 -03002048 /* change here for v2.6.5 */
2049 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 3);
Steven Toth52c99bd2008-05-01 04:57:01 -03002050
Steven Toth3935c252008-05-01 05:45:44 -03002051 if (state->IF_OUT <= 6280000UL) /* Low IF */
2052 status += MXL_ControlWrite(fe, BB_IQSWAP, 0);
2053 else /* High IF */
2054 status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
Steven Toth48937292008-05-01 07:15:38 -03002055 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 2);
2056
Steven Toth52c99bd2008-05-01 04:57:01 -03002057 }
Steven Toth3935c252008-05-01 05:45:44 -03002058 if (state->Mod_Type == MXL_ANALOG_CABLE) {
2059 /* Analog Cable Mode */
Steven Toth85d220d2008-05-01 05:48:14 -03002060 /* state->Mode = MXL_DIGITAL_MODE; */
Steven Toth52c99bd2008-05-01 04:57:01 -03002061
Steven Toth3935c252008-05-01 05:45:44 -03002062 state->AGC_Mode = 1; /* Single AGC Mode */
Steven Toth52c99bd2008-05-01 04:57:01 -03002063
Steven Toth3935c252008-05-01 05:45:44 -03002064 /* Disable RSSI */
2065 status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
2066 status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
2067 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 0);
2068 status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
Steven Tothd2110172008-05-01 19:35:54 -03002069 /* change for 2.6.3 */
2070 status += MXL_ControlWrite(fe, AGC_IF, 1);
Steven Toth3935c252008-05-01 05:45:44 -03002071 status += MXL_ControlWrite(fe, AGC_RF, 15);
2072 status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002073 }
2074
Steven Toth3935c252008-05-01 05:45:44 -03002075 if (state->Mod_Type == MXL_ANALOG_OTA) {
2076 /* Analog OTA Terrestrial mode add for 2.6.7 */
2077 /* state->Mode = MXL_ANALOG_MODE; */
Steven Toth52c99bd2008-05-01 04:57:01 -03002078
Steven Toth3935c252008-05-01 05:45:44 -03002079 /* Enable RSSI */
2080 status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
2081 status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
2082 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
2083 status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002084
Steven Toth3935c252008-05-01 05:45:44 -03002085 /* RSSI reference point */
2086 status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 5);
2087 status += MXL_ControlWrite(fe, RFA_RSSI_REF, 3);
2088 status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 2);
2089 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 3);
2090 status += MXL_ControlWrite(fe, BB_IQSWAP, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002091 }
2092
Steven Toth3935c252008-05-01 05:45:44 -03002093 /* RSSI disable */
Steven Tothd2110172008-05-01 19:35:54 -03002094 if (state->EN_RSSI == 0) {
Steven Toth3935c252008-05-01 05:45:44 -03002095 status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
2096 status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
2097 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 0);
2098 status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002099 }
2100
Steven Toth3935c252008-05-01 05:45:44 -03002101 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03002102}
2103
Steven Tothc6c34b12008-05-03 14:14:54 -03002104static u16 MXL_IFSynthInit(struct dvb_frontend *fe)
Steven Toth52c99bd2008-05-01 04:57:01 -03002105{
Steven Toth85d220d2008-05-01 05:48:14 -03002106 struct mxl5005s_state *state = fe->tuner_priv;
Steven Totha8214d42008-05-01 05:02:58 -03002107 u16 status = 0 ;
Steven Totha8214d42008-05-01 05:02:58 -03002108 u32 Fref = 0 ;
2109 u32 Kdbl, intModVal ;
2110 u32 fracModVal ;
Steven Toth52c99bd2008-05-01 04:57:01 -03002111 Kdbl = 2 ;
2112
Steven Toth3935c252008-05-01 05:45:44 -03002113 if (state->Fxtal >= 12000000UL && state->Fxtal <= 16000000UL)
Steven Toth52c99bd2008-05-01 04:57:01 -03002114 Kdbl = 2 ;
Steven Toth3935c252008-05-01 05:45:44 -03002115 if (state->Fxtal > 16000000UL && state->Fxtal <= 32000000UL)
Steven Toth52c99bd2008-05-01 04:57:01 -03002116 Kdbl = 1 ;
2117
Steven Tothd2110172008-05-01 19:35:54 -03002118 /* IF Synthesizer Control */
2119 if (state->Mode == 0 && state->IF_Mode == 1) /* Analog Low IF mode */ {
Steven Toth85d220d2008-05-01 05:48:14 -03002120 if (state->IF_LO == 41000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002121 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2122 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
Steven Toth52c99bd2008-05-01 04:57:01 -03002123 Fref = 328000000UL ;
2124 }
Steven Toth85d220d2008-05-01 05:48:14 -03002125 if (state->IF_LO == 47000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002126 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2127 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002128 Fref = 376000000UL ;
2129 }
Steven Toth85d220d2008-05-01 05:48:14 -03002130 if (state->IF_LO == 54000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002131 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x10);
2132 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
Steven Toth52c99bd2008-05-01 04:57:01 -03002133 Fref = 324000000UL ;
2134 }
Steven Toth85d220d2008-05-01 05:48:14 -03002135 if (state->IF_LO == 60000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002136 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x10);
2137 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002138 Fref = 360000000UL ;
2139 }
Steven Toth85d220d2008-05-01 05:48:14 -03002140 if (state->IF_LO == 39250000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002141 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2142 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
Steven Toth52c99bd2008-05-01 04:57:01 -03002143 Fref = 314000000UL ;
2144 }
Steven Toth85d220d2008-05-01 05:48:14 -03002145 if (state->IF_LO == 39650000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002146 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2147 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
Steven Toth52c99bd2008-05-01 04:57:01 -03002148 Fref = 317200000UL ;
2149 }
Steven Toth85d220d2008-05-01 05:48:14 -03002150 if (state->IF_LO == 40150000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002151 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2152 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
Steven Toth52c99bd2008-05-01 04:57:01 -03002153 Fref = 321200000UL ;
2154 }
Steven Toth85d220d2008-05-01 05:48:14 -03002155 if (state->IF_LO == 40650000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002156 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2157 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
Steven Toth52c99bd2008-05-01 04:57:01 -03002158 Fref = 325200000UL ;
2159 }
2160 }
2161
Steven Tothd2110172008-05-01 19:35:54 -03002162 if (state->Mode || (state->Mode == 0 && state->IF_Mode == 0)) {
Steven Toth85d220d2008-05-01 05:48:14 -03002163 if (state->IF_LO == 57000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002164 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x10);
2165 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002166 Fref = 342000000UL ;
2167 }
Steven Toth85d220d2008-05-01 05:48:14 -03002168 if (state->IF_LO == 44000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002169 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2170 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002171 Fref = 352000000UL ;
2172 }
Steven Toth85d220d2008-05-01 05:48:14 -03002173 if (state->IF_LO == 43750000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002174 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2175 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002176 Fref = 350000000UL ;
2177 }
Steven Toth85d220d2008-05-01 05:48:14 -03002178 if (state->IF_LO == 36650000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002179 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
2180 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002181 Fref = 366500000UL ;
2182 }
Steven Toth85d220d2008-05-01 05:48:14 -03002183 if (state->IF_LO == 36150000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002184 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
2185 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002186 Fref = 361500000UL ;
2187 }
Steven Toth85d220d2008-05-01 05:48:14 -03002188 if (state->IF_LO == 36000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002189 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
2190 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002191 Fref = 360000000UL ;
2192 }
Steven Toth85d220d2008-05-01 05:48:14 -03002193 if (state->IF_LO == 35250000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002194 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
2195 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002196 Fref = 352500000UL ;
2197 }
Steven Toth85d220d2008-05-01 05:48:14 -03002198 if (state->IF_LO == 34750000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002199 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
2200 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002201 Fref = 347500000UL ;
2202 }
Steven Toth85d220d2008-05-01 05:48:14 -03002203 if (state->IF_LO == 6280000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002204 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x07);
2205 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002206 Fref = 376800000UL ;
2207 }
Steven Toth85d220d2008-05-01 05:48:14 -03002208 if (state->IF_LO == 5000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002209 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x09);
2210 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002211 Fref = 360000000UL ;
2212 }
Steven Toth85d220d2008-05-01 05:48:14 -03002213 if (state->IF_LO == 4500000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002214 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x06);
2215 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002216 Fref = 360000000UL ;
2217 }
Steven Toth85d220d2008-05-01 05:48:14 -03002218 if (state->IF_LO == 4570000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002219 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x06);
2220 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002221 Fref = 365600000UL ;
2222 }
Steven Toth85d220d2008-05-01 05:48:14 -03002223 if (state->IF_LO == 4000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002224 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x05);
2225 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002226 Fref = 360000000UL ;
2227 }
Steven Tothd2110172008-05-01 19:35:54 -03002228 if (state->IF_LO == 57400000UL) {
2229 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x10);
2230 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002231 Fref = 344400000UL ;
2232 }
Steven Tothd2110172008-05-01 19:35:54 -03002233 if (state->IF_LO == 44400000UL) {
2234 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2235 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002236 Fref = 355200000UL ;
2237 }
Steven Tothd2110172008-05-01 19:35:54 -03002238 if (state->IF_LO == 44150000UL) {
2239 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x08);
2240 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002241 Fref = 353200000UL ;
2242 }
Steven Tothd2110172008-05-01 19:35:54 -03002243 if (state->IF_LO == 37050000UL) {
2244 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
2245 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002246 Fref = 370500000UL ;
2247 }
Steven Tothd2110172008-05-01 19:35:54 -03002248 if (state->IF_LO == 36550000UL) {
2249 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
2250 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002251 Fref = 365500000UL ;
2252 }
Steven Toth85d220d2008-05-01 05:48:14 -03002253 if (state->IF_LO == 36125000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002254 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x04);
2255 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002256 Fref = 361250000UL ;
2257 }
Steven Toth85d220d2008-05-01 05:48:14 -03002258 if (state->IF_LO == 6000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002259 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x07);
2260 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002261 Fref = 360000000UL ;
2262 }
Steven Tothd2110172008-05-01 19:35:54 -03002263 if (state->IF_LO == 5400000UL) {
2264 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x07);
2265 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
Steven Toth52c99bd2008-05-01 04:57:01 -03002266 Fref = 324000000UL ;
2267 }
Steven Toth85d220d2008-05-01 05:48:14 -03002268 if (state->IF_LO == 5380000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002269 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x07);
2270 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x0C);
Steven Toth52c99bd2008-05-01 04:57:01 -03002271 Fref = 322800000UL ;
2272 }
Steven Toth85d220d2008-05-01 05:48:14 -03002273 if (state->IF_LO == 5200000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002274 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x09);
2275 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002276 Fref = 374400000UL ;
2277 }
Steven Tothd2110172008-05-01 19:35:54 -03002278 if (state->IF_LO == 4900000UL) {
2279 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x09);
2280 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002281 Fref = 352800000UL ;
2282 }
Steven Tothd2110172008-05-01 19:35:54 -03002283 if (state->IF_LO == 4400000UL) {
2284 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x06);
2285 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002286 Fref = 352000000UL ;
2287 }
Steven Tothd2110172008-05-01 19:35:54 -03002288 if (state->IF_LO == 4063000UL) /* add for 2.6.8 */ {
2289 status += MXL_ControlWrite(fe, IF_DIVVAL, 0x05);
2290 status += MXL_ControlWrite(fe, IF_VCO_BIAS, 0x08);
Steven Toth52c99bd2008-05-01 04:57:01 -03002291 Fref = 365670000UL ;
2292 }
2293 }
Steven Tothd2110172008-05-01 19:35:54 -03002294 /* CHCAL_INT_MOD_IF */
2295 /* CHCAL_FRAC_MOD_IF */
2296 intModVal = Fref / (state->Fxtal * Kdbl/2);
2297 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_IF, intModVal);
Steven Toth52c99bd2008-05-01 04:57:01 -03002298
Steven Tothd2110172008-05-01 19:35:54 -03002299 fracModVal = (2<<15)*(Fref/1000 - (state->Fxtal/1000 * Kdbl/2) *
2300 intModVal);
2301
2302 fracModVal = fracModVal / ((state->Fxtal * Kdbl/2)/1000);
2303 status += MXL_ControlWrite(fe, CHCAL_FRAC_MOD_IF, fracModVal);
Steven Toth52c99bd2008-05-01 04:57:01 -03002304
Steven Toth52c99bd2008-05-01 04:57:01 -03002305 return status ;
2306}
2307
Steven Tothc6c34b12008-05-03 14:14:54 -03002308static u16 MXL_TuneRF(struct dvb_frontend *fe, u32 RF_Freq)
Steven Toth52c99bd2008-05-01 04:57:01 -03002309{
Steven Toth85d220d2008-05-01 05:48:14 -03002310 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth3935c252008-05-01 05:45:44 -03002311 u16 status = 0;
2312 u32 divider_val, E3, E4, E5, E5A;
2313 u32 Fmax, Fmin, FmaxBin, FminBin;
Steven Totha8214d42008-05-01 05:02:58 -03002314 u32 Kdbl_RF = 2;
Steven Toth3935c252008-05-01 05:45:44 -03002315 u32 tg_divval;
2316 u32 tg_lo;
Steven Toth52c99bd2008-05-01 04:57:01 -03002317
Steven Totha8214d42008-05-01 05:02:58 -03002318 u32 Fref_TG;
2319 u32 Fvco;
Steven Toth52c99bd2008-05-01 04:57:01 -03002320
Steven Toth3935c252008-05-01 05:45:44 -03002321 state->RF_IN = RF_Freq;
Steven Toth52c99bd2008-05-01 04:57:01 -03002322
Steven Toth3935c252008-05-01 05:45:44 -03002323 MXL_SynthRFTGLO_Calc(fe);
Steven Toth52c99bd2008-05-01 04:57:01 -03002324
Steven Toth3935c252008-05-01 05:45:44 -03002325 if (state->Fxtal >= 12000000UL && state->Fxtal <= 22000000UL)
2326 Kdbl_RF = 2;
2327 if (state->Fxtal > 22000000 && state->Fxtal <= 32000000)
2328 Kdbl_RF = 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03002329
Steven Tothd2110172008-05-01 19:35:54 -03002330 /* Downconverter Controls
2331 * Look-Up Table Implementation for:
2332 * DN_POLY
2333 * DN_RFGAIN
2334 * DN_CAP_RFLPF
2335 * DN_EN_VHFUHFBAR
2336 * DN_GAIN_ADJUST
2337 * Change the boundary reference from RF_IN to RF_LO
2338 */
2339 if (state->RF_LO < 40000000UL)
Steven Toth52c99bd2008-05-01 04:57:01 -03002340 return -1;
Steven Tothd2110172008-05-01 19:35:54 -03002341
Steven Toth3935c252008-05-01 05:45:44 -03002342 if (state->RF_LO >= 40000000UL && state->RF_LO <= 75000000UL) {
Steven Toth3935c252008-05-01 05:45:44 -03002343 status += MXL_ControlWrite(fe, DN_POLY, 2);
2344 status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
2345 status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 423);
2346 status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
2347 status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002348 }
Steven Toth3935c252008-05-01 05:45:44 -03002349 if (state->RF_LO > 75000000UL && state->RF_LO <= 100000000UL) {
Steven Toth3935c252008-05-01 05:45:44 -03002350 status += MXL_ControlWrite(fe, DN_POLY, 3);
2351 status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
2352 status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 222);
2353 status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
2354 status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002355 }
Steven Toth3935c252008-05-01 05:45:44 -03002356 if (state->RF_LO > 100000000UL && state->RF_LO <= 150000000UL) {
Steven Toth3935c252008-05-01 05:45:44 -03002357 status += MXL_ControlWrite(fe, DN_POLY, 3);
2358 status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
2359 status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 147);
2360 status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
2361 status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 2);
Steven Toth52c99bd2008-05-01 04:57:01 -03002362 }
Steven Toth3935c252008-05-01 05:45:44 -03002363 if (state->RF_LO > 150000000UL && state->RF_LO <= 200000000UL) {
Steven Toth3935c252008-05-01 05:45:44 -03002364 status += MXL_ControlWrite(fe, DN_POLY, 3);
2365 status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
2366 status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 9);
2367 status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
2368 status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 2);
Steven Toth52c99bd2008-05-01 04:57:01 -03002369 }
Steven Toth3935c252008-05-01 05:45:44 -03002370 if (state->RF_LO > 200000000UL && state->RF_LO <= 300000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002371 status += MXL_ControlWrite(fe, DN_POLY, 3);
2372 status += MXL_ControlWrite(fe, DN_RFGAIN, 3);
2373 status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 0);
2374 status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 1);
2375 status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 3);
Steven Toth52c99bd2008-05-01 04:57:01 -03002376 }
Steven Toth3935c252008-05-01 05:45:44 -03002377 if (state->RF_LO > 300000000UL && state->RF_LO <= 650000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002378 status += MXL_ControlWrite(fe, DN_POLY, 3);
2379 status += MXL_ControlWrite(fe, DN_RFGAIN, 1);
2380 status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 0);
2381 status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 0);
2382 status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 3);
Steven Toth52c99bd2008-05-01 04:57:01 -03002383 }
Steven Toth3935c252008-05-01 05:45:44 -03002384 if (state->RF_LO > 650000000UL && state->RF_LO <= 900000000UL) {
Steven Tothd2110172008-05-01 19:35:54 -03002385 status += MXL_ControlWrite(fe, DN_POLY, 3);
2386 status += MXL_ControlWrite(fe, DN_RFGAIN, 2);
2387 status += MXL_ControlWrite(fe, DN_CAP_RFLPF, 0);
2388 status += MXL_ControlWrite(fe, DN_EN_VHFUHFBAR, 0);
2389 status += MXL_ControlWrite(fe, DN_GAIN_ADJUST, 3);
Steven Toth52c99bd2008-05-01 04:57:01 -03002390 }
Steven Tothd2110172008-05-01 19:35:54 -03002391 if (state->RF_LO > 900000000UL)
Steven Toth52c99bd2008-05-01 04:57:01 -03002392 return -1;
Steven Tothd2110172008-05-01 19:35:54 -03002393
2394 /* DN_IQTNBUF_AMP */
2395 /* DN_IQTNGNBFBIAS_BST */
Steven Toth3935c252008-05-01 05:45:44 -03002396 if (state->RF_LO >= 40000000UL && state->RF_LO <= 75000000UL) {
2397 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2398 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002399 }
Steven Toth3935c252008-05-01 05:45:44 -03002400 if (state->RF_LO > 75000000UL && state->RF_LO <= 100000000UL) {
2401 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2402 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002403 }
Steven Toth3935c252008-05-01 05:45:44 -03002404 if (state->RF_LO > 100000000UL && state->RF_LO <= 150000000UL) {
2405 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2406 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002407 }
Steven Toth3935c252008-05-01 05:45:44 -03002408 if (state->RF_LO > 150000000UL && state->RF_LO <= 200000000UL) {
2409 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2410 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002411 }
Steven Toth3935c252008-05-01 05:45:44 -03002412 if (state->RF_LO > 200000000UL && state->RF_LO <= 300000000UL) {
2413 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2414 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002415 }
Steven Toth3935c252008-05-01 05:45:44 -03002416 if (state->RF_LO > 300000000UL && state->RF_LO <= 400000000UL) {
2417 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2418 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002419 }
Steven Toth3935c252008-05-01 05:45:44 -03002420 if (state->RF_LO > 400000000UL && state->RF_LO <= 450000000UL) {
2421 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2422 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002423 }
Steven Toth3935c252008-05-01 05:45:44 -03002424 if (state->RF_LO > 450000000UL && state->RF_LO <= 500000000UL) {
2425 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2426 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002427 }
Steven Toth3935c252008-05-01 05:45:44 -03002428 if (state->RF_LO > 500000000UL && state->RF_LO <= 550000000UL) {
2429 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2430 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002431 }
Steven Toth3935c252008-05-01 05:45:44 -03002432 if (state->RF_LO > 550000000UL && state->RF_LO <= 600000000UL) {
2433 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2434 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002435 }
Steven Toth3935c252008-05-01 05:45:44 -03002436 if (state->RF_LO > 600000000UL && state->RF_LO <= 650000000UL) {
2437 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2438 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002439 }
Steven Toth3935c252008-05-01 05:45:44 -03002440 if (state->RF_LO > 650000000UL && state->RF_LO <= 700000000UL) {
2441 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2442 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002443 }
Steven Toth3935c252008-05-01 05:45:44 -03002444 if (state->RF_LO > 700000000UL && state->RF_LO <= 750000000UL) {
2445 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2446 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002447 }
Steven Toth3935c252008-05-01 05:45:44 -03002448 if (state->RF_LO > 750000000UL && state->RF_LO <= 800000000UL) {
2449 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 1);
2450 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002451 }
Steven Toth3935c252008-05-01 05:45:44 -03002452 if (state->RF_LO > 800000000UL && state->RF_LO <= 850000000UL) {
2453 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 10);
2454 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002455 }
Steven Toth3935c252008-05-01 05:45:44 -03002456 if (state->RF_LO > 850000000UL && state->RF_LO <= 900000000UL) {
2457 status += MXL_ControlWrite(fe, DN_IQTNBUF_AMP, 10);
2458 status += MXL_ControlWrite(fe, DN_IQTNGNBFBIAS_BST, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002459 }
2460
Steven Tothd2110172008-05-01 19:35:54 -03002461 /*
2462 * Set RF Synth and LO Path Control
2463 *
2464 * Look-Up table implementation for:
2465 * RFSYN_EN_OUTMUX
2466 * RFSYN_SEL_VCO_OUT
2467 * RFSYN_SEL_VCO_HI
2468 * RFSYN_SEL_DIVM
2469 * RFSYN_RF_DIV_BIAS
2470 * DN_SEL_FREQ
2471 *
2472 * Set divider_val, Fmax, Fmix to use in Equations
2473 */
Steven Toth52c99bd2008-05-01 04:57:01 -03002474 FminBin = 28000000UL ;
2475 FmaxBin = 42500000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002476 if (state->RF_LO >= 40000000UL && state->RF_LO <= FmaxBin) {
2477 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 1);
2478 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 0);
2479 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
2480 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2481 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2482 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002483 divider_val = 64 ;
2484 Fmax = FmaxBin ;
2485 Fmin = FminBin ;
2486 }
2487 FminBin = 42500000UL ;
2488 FmaxBin = 56000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002489 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
2490 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 1);
2491 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 0);
2492 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
2493 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2494 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2495 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002496 divider_val = 64 ;
2497 Fmax = FmaxBin ;
2498 Fmin = FminBin ;
2499 }
2500 FminBin = 56000000UL ;
2501 FmaxBin = 85000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002502 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002503 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
2504 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
2505 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
2506 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2507 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2508 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002509 divider_val = 32 ;
2510 Fmax = FmaxBin ;
2511 Fmin = FminBin ;
2512 }
2513 FminBin = 85000000UL ;
2514 FmaxBin = 112000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002515 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002516 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
2517 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
2518 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
2519 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2520 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2521 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002522 divider_val = 32 ;
2523 Fmax = FmaxBin ;
2524 Fmin = FminBin ;
2525 }
2526 FminBin = 112000000UL ;
2527 FmaxBin = 170000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002528 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002529 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
2530 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
2531 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
2532 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2533 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2534 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 2);
Steven Toth52c99bd2008-05-01 04:57:01 -03002535 divider_val = 16 ;
2536 Fmax = FmaxBin ;
2537 Fmin = FminBin ;
2538 }
2539 FminBin = 170000000UL ;
2540 FmaxBin = 225000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002541 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002542 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
2543 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
2544 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
2545 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2546 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2547 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 2);
Steven Toth52c99bd2008-05-01 04:57:01 -03002548 divider_val = 16 ;
2549 Fmax = FmaxBin ;
2550 Fmin = FminBin ;
2551 }
2552 FminBin = 225000000UL ;
2553 FmaxBin = 300000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002554 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002555 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
2556 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
2557 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
2558 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2559 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2560 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 4);
Steven Toth52c99bd2008-05-01 04:57:01 -03002561 divider_val = 8 ;
2562 Fmax = 340000000UL ;
2563 Fmin = FminBin ;
2564 }
2565 FminBin = 300000000UL ;
2566 FmaxBin = 340000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002567 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002568 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 1);
2569 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 0);
2570 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
2571 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2572 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2573 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002574 divider_val = 8 ;
2575 Fmax = FmaxBin ;
2576 Fmin = 225000000UL ;
2577 }
2578 FminBin = 340000000UL ;
2579 FmaxBin = 450000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002580 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002581 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 1);
2582 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 0);
2583 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
2584 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
2585 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 2);
2586 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002587 divider_val = 8 ;
2588 Fmax = FmaxBin ;
2589 Fmin = FminBin ;
2590 }
2591 FminBin = 450000000UL ;
2592 FmaxBin = 680000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002593 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002594 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
2595 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
2596 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
2597 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 1);
2598 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2599 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002600 divider_val = 4 ;
2601 Fmax = FmaxBin ;
2602 Fmin = FminBin ;
2603 }
2604 FminBin = 680000000UL ;
2605 FmaxBin = 900000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002606 if (state->RF_LO > FminBin && state->RF_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002607 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
2608 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
2609 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
2610 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 1);
2611 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
2612 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002613 divider_val = 4 ;
2614 Fmax = FmaxBin ;
2615 Fmin = FminBin ;
2616 }
2617
Steven Tothd2110172008-05-01 19:35:54 -03002618 /* CHCAL_INT_MOD_RF
2619 * CHCAL_FRAC_MOD_RF
2620 * RFSYN_LPF_R
2621 * CHCAL_EN_INT_RF
2622 */
2623 /* Equation E3 RFSYN_VCO_BIAS */
Steven Toth3935c252008-05-01 05:45:44 -03002624 E3 = (((Fmax-state->RF_LO)/1000)*32)/((Fmax-Fmin)/1000) + 8 ;
Steven Tothd2110172008-05-01 19:35:54 -03002625 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, E3);
Steven Toth52c99bd2008-05-01 04:57:01 -03002626
Steven Tothd2110172008-05-01 19:35:54 -03002627 /* Equation E4 CHCAL_INT_MOD_RF */
2628 E4 = (state->RF_LO*divider_val/1000)/(2*state->Fxtal*Kdbl_RF/1000);
2629 MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, E4);
Steven Toth52c99bd2008-05-01 04:57:01 -03002630
Steven Tothd2110172008-05-01 19:35:54 -03002631 /* Equation E5 CHCAL_FRAC_MOD_RF CHCAL_EN_INT_RF */
2632 E5 = ((2<<17)*(state->RF_LO/10000*divider_val -
2633 (E4*(2*state->Fxtal*Kdbl_RF)/10000))) /
2634 (2*state->Fxtal*Kdbl_RF/10000);
Steven Toth52c99bd2008-05-01 04:57:01 -03002635
Steven Tothd2110172008-05-01 19:35:54 -03002636 status += MXL_ControlWrite(fe, CHCAL_FRAC_MOD_RF, E5);
2637
2638 /* Equation E5A RFSYN_LPF_R */
Steven Toth3935c252008-05-01 05:45:44 -03002639 E5A = (((Fmax - state->RF_LO)/1000)*4/((Fmax-Fmin)/1000)) + 1 ;
Steven Tothd2110172008-05-01 19:35:54 -03002640 status += MXL_ControlWrite(fe, RFSYN_LPF_R, E5A);
Steven Toth52c99bd2008-05-01 04:57:01 -03002641
Steven Tothd2110172008-05-01 19:35:54 -03002642 /* Euqation E5B CHCAL_EN_INIT_RF */
Steven Toth3935c252008-05-01 05:45:44 -03002643 status += MXL_ControlWrite(fe, CHCAL_EN_INT_RF, ((E5 == 0) ? 1 : 0));
Steven Tothd2110172008-05-01 19:35:54 -03002644 /*if (E5 == 0)
2645 * status += MXL_ControlWrite(fe, CHCAL_EN_INT_RF, 1);
2646 *else
2647 * status += MXL_ControlWrite(fe, CHCAL_FRAC_MOD_RF, E5);
2648 */
Steven Toth52c99bd2008-05-01 04:57:01 -03002649
Steven Tothd2110172008-05-01 19:35:54 -03002650 /*
2651 * Set TG Synth
2652 *
2653 * Look-Up table implementation for:
2654 * TG_LO_DIVVAL
2655 * TG_LO_SELVAL
2656 *
2657 * Set divider_val, Fmax, Fmix to use in Equations
2658 */
2659 if (state->TG_LO < 33000000UL)
Steven Toth52c99bd2008-05-01 04:57:01 -03002660 return -1;
Steven Tothd2110172008-05-01 19:35:54 -03002661
Steven Toth52c99bd2008-05-01 04:57:01 -03002662 FminBin = 33000000UL ;
2663 FmaxBin = 50000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002664 if (state->TG_LO >= FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002665 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x6);
2666 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002667 divider_val = 36 ;
2668 Fmax = FmaxBin ;
2669 Fmin = FminBin ;
2670 }
2671 FminBin = 50000000UL ;
2672 FmaxBin = 67000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002673 if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002674 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x1);
2675 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002676 divider_val = 24 ;
2677 Fmax = FmaxBin ;
2678 Fmin = FminBin ;
2679 }
2680 FminBin = 67000000UL ;
2681 FmaxBin = 100000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002682 if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002683 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0xC);
2684 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x2);
Steven Toth52c99bd2008-05-01 04:57:01 -03002685 divider_val = 18 ;
2686 Fmax = FmaxBin ;
2687 Fmin = FminBin ;
2688 }
2689 FminBin = 100000000UL ;
2690 FmaxBin = 150000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002691 if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002692 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x8);
2693 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x2);
Steven Toth52c99bd2008-05-01 04:57:01 -03002694 divider_val = 12 ;
2695 Fmax = FmaxBin ;
2696 Fmin = FminBin ;
2697 }
2698 FminBin = 150000000UL ;
2699 FmaxBin = 200000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002700 if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002701 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x0);
2702 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x2);
Steven Toth52c99bd2008-05-01 04:57:01 -03002703 divider_val = 8 ;
2704 Fmax = FmaxBin ;
2705 Fmin = FminBin ;
2706 }
2707 FminBin = 200000000UL ;
2708 FmaxBin = 300000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002709 if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002710 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x8);
2711 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x3);
Steven Toth52c99bd2008-05-01 04:57:01 -03002712 divider_val = 6 ;
2713 Fmax = FmaxBin ;
2714 Fmin = FminBin ;
2715 }
2716 FminBin = 300000000UL ;
2717 FmaxBin = 400000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002718 if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002719 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x0);
2720 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x3);
Steven Toth52c99bd2008-05-01 04:57:01 -03002721 divider_val = 4 ;
2722 Fmax = FmaxBin ;
2723 Fmin = FminBin ;
2724 }
2725 FminBin = 400000000UL ;
2726 FmaxBin = 600000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002727 if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002728 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x8);
2729 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x7);
Steven Toth52c99bd2008-05-01 04:57:01 -03002730 divider_val = 3 ;
2731 Fmax = FmaxBin ;
2732 Fmin = FminBin ;
2733 }
2734 FminBin = 600000000UL ;
2735 FmaxBin = 900000000UL ;
Steven Toth3935c252008-05-01 05:45:44 -03002736 if (state->TG_LO > FminBin && state->TG_LO <= FmaxBin) {
Steven Tothd2110172008-05-01 19:35:54 -03002737 status += MXL_ControlWrite(fe, TG_LO_DIVVAL, 0x0);
2738 status += MXL_ControlWrite(fe, TG_LO_SELVAL, 0x7);
Steven Toth52c99bd2008-05-01 04:57:01 -03002739 divider_val = 2 ;
2740 Fmax = FmaxBin ;
2741 Fmin = FminBin ;
2742 }
2743
Steven Tothd2110172008-05-01 19:35:54 -03002744 /* TG_DIV_VAL */
2745 tg_divval = (state->TG_LO*divider_val/100000) *
2746 (MXL_Ceiling(state->Fxtal, 1000000) * 100) /
2747 (state->Fxtal/1000);
2748
2749 status += MXL_ControlWrite(fe, TG_DIV_VAL, tg_divval);
Steven Toth52c99bd2008-05-01 04:57:01 -03002750
Steven Toth3935c252008-05-01 05:45:44 -03002751 if (state->TG_LO > 600000000UL)
Steven Tothd2110172008-05-01 19:35:54 -03002752 status += MXL_ControlWrite(fe, TG_DIV_VAL, tg_divval + 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002753
2754 Fmax = 1800000000UL ;
2755 Fmin = 1200000000UL ;
2756
Steven Tothd2110172008-05-01 19:35:54 -03002757 /* prevent overflow of 32 bit unsigned integer, use
2758 * following equation. Edit for v2.6.4
2759 */
2760 /* Fref_TF = Fref_TG * 1000 */
2761 Fref_TG = (state->Fxtal/1000) / MXL_Ceiling(state->Fxtal, 1000000);
Steven Toth52c99bd2008-05-01 04:57:01 -03002762
Steven Tothd2110172008-05-01 19:35:54 -03002763 /* Fvco = Fvco/10 */
2764 Fvco = (state->TG_LO/10000) * divider_val * Fref_TG;
Steven Toth52c99bd2008-05-01 04:57:01 -03002765
2766 tg_lo = (((Fmax/10 - Fvco)/100)*32) / ((Fmax-Fmin)/1000)+8;
2767
Steven Tothd2110172008-05-01 19:35:54 -03002768 /* below equation is same as above but much harder to debug.
Hans Verkuild3bcaf02011-08-25 10:10:32 -03002769 *
2770 * static u32 MXL_GetXtalInt(u32 Xtal_Freq)
2771 * {
2772 * if ((Xtal_Freq % 1000000) == 0)
2773 * return (Xtal_Freq / 10000);
2774 * else
2775 * return (((Xtal_Freq / 1000000) + 1)*100);
2776 * }
2777 *
2778 * u32 Xtal_Int = MXL_GetXtalInt(state->Fxtal);
Steven Tothd2110172008-05-01 19:35:54 -03002779 * tg_lo = ( ((Fmax/10000 * Xtal_Int)/100) -
2780 * ((state->TG_LO/10000)*divider_val *
2781 * (state->Fxtal/10000)/100) )*32/((Fmax-Fmin)/10000 *
2782 * Xtal_Int/100) + 8;
2783 */
Steven Toth52c99bd2008-05-01 04:57:01 -03002784
Steven Tothd2110172008-05-01 19:35:54 -03002785 status += MXL_ControlWrite(fe, TG_VCO_BIAS , tg_lo);
Steven Toth52c99bd2008-05-01 04:57:01 -03002786
Steven Tothd2110172008-05-01 19:35:54 -03002787 /* add for 2.6.5 Special setting for QAM */
2788 if (state->Mod_Type == MXL_QAM) {
Devin Heitmueller48c511e2009-10-28 23:10:16 -03002789 if (state->config->qam_gain != 0)
2790 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN,
2791 state->config->qam_gain);
2792 else if (state->RF_IN < 680000000)
Steven Tothd2110172008-05-01 19:35:54 -03002793 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 3);
2794 else
2795 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 2);
Steven Toth52c99bd2008-05-01 04:57:01 -03002796 }
2797
Steven Tothd2110172008-05-01 19:35:54 -03002798 /* Off Chip Tracking Filter Control */
2799 if (state->TF_Type == MXL_TF_OFF) {
2800 /* Tracking Filter Off State; turn off all the banks */
2801 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2802 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
2803 status += MXL_SetGPIO(fe, 3, 1); /* Bank1 Off */
2804 status += MXL_SetGPIO(fe, 1, 1); /* Bank2 Off */
2805 status += MXL_SetGPIO(fe, 4, 1); /* Bank3 Off */
Steven Toth52c99bd2008-05-01 04:57:01 -03002806 }
2807
Steven Tothd2110172008-05-01 19:35:54 -03002808 if (state->TF_Type == MXL_TF_C) /* Tracking Filter type C */ {
2809 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
2810 status += MXL_ControlWrite(fe, DAC_DIN_A, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002811
Steven Tothd2110172008-05-01 19:35:54 -03002812 if (state->RF_IN >= 43000000 && state->RF_IN < 150000000) {
2813 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2814 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
2815 status += MXL_SetGPIO(fe, 3, 0);
2816 status += MXL_SetGPIO(fe, 1, 1);
2817 status += MXL_SetGPIO(fe, 4, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002818 }
Steven Tothd2110172008-05-01 19:35:54 -03002819 if (state->RF_IN >= 150000000 && state->RF_IN < 280000000) {
2820 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2821 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
2822 status += MXL_SetGPIO(fe, 3, 1);
2823 status += MXL_SetGPIO(fe, 1, 0);
2824 status += MXL_SetGPIO(fe, 4, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002825 }
Steven Tothd2110172008-05-01 19:35:54 -03002826 if (state->RF_IN >= 280000000 && state->RF_IN < 360000000) {
2827 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2828 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
2829 status += MXL_SetGPIO(fe, 3, 1);
2830 status += MXL_SetGPIO(fe, 1, 0);
2831 status += MXL_SetGPIO(fe, 4, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002832 }
Steven Tothd2110172008-05-01 19:35:54 -03002833 if (state->RF_IN >= 360000000 && state->RF_IN < 560000000) {
2834 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2835 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
2836 status += MXL_SetGPIO(fe, 3, 1);
2837 status += MXL_SetGPIO(fe, 1, 1);
2838 status += MXL_SetGPIO(fe, 4, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002839 }
Steven Tothd2110172008-05-01 19:35:54 -03002840 if (state->RF_IN >= 560000000 && state->RF_IN < 580000000) {
2841 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2842 status += MXL_ControlWrite(fe, DAC_DIN_B, 29);
2843 status += MXL_SetGPIO(fe, 3, 1);
2844 status += MXL_SetGPIO(fe, 1, 1);
2845 status += MXL_SetGPIO(fe, 4, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002846 }
Steven Tothd2110172008-05-01 19:35:54 -03002847 if (state->RF_IN >= 580000000 && state->RF_IN < 630000000) {
2848 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2849 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
2850 status += MXL_SetGPIO(fe, 3, 1);
2851 status += MXL_SetGPIO(fe, 1, 1);
2852 status += MXL_SetGPIO(fe, 4, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002853 }
Steven Tothd2110172008-05-01 19:35:54 -03002854 if (state->RF_IN >= 630000000 && state->RF_IN < 700000000) {
2855 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2856 status += MXL_ControlWrite(fe, DAC_DIN_B, 16);
2857 status += MXL_SetGPIO(fe, 3, 1);
2858 status += MXL_SetGPIO(fe, 1, 1);
2859 status += MXL_SetGPIO(fe, 4, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002860 }
Steven Tothd2110172008-05-01 19:35:54 -03002861 if (state->RF_IN >= 700000000 && state->RF_IN < 760000000) {
2862 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2863 status += MXL_ControlWrite(fe, DAC_DIN_B, 7);
2864 status += MXL_SetGPIO(fe, 3, 1);
2865 status += MXL_SetGPIO(fe, 1, 1);
2866 status += MXL_SetGPIO(fe, 4, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002867 }
Steven Tothd2110172008-05-01 19:35:54 -03002868 if (state->RF_IN >= 760000000 && state->RF_IN <= 900000000) {
2869 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2870 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
2871 status += MXL_SetGPIO(fe, 3, 1);
2872 status += MXL_SetGPIO(fe, 1, 1);
2873 status += MXL_SetGPIO(fe, 4, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002874 }
2875 }
2876
Steven Tothd2110172008-05-01 19:35:54 -03002877 if (state->TF_Type == MXL_TF_C_H) {
Steven Toth52c99bd2008-05-01 04:57:01 -03002878
Steven Tothd2110172008-05-01 19:35:54 -03002879 /* Tracking Filter type C-H for Hauppauge only */
2880 status += MXL_ControlWrite(fe, DAC_DIN_A, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002881
Steven Tothd2110172008-05-01 19:35:54 -03002882 if (state->RF_IN >= 43000000 && state->RF_IN < 150000000) {
2883 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2884 status += MXL_SetGPIO(fe, 4, 0);
2885 status += MXL_SetGPIO(fe, 3, 1);
2886 status += MXL_SetGPIO(fe, 1, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002887 }
Steven Tothd2110172008-05-01 19:35:54 -03002888 if (state->RF_IN >= 150000000 && state->RF_IN < 280000000) {
2889 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2890 status += MXL_SetGPIO(fe, 4, 1);
2891 status += MXL_SetGPIO(fe, 3, 0);
2892 status += MXL_SetGPIO(fe, 1, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002893 }
Steven Tothd2110172008-05-01 19:35:54 -03002894 if (state->RF_IN >= 280000000 && state->RF_IN < 360000000) {
2895 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2896 status += MXL_SetGPIO(fe, 4, 1);
2897 status += MXL_SetGPIO(fe, 3, 0);
2898 status += MXL_SetGPIO(fe, 1, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002899 }
Steven Tothd2110172008-05-01 19:35:54 -03002900 if (state->RF_IN >= 360000000 && state->RF_IN < 560000000) {
2901 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2902 status += MXL_SetGPIO(fe, 4, 1);
2903 status += MXL_SetGPIO(fe, 3, 1);
2904 status += MXL_SetGPIO(fe, 1, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002905 }
Steven Tothd2110172008-05-01 19:35:54 -03002906 if (state->RF_IN >= 560000000 && state->RF_IN < 580000000) {
2907 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2908 status += MXL_SetGPIO(fe, 4, 1);
2909 status += MXL_SetGPIO(fe, 3, 1);
2910 status += MXL_SetGPIO(fe, 1, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002911 }
Steven Tothd2110172008-05-01 19:35:54 -03002912 if (state->RF_IN >= 580000000 && state->RF_IN < 630000000) {
2913 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2914 status += MXL_SetGPIO(fe, 4, 1);
2915 status += MXL_SetGPIO(fe, 3, 1);
2916 status += MXL_SetGPIO(fe, 1, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002917 }
Steven Tothd2110172008-05-01 19:35:54 -03002918 if (state->RF_IN >= 630000000 && state->RF_IN < 700000000) {
2919 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2920 status += MXL_SetGPIO(fe, 4, 1);
2921 status += MXL_SetGPIO(fe, 3, 1);
2922 status += MXL_SetGPIO(fe, 1, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002923 }
Steven Tothd2110172008-05-01 19:35:54 -03002924 if (state->RF_IN >= 700000000 && state->RF_IN < 760000000) {
2925 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2926 status += MXL_SetGPIO(fe, 4, 1);
2927 status += MXL_SetGPIO(fe, 3, 1);
2928 status += MXL_SetGPIO(fe, 1, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002929 }
Steven Tothd2110172008-05-01 19:35:54 -03002930 if (state->RF_IN >= 760000000 && state->RF_IN <= 900000000) {
2931 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
2932 status += MXL_SetGPIO(fe, 4, 1);
2933 status += MXL_SetGPIO(fe, 3, 1);
2934 status += MXL_SetGPIO(fe, 1, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002935 }
2936 }
2937
Steven Tothd2110172008-05-01 19:35:54 -03002938 if (state->TF_Type == MXL_TF_D) { /* Tracking Filter type D */
Steven Toth52c99bd2008-05-01 04:57:01 -03002939
Steven Tothd2110172008-05-01 19:35:54 -03002940 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002941
Steven Tothd2110172008-05-01 19:35:54 -03002942 if (state->RF_IN >= 43000000 && state->RF_IN < 174000000) {
2943 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
2944 status += MXL_SetGPIO(fe, 4, 0);
2945 status += MXL_SetGPIO(fe, 1, 1);
2946 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002947 }
Steven Tothd2110172008-05-01 19:35:54 -03002948 if (state->RF_IN >= 174000000 && state->RF_IN < 250000000) {
2949 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
2950 status += MXL_SetGPIO(fe, 4, 0);
2951 status += MXL_SetGPIO(fe, 1, 0);
2952 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002953 }
Steven Tothd2110172008-05-01 19:35:54 -03002954 if (state->RF_IN >= 250000000 && state->RF_IN < 310000000) {
2955 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
2956 status += MXL_SetGPIO(fe, 4, 1);
2957 status += MXL_SetGPIO(fe, 1, 0);
2958 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002959 }
Steven Tothd2110172008-05-01 19:35:54 -03002960 if (state->RF_IN >= 310000000 && state->RF_IN < 360000000) {
2961 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
2962 status += MXL_SetGPIO(fe, 4, 1);
2963 status += MXL_SetGPIO(fe, 1, 0);
2964 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002965 }
Steven Tothd2110172008-05-01 19:35:54 -03002966 if (state->RF_IN >= 360000000 && state->RF_IN < 470000000) {
2967 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
2968 status += MXL_SetGPIO(fe, 4, 1);
2969 status += MXL_SetGPIO(fe, 1, 1);
2970 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002971 }
Steven Tothd2110172008-05-01 19:35:54 -03002972 if (state->RF_IN >= 470000000 && state->RF_IN < 640000000) {
2973 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
2974 status += MXL_SetGPIO(fe, 4, 1);
2975 status += MXL_SetGPIO(fe, 1, 1);
2976 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002977 }
Steven Tothd2110172008-05-01 19:35:54 -03002978 if (state->RF_IN >= 640000000 && state->RF_IN <= 900000000) {
2979 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
2980 status += MXL_SetGPIO(fe, 4, 1);
2981 status += MXL_SetGPIO(fe, 1, 1);
2982 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03002983 }
2984 }
2985
Steven Tothd2110172008-05-01 19:35:54 -03002986 if (state->TF_Type == MXL_TF_D_L) {
Steven Toth52c99bd2008-05-01 04:57:01 -03002987
Steven Tothd2110172008-05-01 19:35:54 -03002988 /* Tracking Filter type D-L for Lumanate ONLY change 2.6.3 */
2989 status += MXL_ControlWrite(fe, DAC_DIN_A, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03002990
Steven Tothd2110172008-05-01 19:35:54 -03002991 /* if UHF and terrestrial => Turn off Tracking Filter */
2992 if (state->RF_IN >= 471000000 &&
2993 (state->RF_IN - 471000000)%6000000 != 0) {
2994 /* Turn off all the banks */
2995 status += MXL_SetGPIO(fe, 3, 1);
2996 status += MXL_SetGPIO(fe, 1, 1);
2997 status += MXL_SetGPIO(fe, 4, 1);
2998 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
2999 status += MXL_ControlWrite(fe, AGC_IF, 10);
3000 } else {
3001 /* if VHF or cable => Turn on Tracking Filter */
3002 if (state->RF_IN >= 43000000 &&
3003 state->RF_IN < 140000000) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003004
Steven Tothd2110172008-05-01 19:35:54 -03003005 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
3006 status += MXL_SetGPIO(fe, 4, 1);
3007 status += MXL_SetGPIO(fe, 1, 1);
3008 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003009 }
Steven Tothd2110172008-05-01 19:35:54 -03003010 if (state->RF_IN >= 140000000 &&
3011 state->RF_IN < 240000000) {
3012 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
3013 status += MXL_SetGPIO(fe, 4, 1);
3014 status += MXL_SetGPIO(fe, 1, 0);
3015 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003016 }
Steven Tothd2110172008-05-01 19:35:54 -03003017 if (state->RF_IN >= 240000000 &&
3018 state->RF_IN < 340000000) {
3019 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
3020 status += MXL_SetGPIO(fe, 4, 0);
3021 status += MXL_SetGPIO(fe, 1, 1);
3022 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003023 }
Steven Tothd2110172008-05-01 19:35:54 -03003024 if (state->RF_IN >= 340000000 &&
3025 state->RF_IN < 430000000) {
3026 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
3027 status += MXL_SetGPIO(fe, 4, 0);
3028 status += MXL_SetGPIO(fe, 1, 0);
3029 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003030 }
Steven Tothd2110172008-05-01 19:35:54 -03003031 if (state->RF_IN >= 430000000 &&
3032 state->RF_IN < 470000000) {
3033 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
3034 status += MXL_SetGPIO(fe, 4, 1);
3035 status += MXL_SetGPIO(fe, 1, 0);
3036 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003037 }
Steven Tothd2110172008-05-01 19:35:54 -03003038 if (state->RF_IN >= 470000000 &&
3039 state->RF_IN < 570000000) {
3040 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
3041 status += MXL_SetGPIO(fe, 4, 0);
3042 status += MXL_SetGPIO(fe, 1, 0);
3043 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003044 }
Steven Tothd2110172008-05-01 19:35:54 -03003045 if (state->RF_IN >= 570000000 &&
3046 state->RF_IN < 620000000) {
3047 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 0);
3048 status += MXL_SetGPIO(fe, 4, 0);
3049 status += MXL_SetGPIO(fe, 1, 1);
3050 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003051 }
Steven Tothd2110172008-05-01 19:35:54 -03003052 if (state->RF_IN >= 620000000 &&
3053 state->RF_IN < 760000000) {
3054 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
3055 status += MXL_SetGPIO(fe, 4, 0);
3056 status += MXL_SetGPIO(fe, 1, 1);
3057 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003058 }
Steven Tothd2110172008-05-01 19:35:54 -03003059 if (state->RF_IN >= 760000000 &&
3060 state->RF_IN <= 900000000) {
3061 status += MXL_ControlWrite(fe, DAC_A_ENABLE, 1);
3062 status += MXL_SetGPIO(fe, 4, 1);
3063 status += MXL_SetGPIO(fe, 1, 1);
3064 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003065 }
3066 }
3067 }
3068
Steven Tothd2110172008-05-01 19:35:54 -03003069 if (state->TF_Type == MXL_TF_E) /* Tracking Filter type E */ {
Steven Toth52c99bd2008-05-01 04:57:01 -03003070
Steven Tothd2110172008-05-01 19:35:54 -03003071 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003072
Steven Tothd2110172008-05-01 19:35:54 -03003073 if (state->RF_IN >= 43000000 && state->RF_IN < 174000000) {
3074 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3075 status += MXL_SetGPIO(fe, 4, 0);
3076 status += MXL_SetGPIO(fe, 1, 1);
3077 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003078 }
Steven Tothd2110172008-05-01 19:35:54 -03003079 if (state->RF_IN >= 174000000 && state->RF_IN < 250000000) {
3080 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3081 status += MXL_SetGPIO(fe, 4, 0);
3082 status += MXL_SetGPIO(fe, 1, 0);
3083 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003084 }
Steven Tothd2110172008-05-01 19:35:54 -03003085 if (state->RF_IN >= 250000000 && state->RF_IN < 310000000) {
3086 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3087 status += MXL_SetGPIO(fe, 4, 1);
3088 status += MXL_SetGPIO(fe, 1, 0);
3089 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003090 }
Steven Tothd2110172008-05-01 19:35:54 -03003091 if (state->RF_IN >= 310000000 && state->RF_IN < 360000000) {
3092 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3093 status += MXL_SetGPIO(fe, 4, 1);
3094 status += MXL_SetGPIO(fe, 1, 0);
3095 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003096 }
Steven Tothd2110172008-05-01 19:35:54 -03003097 if (state->RF_IN >= 360000000 && state->RF_IN < 470000000) {
3098 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3099 status += MXL_SetGPIO(fe, 4, 1);
3100 status += MXL_SetGPIO(fe, 1, 1);
3101 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003102 }
Steven Tothd2110172008-05-01 19:35:54 -03003103 if (state->RF_IN >= 470000000 && state->RF_IN < 640000000) {
3104 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3105 status += MXL_SetGPIO(fe, 4, 1);
3106 status += MXL_SetGPIO(fe, 1, 1);
3107 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003108 }
Steven Tothd2110172008-05-01 19:35:54 -03003109 if (state->RF_IN >= 640000000 && state->RF_IN <= 900000000) {
3110 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3111 status += MXL_SetGPIO(fe, 4, 1);
3112 status += MXL_SetGPIO(fe, 1, 1);
3113 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003114 }
3115 }
3116
Steven Tothd2110172008-05-01 19:35:54 -03003117 if (state->TF_Type == MXL_TF_F) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003118
Steven Tothd2110172008-05-01 19:35:54 -03003119 /* Tracking Filter type F */
3120 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003121
Steven Tothd2110172008-05-01 19:35:54 -03003122 if (state->RF_IN >= 43000000 && state->RF_IN < 160000000) {
3123 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3124 status += MXL_SetGPIO(fe, 4, 0);
3125 status += MXL_SetGPIO(fe, 1, 1);
3126 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003127 }
Steven Tothd2110172008-05-01 19:35:54 -03003128 if (state->RF_IN >= 160000000 && state->RF_IN < 210000000) {
3129 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3130 status += MXL_SetGPIO(fe, 4, 0);
3131 status += MXL_SetGPIO(fe, 1, 0);
3132 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003133 }
Steven Tothd2110172008-05-01 19:35:54 -03003134 if (state->RF_IN >= 210000000 && state->RF_IN < 300000000) {
3135 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3136 status += MXL_SetGPIO(fe, 4, 1);
3137 status += MXL_SetGPIO(fe, 1, 0);
3138 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003139 }
Steven Tothd2110172008-05-01 19:35:54 -03003140 if (state->RF_IN >= 300000000 && state->RF_IN < 390000000) {
3141 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3142 status += MXL_SetGPIO(fe, 4, 1);
3143 status += MXL_SetGPIO(fe, 1, 0);
3144 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003145 }
Steven Tothd2110172008-05-01 19:35:54 -03003146 if (state->RF_IN >= 390000000 && state->RF_IN < 515000000) {
3147 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3148 status += MXL_SetGPIO(fe, 4, 1);
3149 status += MXL_SetGPIO(fe, 1, 1);
3150 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003151 }
Steven Tothd2110172008-05-01 19:35:54 -03003152 if (state->RF_IN >= 515000000 && state->RF_IN < 650000000) {
3153 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3154 status += MXL_SetGPIO(fe, 4, 1);
3155 status += MXL_SetGPIO(fe, 1, 1);
3156 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003157 }
Steven Tothd2110172008-05-01 19:35:54 -03003158 if (state->RF_IN >= 650000000 && state->RF_IN <= 900000000) {
3159 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3160 status += MXL_SetGPIO(fe, 4, 1);
3161 status += MXL_SetGPIO(fe, 1, 1);
3162 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003163 }
3164 }
3165
Steven Tothd2110172008-05-01 19:35:54 -03003166 if (state->TF_Type == MXL_TF_E_2) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003167
Steven Tothd2110172008-05-01 19:35:54 -03003168 /* Tracking Filter type E_2 */
3169 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003170
Steven Tothd2110172008-05-01 19:35:54 -03003171 if (state->RF_IN >= 43000000 && state->RF_IN < 174000000) {
3172 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3173 status += MXL_SetGPIO(fe, 4, 0);
3174 status += MXL_SetGPIO(fe, 1, 1);
3175 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003176 }
Steven Tothd2110172008-05-01 19:35:54 -03003177 if (state->RF_IN >= 174000000 && state->RF_IN < 250000000) {
3178 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3179 status += MXL_SetGPIO(fe, 4, 0);
3180 status += MXL_SetGPIO(fe, 1, 0);
3181 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003182 }
Steven Tothd2110172008-05-01 19:35:54 -03003183 if (state->RF_IN >= 250000000 && state->RF_IN < 350000000) {
3184 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3185 status += MXL_SetGPIO(fe, 4, 1);
3186 status += MXL_SetGPIO(fe, 1, 0);
3187 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003188 }
Steven Tothd2110172008-05-01 19:35:54 -03003189 if (state->RF_IN >= 350000000 && state->RF_IN < 400000000) {
3190 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3191 status += MXL_SetGPIO(fe, 4, 1);
3192 status += MXL_SetGPIO(fe, 1, 0);
3193 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003194 }
Steven Tothd2110172008-05-01 19:35:54 -03003195 if (state->RF_IN >= 400000000 && state->RF_IN < 570000000) {
3196 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3197 status += MXL_SetGPIO(fe, 4, 1);
3198 status += MXL_SetGPIO(fe, 1, 1);
3199 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003200 }
Steven Tothd2110172008-05-01 19:35:54 -03003201 if (state->RF_IN >= 570000000 && state->RF_IN < 770000000) {
3202 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3203 status += MXL_SetGPIO(fe, 4, 1);
3204 status += MXL_SetGPIO(fe, 1, 1);
3205 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003206 }
Steven Tothd2110172008-05-01 19:35:54 -03003207 if (state->RF_IN >= 770000000 && state->RF_IN <= 900000000) {
3208 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3209 status += MXL_SetGPIO(fe, 4, 1);
3210 status += MXL_SetGPIO(fe, 1, 1);
3211 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003212 }
3213 }
3214
Steven Tothd2110172008-05-01 19:35:54 -03003215 if (state->TF_Type == MXL_TF_G) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003216
Steven Tothd2110172008-05-01 19:35:54 -03003217 /* Tracking Filter type G add for v2.6.8 */
3218 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003219
Steven Tothd2110172008-05-01 19:35:54 -03003220 if (state->RF_IN >= 50000000 && state->RF_IN < 190000000) {
3221
3222 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3223 status += MXL_SetGPIO(fe, 4, 0);
3224 status += MXL_SetGPIO(fe, 1, 1);
3225 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003226 }
Steven Tothd2110172008-05-01 19:35:54 -03003227 if (state->RF_IN >= 190000000 && state->RF_IN < 280000000) {
3228 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3229 status += MXL_SetGPIO(fe, 4, 0);
3230 status += MXL_SetGPIO(fe, 1, 0);
3231 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003232 }
Steven Tothd2110172008-05-01 19:35:54 -03003233 if (state->RF_IN >= 280000000 && state->RF_IN < 350000000) {
3234 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3235 status += MXL_SetGPIO(fe, 4, 1);
3236 status += MXL_SetGPIO(fe, 1, 0);
3237 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003238 }
Steven Tothd2110172008-05-01 19:35:54 -03003239 if (state->RF_IN >= 350000000 && state->RF_IN < 400000000) {
3240 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3241 status += MXL_SetGPIO(fe, 4, 1);
3242 status += MXL_SetGPIO(fe, 1, 0);
3243 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003244 }
Steven Tothd2110172008-05-01 19:35:54 -03003245 if (state->RF_IN >= 400000000 && state->RF_IN < 470000000) {
3246 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3247 status += MXL_SetGPIO(fe, 4, 1);
3248 status += MXL_SetGPIO(fe, 1, 0);
3249 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003250 }
Steven Tothd2110172008-05-01 19:35:54 -03003251 if (state->RF_IN >= 470000000 && state->RF_IN < 640000000) {
3252 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3253 status += MXL_SetGPIO(fe, 4, 1);
3254 status += MXL_SetGPIO(fe, 1, 1);
3255 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003256 }
Steven Tothd2110172008-05-01 19:35:54 -03003257 if (state->RF_IN >= 640000000 && state->RF_IN < 820000000) {
3258 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3259 status += MXL_SetGPIO(fe, 4, 1);
3260 status += MXL_SetGPIO(fe, 1, 1);
3261 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003262 }
Steven Tothd2110172008-05-01 19:35:54 -03003263 if (state->RF_IN >= 820000000 && state->RF_IN <= 900000000) {
3264 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3265 status += MXL_SetGPIO(fe, 4, 1);
3266 status += MXL_SetGPIO(fe, 1, 1);
3267 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003268 }
3269 }
3270
Steven Tothd2110172008-05-01 19:35:54 -03003271 if (state->TF_Type == MXL_TF_E_NA) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003272
Steven Tothd2110172008-05-01 19:35:54 -03003273 /* Tracking Filter type E-NA for Empia ONLY change for 2.6.8 */
3274 status += MXL_ControlWrite(fe, DAC_DIN_B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003275
Steven Tothd2110172008-05-01 19:35:54 -03003276 /* if UHF and terrestrial=> Turn off Tracking Filter */
3277 if (state->RF_IN >= 471000000 &&
3278 (state->RF_IN - 471000000)%6000000 != 0) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003279
Steven Tothd2110172008-05-01 19:35:54 -03003280 /* Turn off all the banks */
3281 status += MXL_SetGPIO(fe, 3, 1);
3282 status += MXL_SetGPIO(fe, 1, 1);
3283 status += MXL_SetGPIO(fe, 4, 1);
3284 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3285
3286 /* 2.6.12 Turn on RSSI */
3287 status += MXL_ControlWrite(fe, SEQ_EXTSYNTHCALIF, 1);
3288 status += MXL_ControlWrite(fe, SEQ_EXTDCCAL, 1);
3289 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 1);
3290 status += MXL_ControlWrite(fe, RFA_ENCLKRFAGC, 1);
3291
3292 /* RSSI reference point */
3293 status += MXL_ControlWrite(fe, RFA_RSSI_REFH, 5);
3294 status += MXL_ControlWrite(fe, RFA_RSSI_REF, 3);
3295 status += MXL_ControlWrite(fe, RFA_RSSI_REFL, 2);
3296
3297 /* following parameter is from analog OTA mode,
3298 * can be change to seek better performance */
3299 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 3);
3300 } else {
3301 /* if VHF or Cable => Turn on Tracking Filter */
3302
3303 /* 2.6.12 Turn off RSSI */
3304 status += MXL_ControlWrite(fe, AGC_EN_RSSI, 0);
3305
3306 /* change back from above condition */
3307 status += MXL_ControlWrite(fe, RFSYN_CHP_GAIN, 5);
Steven Toth52c99bd2008-05-01 04:57:01 -03003308
3309
Steven Tothd2110172008-05-01 19:35:54 -03003310 if (state->RF_IN >= 43000000 && state->RF_IN < 174000000) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003311
Steven Tothd2110172008-05-01 19:35:54 -03003312 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3313 status += MXL_SetGPIO(fe, 4, 0);
3314 status += MXL_SetGPIO(fe, 1, 1);
3315 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003316 }
Steven Tothd2110172008-05-01 19:35:54 -03003317 if (state->RF_IN >= 174000000 && state->RF_IN < 250000000) {
3318 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3319 status += MXL_SetGPIO(fe, 4, 0);
3320 status += MXL_SetGPIO(fe, 1, 0);
3321 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003322 }
Steven Tothd2110172008-05-01 19:35:54 -03003323 if (state->RF_IN >= 250000000 && state->RF_IN < 350000000) {
3324 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3325 status += MXL_SetGPIO(fe, 4, 1);
3326 status += MXL_SetGPIO(fe, 1, 0);
3327 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003328 }
Steven Tothd2110172008-05-01 19:35:54 -03003329 if (state->RF_IN >= 350000000 && state->RF_IN < 400000000) {
3330 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3331 status += MXL_SetGPIO(fe, 4, 1);
3332 status += MXL_SetGPIO(fe, 1, 0);
3333 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003334 }
Steven Tothd2110172008-05-01 19:35:54 -03003335 if (state->RF_IN >= 400000000 && state->RF_IN < 570000000) {
3336 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 0);
3337 status += MXL_SetGPIO(fe, 4, 1);
3338 status += MXL_SetGPIO(fe, 1, 1);
3339 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003340 }
Steven Tothd2110172008-05-01 19:35:54 -03003341 if (state->RF_IN >= 570000000 && state->RF_IN < 770000000) {
3342 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3343 status += MXL_SetGPIO(fe, 4, 1);
3344 status += MXL_SetGPIO(fe, 1, 1);
3345 status += MXL_SetGPIO(fe, 3, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003346 }
Steven Tothd2110172008-05-01 19:35:54 -03003347 if (state->RF_IN >= 770000000 && state->RF_IN <= 900000000) {
3348 status += MXL_ControlWrite(fe, DAC_B_ENABLE, 1);
3349 status += MXL_SetGPIO(fe, 4, 1);
3350 status += MXL_SetGPIO(fe, 1, 1);
3351 status += MXL_SetGPIO(fe, 3, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003352 }
3353 }
3354 }
3355 return status ;
3356}
3357
Steven Tothc6c34b12008-05-03 14:14:54 -03003358static u16 MXL_SetGPIO(struct dvb_frontend *fe, u8 GPIO_Num, u8 GPIO_Val)
Steven Toth52c99bd2008-05-01 04:57:01 -03003359{
Steven Toth3935c252008-05-01 05:45:44 -03003360 u16 status = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03003361
3362 if (GPIO_Num == 1)
Steven Toth3935c252008-05-01 05:45:44 -03003363 status += MXL_ControlWrite(fe, GPIO_1B, GPIO_Val ? 0 : 1);
3364
3365 /* GPIO2 is not available */
3366
3367 if (GPIO_Num == 3) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003368 if (GPIO_Val == 1) {
Steven Toth3935c252008-05-01 05:45:44 -03003369 status += MXL_ControlWrite(fe, GPIO_3, 0);
3370 status += MXL_ControlWrite(fe, GPIO_3B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003371 }
3372 if (GPIO_Val == 0) {
Steven Toth3935c252008-05-01 05:45:44 -03003373 status += MXL_ControlWrite(fe, GPIO_3, 1);
3374 status += MXL_ControlWrite(fe, GPIO_3B, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003375 }
Steven Toth3935c252008-05-01 05:45:44 -03003376 if (GPIO_Val == 3) { /* tri-state */
3377 status += MXL_ControlWrite(fe, GPIO_3, 0);
3378 status += MXL_ControlWrite(fe, GPIO_3B, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003379 }
3380 }
Steven Toth3935c252008-05-01 05:45:44 -03003381 if (GPIO_Num == 4) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003382 if (GPIO_Val == 1) {
Steven Toth3935c252008-05-01 05:45:44 -03003383 status += MXL_ControlWrite(fe, GPIO_4, 0);
3384 status += MXL_ControlWrite(fe, GPIO_4B, 0);
Steven Toth52c99bd2008-05-01 04:57:01 -03003385 }
3386 if (GPIO_Val == 0) {
Steven Toth3935c252008-05-01 05:45:44 -03003387 status += MXL_ControlWrite(fe, GPIO_4, 1);
3388 status += MXL_ControlWrite(fe, GPIO_4B, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003389 }
Steven Toth3935c252008-05-01 05:45:44 -03003390 if (GPIO_Val == 3) { /* tri-state */
3391 status += MXL_ControlWrite(fe, GPIO_4, 0);
3392 status += MXL_ControlWrite(fe, GPIO_4B, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003393 }
3394 }
3395
Steven Toth3935c252008-05-01 05:45:44 -03003396 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03003397}
3398
Steven Tothc6c34b12008-05-03 14:14:54 -03003399static u16 MXL_ControlWrite(struct dvb_frontend *fe, u16 ControlNum, u32 value)
Steven Toth52c99bd2008-05-01 04:57:01 -03003400{
Steven Toth3935c252008-05-01 05:45:44 -03003401 u16 status = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03003402
Steven Toth3935c252008-05-01 05:45:44 -03003403 /* Will write ALL Matching Control Name */
Steven Tothd2110172008-05-01 19:35:54 -03003404 /* Write Matching INIT Control */
3405 status += MXL_ControlWrite_Group(fe, ControlNum, value, 1);
3406 /* Write Matching CH Control */
3407 status += MXL_ControlWrite_Group(fe, ControlNum, value, 2);
Steven Toth3935c252008-05-01 05:45:44 -03003408#ifdef _MXL_INTERNAL
Steven Tothd2110172008-05-01 19:35:54 -03003409 /* Write Matching MXL Control */
3410 status += MXL_ControlWrite_Group(fe, ControlNum, value, 3);
Steven Toth3935c252008-05-01 05:45:44 -03003411#endif
3412 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03003413}
3414
Steven Tothc6c34b12008-05-03 14:14:54 -03003415static u16 MXL_ControlWrite_Group(struct dvb_frontend *fe, u16 controlNum,
3416 u32 value, u16 controlGroup)
Steven Toth52c99bd2008-05-01 04:57:01 -03003417{
Steven Toth85d220d2008-05-01 05:48:14 -03003418 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth3935c252008-05-01 05:45:44 -03003419 u16 i, j, k;
3420 u32 highLimit;
3421 u32 ctrlVal;
Steven Toth52c99bd2008-05-01 04:57:01 -03003422
Steven Toth3935c252008-05-01 05:45:44 -03003423 if (controlGroup == 1) /* Initial Control */ {
3424
3425 for (i = 0; i < state->Init_Ctrl_Num; i++) {
3426
3427 if (controlNum == state->Init_Ctrl[i].Ctrl_Num) {
3428
3429 highLimit = 1 << state->Init_Ctrl[i].size;
3430 if (value < highLimit) {
3431 for (j = 0; j < state->Init_Ctrl[i].size; j++) {
3432 state->Init_Ctrl[i].val[j] = (u8)((value >> j) & 0x01);
3433 MXL_RegWriteBit(fe, (u8)(state->Init_Ctrl[i].addr[j]),
3434 (u8)(state->Init_Ctrl[i].bit[j]),
Steven Tothd2110172008-05-01 19:35:54 -03003435 (u8)((value>>j) & 0x01));
Steven Toth52c99bd2008-05-01 04:57:01 -03003436 }
Steven Toth3935c252008-05-01 05:45:44 -03003437 ctrlVal = 0;
3438 for (k = 0; k < state->Init_Ctrl[i].size; k++)
3439 ctrlVal += state->Init_Ctrl[i].val[k] * (1 << k);
Steven Tothd2110172008-05-01 19:35:54 -03003440 } else
Steven Toth3935c252008-05-01 05:45:44 -03003441 return -1;
Steven Toth52c99bd2008-05-01 04:57:01 -03003442 }
3443 }
3444 }
Steven Toth3935c252008-05-01 05:45:44 -03003445 if (controlGroup == 2) /* Chan change Control */ {
3446
3447 for (i = 0; i < state->CH_Ctrl_Num; i++) {
3448
Steven Tothd2110172008-05-01 19:35:54 -03003449 if (controlNum == state->CH_Ctrl[i].Ctrl_Num) {
Steven Toth3935c252008-05-01 05:45:44 -03003450
3451 highLimit = 1 << state->CH_Ctrl[i].size;
3452 if (value < highLimit) {
3453 for (j = 0; j < state->CH_Ctrl[i].size; j++) {
3454 state->CH_Ctrl[i].val[j] = (u8)((value >> j) & 0x01);
3455 MXL_RegWriteBit(fe, (u8)(state->CH_Ctrl[i].addr[j]),
3456 (u8)(state->CH_Ctrl[i].bit[j]),
Steven Tothd2110172008-05-01 19:35:54 -03003457 (u8)((value>>j) & 0x01));
Steven Toth52c99bd2008-05-01 04:57:01 -03003458 }
Steven Toth3935c252008-05-01 05:45:44 -03003459 ctrlVal = 0;
3460 for (k = 0; k < state->CH_Ctrl[i].size; k++)
3461 ctrlVal += state->CH_Ctrl[i].val[k] * (1 << k);
Steven Tothd2110172008-05-01 19:35:54 -03003462 } else
Steven Toth3935c252008-05-01 05:45:44 -03003463 return -1;
Steven Toth52c99bd2008-05-01 04:57:01 -03003464 }
3465 }
3466 }
3467#ifdef _MXL_INTERNAL
Steven Toth3935c252008-05-01 05:45:44 -03003468 if (controlGroup == 3) /* Maxlinear Control */ {
3469
3470 for (i = 0; i < state->MXL_Ctrl_Num; i++) {
3471
Steven Tothd2110172008-05-01 19:35:54 -03003472 if (controlNum == state->MXL_Ctrl[i].Ctrl_Num) {
Steven Toth3935c252008-05-01 05:45:44 -03003473
Steven Tothd2110172008-05-01 19:35:54 -03003474 highLimit = (1 << state->MXL_Ctrl[i].size);
Steven Toth3935c252008-05-01 05:45:44 -03003475 if (value < highLimit) {
3476 for (j = 0; j < state->MXL_Ctrl[i].size; j++) {
3477 state->MXL_Ctrl[i].val[j] = (u8)((value >> j) & 0x01);
3478 MXL_RegWriteBit(fe, (u8)(state->MXL_Ctrl[i].addr[j]),
3479 (u8)(state->MXL_Ctrl[i].bit[j]),
Steven Tothd2110172008-05-01 19:35:54 -03003480 (u8)((value>>j) & 0x01));
Steven Toth52c99bd2008-05-01 04:57:01 -03003481 }
Steven Toth3935c252008-05-01 05:45:44 -03003482 ctrlVal = 0;
Steven Tothd2110172008-05-01 19:35:54 -03003483 for (k = 0; k < state->MXL_Ctrl[i].size; k++)
Steven Toth5c310b12008-10-16 20:31:56 -03003484 ctrlVal += state->
3485 MXL_Ctrl[i].val[k] *
3486 (1 << k);
Steven Tothd2110172008-05-01 19:35:54 -03003487 } else
Steven Toth3935c252008-05-01 05:45:44 -03003488 return -1;
Steven Toth52c99bd2008-05-01 04:57:01 -03003489 }
3490 }
3491 }
3492#endif
Steven Toth3935c252008-05-01 05:45:44 -03003493 return 0 ; /* successful return */
Steven Toth52c99bd2008-05-01 04:57:01 -03003494}
3495
Steven Tothc6c34b12008-05-03 14:14:54 -03003496static u16 MXL_RegRead(struct dvb_frontend *fe, u8 RegNum, u8 *RegVal)
Steven Toth52c99bd2008-05-01 04:57:01 -03003497{
Steven Toth85d220d2008-05-01 05:48:14 -03003498 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth52c99bd2008-05-01 04:57:01 -03003499 int i ;
3500
Steven Toth3935c252008-05-01 05:45:44 -03003501 for (i = 0; i < 104; i++) {
Steven Tothd2110172008-05-01 19:35:54 -03003502 if (RegNum == state->TunerRegs[i].Reg_Num) {
Steven Toth3935c252008-05-01 05:45:44 -03003503 *RegVal = (u8)(state->TunerRegs[i].Reg_Val);
3504 return 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03003505 }
3506 }
3507
Steven Toth3935c252008-05-01 05:45:44 -03003508 return 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03003509}
3510
Steven Tothc6c34b12008-05-03 14:14:54 -03003511static u16 MXL_ControlRead(struct dvb_frontend *fe, u16 controlNum, u32 *value)
Steven Toth52c99bd2008-05-01 04:57:01 -03003512{
Steven Toth85d220d2008-05-01 05:48:14 -03003513 struct mxl5005s_state *state = fe->tuner_priv;
Steven Totha8214d42008-05-01 05:02:58 -03003514 u32 ctrlVal ;
3515 u16 i, k ;
Steven Toth52c99bd2008-05-01 04:57:01 -03003516
Steven Toth3935c252008-05-01 05:45:44 -03003517 for (i = 0; i < state->Init_Ctrl_Num ; i++) {
3518
3519 if (controlNum == state->Init_Ctrl[i].Ctrl_Num) {
3520
3521 ctrlVal = 0;
3522 for (k = 0; k < state->Init_Ctrl[i].size; k++)
Steven Tothd2110172008-05-01 19:35:54 -03003523 ctrlVal += state->Init_Ctrl[i].val[k] * (1<<k);
Steven Toth3935c252008-05-01 05:45:44 -03003524 *value = ctrlVal;
3525 return 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03003526 }
3527 }
Steven Toth3935c252008-05-01 05:45:44 -03003528
3529 for (i = 0; i < state->CH_Ctrl_Num ; i++) {
3530
3531 if (controlNum == state->CH_Ctrl[i].Ctrl_Num) {
3532
3533 ctrlVal = 0;
3534 for (k = 0; k < state->CH_Ctrl[i].size; k++)
3535 ctrlVal += state->CH_Ctrl[i].val[k] * (1 << k);
3536 *value = ctrlVal;
3537 return 0;
3538
Steven Toth52c99bd2008-05-01 04:57:01 -03003539 }
3540 }
3541
3542#ifdef _MXL_INTERNAL
Steven Toth3935c252008-05-01 05:45:44 -03003543 for (i = 0; i < state->MXL_Ctrl_Num ; i++) {
3544
3545 if (controlNum == state->MXL_Ctrl[i].Ctrl_Num) {
3546
3547 ctrlVal = 0;
3548 for (k = 0; k < state->MXL_Ctrl[i].size; k++)
3549 ctrlVal += state->MXL_Ctrl[i].val[k] * (1<<k);
3550 *value = ctrlVal;
3551 return 0;
3552
Steven Toth52c99bd2008-05-01 04:57:01 -03003553 }
3554 }
3555#endif
Steven Toth3935c252008-05-01 05:45:44 -03003556 return 1;
Steven Toth52c99bd2008-05-01 04:57:01 -03003557}
3558
Steven Tothc6c34b12008-05-03 14:14:54 -03003559static void MXL_RegWriteBit(struct dvb_frontend *fe, u8 address, u8 bit,
3560 u8 bitVal)
Steven Toth52c99bd2008-05-01 04:57:01 -03003561{
Steven Toth85d220d2008-05-01 05:48:14 -03003562 struct mxl5005s_state *state = fe->tuner_priv;
Steven Toth52c99bd2008-05-01 04:57:01 -03003563 int i ;
3564
Steven Totha8214d42008-05-01 05:02:58 -03003565 const u8 AND_MAP[8] = {
Steven Toth52c99bd2008-05-01 04:57:01 -03003566 0xFE, 0xFD, 0xFB, 0xF7,
3567 0xEF, 0xDF, 0xBF, 0x7F } ;
3568
Steven Totha8214d42008-05-01 05:02:58 -03003569 const u8 OR_MAP[8] = {
Steven Toth52c99bd2008-05-01 04:57:01 -03003570 0x01, 0x02, 0x04, 0x08,
3571 0x10, 0x20, 0x40, 0x80 } ;
3572
Steven Toth3935c252008-05-01 05:45:44 -03003573 for (i = 0; i < state->TunerRegs_Num; i++) {
3574 if (state->TunerRegs[i].Reg_Num == address) {
Steven Toth52c99bd2008-05-01 04:57:01 -03003575 if (bitVal)
Steven Toth3935c252008-05-01 05:45:44 -03003576 state->TunerRegs[i].Reg_Val |= OR_MAP[bit];
Steven Toth52c99bd2008-05-01 04:57:01 -03003577 else
Steven Toth3935c252008-05-01 05:45:44 -03003578 state->TunerRegs[i].Reg_Val &= AND_MAP[bit];
Steven Toth52c99bd2008-05-01 04:57:01 -03003579 break ;
3580 }
3581 }
Steven Toth3935c252008-05-01 05:45:44 -03003582}
Steven Toth52c99bd2008-05-01 04:57:01 -03003583
Steven Tothc6c34b12008-05-03 14:14:54 -03003584static u32 MXL_Ceiling(u32 value, u32 resolution)
Steven Toth52c99bd2008-05-01 04:57:01 -03003585{
Steven Toth5c310b12008-10-16 20:31:56 -03003586 return value / resolution + (value % resolution > 0 ? 1 : 0);
Steven Toth3935c252008-05-01 05:45:44 -03003587}
Steven Toth52c99bd2008-05-01 04:57:01 -03003588
Steven Tothd2110172008-05-01 19:35:54 -03003589/* Retrieve the Initialzation Registers */
Steven Tothc6c34b12008-05-03 14:14:54 -03003590static u16 MXL_GetInitRegister(struct dvb_frontend *fe, u8 *RegNum,
Steven Tothd2110172008-05-01 19:35:54 -03003591 u8 *RegVal, int *count)
Steven Toth52c99bd2008-05-01 04:57:01 -03003592{
Steven Totha8214d42008-05-01 05:02:58 -03003593 u16 status = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03003594 int i ;
3595
Steven Toth3935c252008-05-01 05:45:44 -03003596 u8 RegAddr[] = {
3597 11, 12, 13, 22, 32, 43, 44, 53, 56, 59, 73,
3598 76, 77, 91, 134, 135, 137, 147,
3599 156, 166, 167, 168, 25 };
Steven Toth52c99bd2008-05-01 04:57:01 -03003600
Julia Lawall80297122008-11-12 23:18:21 -03003601 *count = ARRAY_SIZE(RegAddr);
Steven Toth52c99bd2008-05-01 04:57:01 -03003602
Steven Toth3935c252008-05-01 05:45:44 -03003603 status += MXL_BlockInit(fe);
3604
3605 for (i = 0 ; i < *count; i++) {
3606 RegNum[i] = RegAddr[i];
3607 status += MXL_RegRead(fe, RegNum[i], &RegVal[i]);
Steven Toth52c99bd2008-05-01 04:57:01 -03003608 }
3609
Steven Toth3935c252008-05-01 05:45:44 -03003610 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03003611}
3612
Steven Tothc6c34b12008-05-03 14:14:54 -03003613static u16 MXL_GetCHRegister(struct dvb_frontend *fe, u8 *RegNum, u8 *RegVal,
Steven Tothd2110172008-05-01 19:35:54 -03003614 int *count)
Steven Toth52c99bd2008-05-01 04:57:01 -03003615{
Steven Totha8214d42008-05-01 05:02:58 -03003616 u16 status = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03003617 int i ;
3618
Steven Tothd2110172008-05-01 19:35:54 -03003619/* add 77, 166, 167, 168 register for 2.6.12 */
Steven Toth52c99bd2008-05-01 04:57:01 -03003620#ifdef _MXL_PRODUCTION
Steven Totha8214d42008-05-01 05:02:58 -03003621 u8 RegAddr[] = {14, 15, 16, 17, 22, 43, 65, 68, 69, 70, 73, 92, 93, 106,
3622 107, 108, 109, 110, 111, 112, 136, 138, 149, 77, 166, 167, 168 } ;
Steven Toth52c99bd2008-05-01 04:57:01 -03003623#else
Steven Totha8214d42008-05-01 05:02:58 -03003624 u8 RegAddr[] = {14, 15, 16, 17, 22, 43, 68, 69, 70, 73, 92, 93, 106,
3625 107, 108, 109, 110, 111, 112, 136, 138, 149, 77, 166, 167, 168 } ;
Steven Tothd2110172008-05-01 19:35:54 -03003626 /*
3627 u8 RegAddr[171];
3628 for (i = 0; i <= 170; i++)
3629 RegAddr[i] = i;
3630 */
Steven Toth52c99bd2008-05-01 04:57:01 -03003631#endif
3632
Julia Lawall80297122008-11-12 23:18:21 -03003633 *count = ARRAY_SIZE(RegAddr);
Steven Toth52c99bd2008-05-01 04:57:01 -03003634
Steven Toth3935c252008-05-01 05:45:44 -03003635 for (i = 0 ; i < *count; i++) {
3636 RegNum[i] = RegAddr[i];
3637 status += MXL_RegRead(fe, RegNum[i], &RegVal[i]);
Steven Toth52c99bd2008-05-01 04:57:01 -03003638 }
3639
Steven Toth3935c252008-05-01 05:45:44 -03003640 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03003641}
3642
Steven Tothc6c34b12008-05-03 14:14:54 -03003643static u16 MXL_GetCHRegister_ZeroIF(struct dvb_frontend *fe, u8 *RegNum,
3644 u8 *RegVal, int *count)
Steven Toth52c99bd2008-05-01 04:57:01 -03003645{
Steven Toth3935c252008-05-01 05:45:44 -03003646 u16 status = 0;
3647 int i;
Steven Toth52c99bd2008-05-01 04:57:01 -03003648
Steven Toth3935c252008-05-01 05:45:44 -03003649 u8 RegAddr[] = {43, 136};
Steven Toth52c99bd2008-05-01 04:57:01 -03003650
Julia Lawall80297122008-11-12 23:18:21 -03003651 *count = ARRAY_SIZE(RegAddr);
Steven Toth52c99bd2008-05-01 04:57:01 -03003652
Steven Toth3935c252008-05-01 05:45:44 -03003653 for (i = 0; i < *count; i++) {
3654 RegNum[i] = RegAddr[i];
3655 status += MXL_RegRead(fe, RegNum[i], &RegVal[i]);
Steven Toth52c99bd2008-05-01 04:57:01 -03003656 }
Steven Toth52c99bd2008-05-01 04:57:01 -03003657
Steven Toth3935c252008-05-01 05:45:44 -03003658 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03003659}
3660
Steven Tothc6c34b12008-05-03 14:14:54 -03003661static u16 MXL_GetMasterControl(u8 *MasterReg, int state)
Steven Toth52c99bd2008-05-01 04:57:01 -03003662{
Steven Toth3935c252008-05-01 05:45:44 -03003663 if (state == 1) /* Load_Start */
3664 *MasterReg = 0xF3;
3665 if (state == 2) /* Power_Down */
3666 *MasterReg = 0x41;
3667 if (state == 3) /* Synth_Reset */
3668 *MasterReg = 0xB1;
3669 if (state == 4) /* Seq_Off */
3670 *MasterReg = 0xF1;
Steven Toth52c99bd2008-05-01 04:57:01 -03003671
Steven Toth3935c252008-05-01 05:45:44 -03003672 return 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03003673}
3674
3675#ifdef _MXL_PRODUCTION
Steven Tothc6c34b12008-05-03 14:14:54 -03003676static u16 MXL_VCORange_Test(struct dvb_frontend *fe, int VCO_Range)
Steven Toth52c99bd2008-05-01 04:57:01 -03003677{
Steven Toth85d220d2008-05-01 05:48:14 -03003678 struct mxl5005s_state *state = fe->tuner_priv;
Steven Totha8214d42008-05-01 05:02:58 -03003679 u16 status = 0 ;
Steven Toth52c99bd2008-05-01 04:57:01 -03003680
Steven Totha8214d42008-05-01 05:02:58 -03003681 if (VCO_Range == 1) {
Steven Toth3935c252008-05-01 05:45:44 -03003682 status += MXL_ControlWrite(fe, RFSYN_EN_DIV, 1);
3683 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
3684 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
3685 status += MXL_ControlWrite(fe, RFSYN_DIVM, 1);
3686 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
3687 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
3688 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
Steven Tothd2110172008-05-01 19:35:54 -03003689 if (state->Mode == 0 && state->IF_Mode == 1) {
3690 /* Analog Low IF Mode */
Steven Toth3935c252008-05-01 05:45:44 -03003691 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
3692 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
3693 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 56);
Steven Tothd2110172008-05-01 19:35:54 -03003694 status += MXL_ControlWrite(fe,
3695 CHCAL_FRAC_MOD_RF, 180224);
Steven Totha8214d42008-05-01 05:02:58 -03003696 }
Steven Tothd2110172008-05-01 19:35:54 -03003697 if (state->Mode == 0 && state->IF_Mode == 0) {
3698 /* Analog Zero IF Mode */
Steven Toth3935c252008-05-01 05:45:44 -03003699 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
3700 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
3701 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 56);
Steven Tothd2110172008-05-01 19:35:54 -03003702 status += MXL_ControlWrite(fe,
3703 CHCAL_FRAC_MOD_RF, 222822);
Steven Totha8214d42008-05-01 05:02:58 -03003704 }
Steven Toth3935c252008-05-01 05:45:44 -03003705 if (state->Mode == 1) /* Digital Mode */ {
3706 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
3707 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
3708 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 56);
Steven Tothd2110172008-05-01 19:35:54 -03003709 status += MXL_ControlWrite(fe,
3710 CHCAL_FRAC_MOD_RF, 229376);
Steven Totha8214d42008-05-01 05:02:58 -03003711 }
3712 }
Steven Toth52c99bd2008-05-01 04:57:01 -03003713
Steven Totha8214d42008-05-01 05:02:58 -03003714 if (VCO_Range == 2) {
Steven Toth3935c252008-05-01 05:45:44 -03003715 status += MXL_ControlWrite(fe, RFSYN_EN_DIV, 1);
3716 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
3717 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
3718 status += MXL_ControlWrite(fe, RFSYN_DIVM, 1);
3719 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
3720 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
3721 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
3722 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
3723 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
3724 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 41);
Steven Tothd2110172008-05-01 19:35:54 -03003725 if (state->Mode == 0 && state->IF_Mode == 1) {
3726 /* Analog Low IF Mode */
Steven Toth3935c252008-05-01 05:45:44 -03003727 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
3728 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
3729 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 42);
Steven Tothd2110172008-05-01 19:35:54 -03003730 status += MXL_ControlWrite(fe,
3731 CHCAL_FRAC_MOD_RF, 206438);
Steven Totha8214d42008-05-01 05:02:58 -03003732 }
Steven Tothd2110172008-05-01 19:35:54 -03003733 if (state->Mode == 0 && state->IF_Mode == 0) {
3734 /* Analog Zero IF Mode */
Steven Toth3935c252008-05-01 05:45:44 -03003735 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
3736 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
3737 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 42);
Steven Tothd2110172008-05-01 19:35:54 -03003738 status += MXL_ControlWrite(fe,
3739 CHCAL_FRAC_MOD_RF, 206438);
Steven Totha8214d42008-05-01 05:02:58 -03003740 }
Steven Toth3935c252008-05-01 05:45:44 -03003741 if (state->Mode == 1) /* Digital Mode */ {
3742 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 1);
3743 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
3744 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 41);
Steven Tothd2110172008-05-01 19:35:54 -03003745 status += MXL_ControlWrite(fe,
3746 CHCAL_FRAC_MOD_RF, 16384);
Steven Totha8214d42008-05-01 05:02:58 -03003747 }
3748 }
Steven Toth52c99bd2008-05-01 04:57:01 -03003749
Steven Totha8214d42008-05-01 05:02:58 -03003750 if (VCO_Range == 3) {
Steven Toth3935c252008-05-01 05:45:44 -03003751 status += MXL_ControlWrite(fe, RFSYN_EN_DIV, 1);
3752 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
3753 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
3754 status += MXL_ControlWrite(fe, RFSYN_DIVM, 1);
3755 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
3756 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
3757 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
3758 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
3759 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
3760 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 42);
Steven Tothd2110172008-05-01 19:35:54 -03003761 if (state->Mode == 0 && state->IF_Mode == 1) {
3762 /* Analog Low IF Mode */
Steven Toth3935c252008-05-01 05:45:44 -03003763 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
3764 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
3765 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 44);
Steven Tothd2110172008-05-01 19:35:54 -03003766 status += MXL_ControlWrite(fe,
3767 CHCAL_FRAC_MOD_RF, 173670);
Steven Totha8214d42008-05-01 05:02:58 -03003768 }
Steven Tothd2110172008-05-01 19:35:54 -03003769 if (state->Mode == 0 && state->IF_Mode == 0) {
3770 /* Analog Zero IF Mode */
Steven Toth3935c252008-05-01 05:45:44 -03003771 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
3772 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
3773 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 44);
Steven Tothd2110172008-05-01 19:35:54 -03003774 status += MXL_ControlWrite(fe,
3775 CHCAL_FRAC_MOD_RF, 173670);
Steven Totha8214d42008-05-01 05:02:58 -03003776 }
Steven Toth3935c252008-05-01 05:45:44 -03003777 if (state->Mode == 1) /* Digital Mode */ {
3778 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
3779 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 8);
3780 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 42);
Steven Tothd2110172008-05-01 19:35:54 -03003781 status += MXL_ControlWrite(fe,
3782 CHCAL_FRAC_MOD_RF, 245760);
Steven Totha8214d42008-05-01 05:02:58 -03003783 }
3784 }
Steven Toth52c99bd2008-05-01 04:57:01 -03003785
Steven Totha8214d42008-05-01 05:02:58 -03003786 if (VCO_Range == 4) {
Steven Toth3935c252008-05-01 05:45:44 -03003787 status += MXL_ControlWrite(fe, RFSYN_EN_DIV, 1);
3788 status += MXL_ControlWrite(fe, RFSYN_EN_OUTMUX, 0);
3789 status += MXL_ControlWrite(fe, RFSYN_SEL_DIVM, 0);
3790 status += MXL_ControlWrite(fe, RFSYN_DIVM, 1);
3791 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_OUT, 1);
3792 status += MXL_ControlWrite(fe, RFSYN_RF_DIV_BIAS, 1);
3793 status += MXL_ControlWrite(fe, DN_SEL_FREQ, 0);
3794 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
3795 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
3796 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 27);
Steven Tothd2110172008-05-01 19:35:54 -03003797 if (state->Mode == 0 && state->IF_Mode == 1) {
3798 /* Analog Low IF Mode */
Steven Toth3935c252008-05-01 05:45:44 -03003799 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
3800 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
3801 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 27);
Steven Tothd2110172008-05-01 19:35:54 -03003802 status += MXL_ControlWrite(fe,
3803 CHCAL_FRAC_MOD_RF, 206438);
Steven Totha8214d42008-05-01 05:02:58 -03003804 }
Steven Tothd2110172008-05-01 19:35:54 -03003805 if (state->Mode == 0 && state->IF_Mode == 0) {
3806 /* Analog Zero IF Mode */
Steven Toth3935c252008-05-01 05:45:44 -03003807 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
3808 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
3809 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 27);
Steven Tothd2110172008-05-01 19:35:54 -03003810 status += MXL_ControlWrite(fe,
3811 CHCAL_FRAC_MOD_RF, 206438);
Steven Totha8214d42008-05-01 05:02:58 -03003812 }
Steven Toth3935c252008-05-01 05:45:44 -03003813 if (state->Mode == 1) /* Digital Mode */ {
3814 status += MXL_ControlWrite(fe, RFSYN_SEL_VCO_HI, 0);
3815 status += MXL_ControlWrite(fe, RFSYN_VCO_BIAS, 40);
3816 status += MXL_ControlWrite(fe, CHCAL_INT_MOD_RF, 27);
Steven Tothd2110172008-05-01 19:35:54 -03003817 status += MXL_ControlWrite(fe,
3818 CHCAL_FRAC_MOD_RF, 212992);
Steven Totha8214d42008-05-01 05:02:58 -03003819 }
3820 }
Steven Toth52c99bd2008-05-01 04:57:01 -03003821
Steven Totha8214d42008-05-01 05:02:58 -03003822 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03003823}
3824
Steven Tothc6c34b12008-05-03 14:14:54 -03003825static u16 MXL_Hystersis_Test(struct dvb_frontend *fe, int Hystersis)
Steven Toth52c99bd2008-05-01 04:57:01 -03003826{
Steven Toth85d220d2008-05-01 05:48:14 -03003827 struct mxl5005s_state *state = fe->tuner_priv;
Steven Totha8214d42008-05-01 05:02:58 -03003828 u16 status = 0;
Steven Toth52c99bd2008-05-01 04:57:01 -03003829
3830 if (Hystersis == 1)
Steven Toth3935c252008-05-01 05:45:44 -03003831 status += MXL_ControlWrite(fe, DN_BYPASS_AGC_I2C, 1);
Steven Toth52c99bd2008-05-01 04:57:01 -03003832
Steven Totha8214d42008-05-01 05:02:58 -03003833 return status;
Steven Toth52c99bd2008-05-01 04:57:01 -03003834}
3835#endif
Steven Toth48937292008-05-01 07:15:38 -03003836/* End: Reference driver code found in the Realtek driver that
3837 * is copyright MaxLinear */
Steven Toth52c99bd2008-05-01 04:57:01 -03003838
Steven Toth48937292008-05-01 07:15:38 -03003839/* ----------------------------------------------------------------
3840 * Begin: Everything after here is new code to adapt the
3841 * proprietary Realtek driver into a Linux API tuner.
Steven Toth6d897612008-09-03 17:12:12 -03003842 * Copyright (C) 2008 Steven Toth <stoth@linuxtv.org>
Steven Toth48937292008-05-01 07:15:38 -03003843 */
3844static int mxl5005s_reset(struct dvb_frontend *fe)
3845{
3846 struct mxl5005s_state *state = fe->tuner_priv;
3847 int ret = 0;
3848
3849 u8 buf[2] = { 0xff, 0x00 };
3850 struct i2c_msg msg = { .addr = state->config->i2c_address, .flags = 0,
3851 .buf = buf, .len = 2 };
3852
3853 dprintk(2, "%s()\n", __func__);
3854
3855 if (fe->ops.i2c_gate_ctrl)
3856 fe->ops.i2c_gate_ctrl(fe, 1);
3857
3858 if (i2c_transfer(state->i2c, &msg, 1) != 1) {
3859 printk(KERN_WARNING "mxl5005s I2C reset failed\n");
3860 ret = -EREMOTEIO;
3861 }
3862
3863 if (fe->ops.i2c_gate_ctrl)
3864 fe->ops.i2c_gate_ctrl(fe, 0);
3865
3866 return ret;
3867}
3868
3869/* Write a single byte to a single reg, latch the value if required by
3870 * following the transaction with the latch byte.
3871 */
3872static int mxl5005s_writereg(struct dvb_frontend *fe, u8 reg, u8 val, int latch)
3873{
3874 struct mxl5005s_state *state = fe->tuner_priv;
3875 u8 buf[3] = { reg, val, MXL5005S_LATCH_BYTE };
3876 struct i2c_msg msg = { .addr = state->config->i2c_address, .flags = 0,
3877 .buf = buf, .len = 3 };
3878
3879 if (latch == 0)
3880 msg.len = 2;
3881
Steven Tothd2110172008-05-01 19:35:54 -03003882 dprintk(2, "%s(0x%x, 0x%x, 0x%x)\n", __func__, reg, val, msg.addr);
Steven Toth48937292008-05-01 07:15:38 -03003883
3884 if (i2c_transfer(state->i2c, &msg, 1) != 1) {
3885 printk(KERN_WARNING "mxl5005s I2C write failed\n");
3886 return -EREMOTEIO;
3887 }
3888 return 0;
3889}
3890
Steven Tothc6c34b12008-05-03 14:14:54 -03003891static int mxl5005s_writeregs(struct dvb_frontend *fe, u8 *addrtable,
3892 u8 *datatable, u8 len)
Steven Toth48937292008-05-01 07:15:38 -03003893{
3894 int ret = 0, i;
3895
3896 if (fe->ops.i2c_gate_ctrl)
3897 fe->ops.i2c_gate_ctrl(fe, 1);
3898
3899 for (i = 0 ; i < len-1; i++) {
3900 ret = mxl5005s_writereg(fe, addrtable[i], datatable[i], 0);
3901 if (ret < 0)
3902 break;
3903 }
3904
3905 ret = mxl5005s_writereg(fe, addrtable[i], datatable[i], 1);
3906
3907 if (fe->ops.i2c_gate_ctrl)
3908 fe->ops.i2c_gate_ctrl(fe, 0);
3909
3910 return ret;
3911}
Steven Toth7f5c3af2008-05-01 06:51:36 -03003912
Steven Tothc6c34b12008-05-03 14:14:54 -03003913static int mxl5005s_init(struct dvb_frontend *fe)
Steven Toth85d220d2008-05-01 05:48:14 -03003914{
Jose Alberto Regueroca341e42008-10-13 18:23:49 -03003915 struct mxl5005s_state *state = fe->tuner_priv;
3916
Steven Toth48937292008-05-01 07:15:38 -03003917 dprintk(1, "%s()\n", __func__);
Jose Alberto Regueroca341e42008-10-13 18:23:49 -03003918 state->current_mode = MXL_QAM;
Steven Toth48937292008-05-01 07:15:38 -03003919 return mxl5005s_reconfigure(fe, MXL_QAM, MXL5005S_BANDWIDTH_6MHZ);
3920}
3921
Steven Tothc6c34b12008-05-03 14:14:54 -03003922static int mxl5005s_reconfigure(struct dvb_frontend *fe, u32 mod_type,
3923 u32 bandwidth)
Steven Toth48937292008-05-01 07:15:38 -03003924{
3925 struct mxl5005s_state *state = fe->tuner_priv;
3926
3927 u8 AddrTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
3928 u8 ByteTable[MXL5005S_REG_WRITING_TABLE_LEN_MAX];
3929 int TableLen;
3930
3931 dprintk(1, "%s(type=%d, bw=%d)\n", __func__, mod_type, bandwidth);
3932
3933 mxl5005s_reset(fe);
3934
3935 /* Tuner initialization stage 0 */
3936 MXL_GetMasterControl(ByteTable, MC_SYNTH_RESET);
3937 AddrTable[0] = MASTER_CONTROL_ADDR;
3938 ByteTable[0] |= state->config->AgcMasterByte;
3939
3940 mxl5005s_writeregs(fe, AddrTable, ByteTable, 1);
3941
3942 mxl5005s_AssignTunerMode(fe, mod_type, bandwidth);
3943
3944 /* Tuner initialization stage 1 */
3945 MXL_GetInitRegister(fe, AddrTable, ByteTable, &TableLen);
3946
3947 mxl5005s_writeregs(fe, AddrTable, ByteTable, TableLen);
3948
3949 return 0;
3950}
3951
Steven Tothc6c34b12008-05-03 14:14:54 -03003952static int mxl5005s_AssignTunerMode(struct dvb_frontend *fe, u32 mod_type,
Steven Tothd2110172008-05-01 19:35:54 -03003953 u32 bandwidth)
Steven Toth48937292008-05-01 07:15:38 -03003954{
3955 struct mxl5005s_state *state = fe->tuner_priv;
3956 struct mxl5005s_config *c = state->config;
3957
3958 InitTunerControls(fe);
Steven Toth85d220d2008-05-01 05:48:14 -03003959
3960 /* Set MxL5005S parameters. */
Steven Toth85d220d2008-05-01 05:48:14 -03003961 MXL5005_TunerConfig(
3962 fe,
Steven Toth48937292008-05-01 07:15:38 -03003963 c->mod_mode,
3964 c->if_mode,
3965 bandwidth,
3966 c->if_freq,
3967 c->xtal_freq,
3968 c->agc_mode,
3969 c->top,
3970 c->output_load,
3971 c->clock_out,
3972 c->div_out,
3973 c->cap_select,
3974 c->rssi_enable,
3975 mod_type,
3976 c->tracking_filter);
Steven Toth85d220d2008-05-01 05:48:14 -03003977
Steven Toth48937292008-05-01 07:15:38 -03003978 return 0;
Steven Toth85d220d2008-05-01 05:48:14 -03003979}
3980
Mauro Carvalho Chehab14d24d12011-12-24 12:24:33 -03003981static int mxl5005s_set_params(struct dvb_frontend *fe)
Steven Toth85d220d2008-05-01 05:48:14 -03003982{
Steven Toth48937292008-05-01 07:15:38 -03003983 struct mxl5005s_state *state = fe->tuner_priv;
Mauro Carvalho Chehab9818d7d2011-12-21 07:10:58 -03003984 struct dtv_frontend_properties *c = &fe->dtv_property_cache;
3985 u32 delsys = c->delivery_system;
3986 u32 bw = c->bandwidth_hz;
Steven Toth48937292008-05-01 07:15:38 -03003987 u32 req_mode, req_bw = 0;
3988 int ret;
Steven Toth85d220d2008-05-01 05:48:14 -03003989
Steven Toth48937292008-05-01 07:15:38 -03003990 dprintk(1, "%s()\n", __func__);
Steven Toth85d220d2008-05-01 05:48:14 -03003991
Mauro Carvalho Chehab9818d7d2011-12-21 07:10:58 -03003992 switch (delsys) {
3993 case SYS_ATSC:
3994 req_mode = MXL_ATSC;
3995 req_bw = MXL5005S_BANDWIDTH_6MHZ;
3996 break;
3997 case SYS_DVBC_ANNEX_B:
3998 req_mode = MXL_QAM;
3999 req_bw = MXL5005S_BANDWIDTH_6MHZ;
4000 break;
4001 default: /* Assume DVB-T */
Steven Tothd2110172008-05-01 19:35:54 -03004002 req_mode = MXL_DVBT;
Mauro Carvalho Chehab9818d7d2011-12-21 07:10:58 -03004003 switch (bw) {
4004 case 6000000:
4005 req_bw = MXL5005S_BANDWIDTH_6MHZ;
4006 break;
4007 case 7000000:
4008 req_bw = MXL5005S_BANDWIDTH_7MHZ;
4009 break;
4010 case 8000000:
4011 case 0:
4012 req_bw = MXL5005S_BANDWIDTH_8MHZ;
4013 break;
4014 default:
4015 return -EINVAL;
4016 }
4017 }
Steven Toth85d220d2008-05-01 05:48:14 -03004018
Steven Toth48937292008-05-01 07:15:38 -03004019 /* Change tuner for new modulation type if reqd */
Mauro Carvalho Chehab1b750d02011-12-21 07:13:50 -03004020 if (req_mode != state->current_mode ||
4021 req_bw != state->Chan_Bandwidth) {
Steven Toth48937292008-05-01 07:15:38 -03004022 state->current_mode = req_mode;
4023 ret = mxl5005s_reconfigure(fe, req_mode, req_bw);
4024
4025 } else
4026 ret = 0;
4027
4028 if (ret == 0) {
Mauro Carvalho Chehab9818d7d2011-12-21 07:10:58 -03004029 dprintk(1, "%s() freq=%d\n", __func__, c->frequency);
4030 ret = mxl5005s_SetRfFreqHz(fe, c->frequency);
Steven Toth48937292008-05-01 07:15:38 -03004031 }
4032
4033 return ret;
Steven Toth85d220d2008-05-01 05:48:14 -03004034}
4035
4036static int mxl5005s_get_frequency(struct dvb_frontend *fe, u32 *frequency)
4037{
4038 struct mxl5005s_state *state = fe->tuner_priv;
4039 dprintk(1, "%s()\n", __func__);
4040
4041 *frequency = state->RF_IN;
4042
4043 return 0;
4044}
4045
4046static int mxl5005s_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
4047{
4048 struct mxl5005s_state *state = fe->tuner_priv;
4049 dprintk(1, "%s()\n", __func__);
4050
4051 *bandwidth = state->Chan_Bandwidth;
4052
4053 return 0;
4054}
4055
Antti Palosaaric4931052012-09-02 18:44:31 -03004056static int mxl5005s_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
4057{
4058 struct mxl5005s_state *state = fe->tuner_priv;
4059 dprintk(1, "%s()\n", __func__);
4060
4061 *frequency = state->IF_OUT;
4062
4063 return 0;
4064}
4065
Steven Toth85d220d2008-05-01 05:48:14 -03004066static int mxl5005s_release(struct dvb_frontend *fe)
4067{
4068 dprintk(1, "%s()\n", __func__);
4069 kfree(fe->tuner_priv);
4070 fe->tuner_priv = NULL;
4071 return 0;
4072}
4073
4074static const struct dvb_tuner_ops mxl5005s_tuner_ops = {
4075 .info = {
4076 .name = "MaxLinear MXL5005S",
4077 .frequency_min = 48000000,
4078 .frequency_max = 860000000,
4079 .frequency_step = 50000,
4080 },
4081
4082 .release = mxl5005s_release,
4083 .init = mxl5005s_init,
4084
4085 .set_params = mxl5005s_set_params,
4086 .get_frequency = mxl5005s_get_frequency,
4087 .get_bandwidth = mxl5005s_get_bandwidth,
Antti Palosaaric4931052012-09-02 18:44:31 -03004088 .get_if_frequency = mxl5005s_get_if_frequency,
Steven Toth85d220d2008-05-01 05:48:14 -03004089};
4090
4091struct dvb_frontend *mxl5005s_attach(struct dvb_frontend *fe,
4092 struct i2c_adapter *i2c,
4093 struct mxl5005s_config *config)
4094{
4095 struct mxl5005s_state *state = NULL;
4096 dprintk(1, "%s()\n", __func__);
4097
4098 state = kzalloc(sizeof(struct mxl5005s_state), GFP_KERNEL);
4099 if (state == NULL)
4100 return NULL;
4101
4102 state->frontend = fe;
4103 state->config = config;
4104 state->i2c = i2c;
4105
Steven Tothd2110172008-05-01 19:35:54 -03004106 printk(KERN_INFO "MXL5005S: Attached at address 0x%02x\n",
4107 config->i2c_address);
Steven Toth85d220d2008-05-01 05:48:14 -03004108
Steven Tothd2110172008-05-01 19:35:54 -03004109 memcpy(&fe->ops.tuner_ops, &mxl5005s_tuner_ops,
4110 sizeof(struct dvb_tuner_ops));
Steven Toth85d220d2008-05-01 05:48:14 -03004111
4112 fe->tuner_priv = state;
4113 return fe;
4114}
4115EXPORT_SYMBOL(mxl5005s_attach);
4116
4117MODULE_DESCRIPTION("MaxLinear MXL5005S silicon tuner driver");
Steven Toth85d220d2008-05-01 05:48:14 -03004118MODULE_AUTHOR("Steven Toth");
4119MODULE_LICENSE("GPL");