blob: bcf60800c3ce7f5e0489972ebe7a3e3f83d225df [file] [log] [blame]
Scott Wood76b10462008-02-06 15:36:21 -06001/* Freescale Enhanced Local Bus Controller NAND driver
2 *
Roy Zang3ab8f2a2010-10-18 15:22:31 +08003 * Copyright © 2006-2007, 2010 Freescale Semiconductor
Scott Wood76b10462008-02-06 15:36:21 -06004 *
5 * Authors: Nick Spence <nick.spence@freescale.com>,
6 * Scott Wood <scottwood@freescale.com>
Roy Zang3ab8f2a2010-10-18 15:22:31 +08007 * Jack Lan <jack.lan@freescale.com>
8 * Roy Zang <tie-fei.zang@freescale.com>
Scott Wood76b10462008-02-06 15:36:21 -06009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
25#include <linux/module.h>
26#include <linux/types.h>
27#include <linux/init.h>
28#include <linux/kernel.h>
29#include <linux/string.h>
30#include <linux/ioport.h>
Rob Herring5af50732013-09-17 14:28:33 -050031#include <linux/of_address.h>
Scott Wood76b10462008-02-06 15:36:21 -060032#include <linux/of_platform.h>
Roy Zang3ab8f2a2010-10-18 15:22:31 +080033#include <linux/platform_device.h>
Scott Wood76b10462008-02-06 15:36:21 -060034#include <linux/slab.h>
35#include <linux/interrupt.h>
36
37#include <linux/mtd/mtd.h>
38#include <linux/mtd/nand.h>
39#include <linux/mtd/nand_ecc.h>
40#include <linux/mtd/partitions.h>
41
42#include <asm/io.h>
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +030043#include <asm/fsl_lbc.h>
Scott Wood76b10462008-02-06 15:36:21 -060044
45#define MAX_BANKS 8
46#define ERR_BYTE 0xFF /* Value returned for read bytes when read failed */
47#define FCM_TIMEOUT_MSECS 500 /* Maximum number of mSecs to wait for FCM */
48
Scott Wood76b10462008-02-06 15:36:21 -060049/* mtd information per set */
50
51struct fsl_elbc_mtd {
52 struct mtd_info mtd;
53 struct nand_chip chip;
Roy Zang3ab8f2a2010-10-18 15:22:31 +080054 struct fsl_lbc_ctrl *ctrl;
Scott Wood76b10462008-02-06 15:36:21 -060055
56 struct device *dev;
57 int bank; /* Chip select bank number */
58 u8 __iomem *vbase; /* Chip select base virtual address */
59 int page_size; /* NAND page size (0=512, 1=2048) */
60 unsigned int fmr; /* FCM Flash Mode Register value */
61};
62
Lucas De Marchi25985ed2011-03-30 22:57:33 -030063/* Freescale eLBC FCM controller information */
Scott Wood76b10462008-02-06 15:36:21 -060064
Roy Zang3ab8f2a2010-10-18 15:22:31 +080065struct fsl_elbc_fcm_ctrl {
Scott Wood76b10462008-02-06 15:36:21 -060066 struct nand_hw_control controller;
67 struct fsl_elbc_mtd *chips[MAX_BANKS];
68
Scott Wood76b10462008-02-06 15:36:21 -060069 u8 __iomem *addr; /* Address of assigned FCM buffer */
70 unsigned int page; /* Last page written to / read from */
71 unsigned int read_bytes; /* Number of bytes read during command */
72 unsigned int column; /* Saved column from SEQIN */
73 unsigned int index; /* Pointer to next byte to 'read' */
74 unsigned int status; /* status read from LTESR after last op */
75 unsigned int mdr; /* UPM/FCM Data Register value */
76 unsigned int use_mdr; /* Non zero if the MDR is to be set */
77 unsigned int oob; /* Non zero if operating on OOB data */
Roy Zang3ab8f2a2010-10-18 15:22:31 +080078 unsigned int counter; /* counter for the initializations */
Mike Dunn3f91e942012-04-25 12:06:09 -070079 unsigned int max_bitflips; /* Saved during READ0 cmd */
Scott Wood76b10462008-02-06 15:36:21 -060080};
81
82/* These map to the positions used by the FCM hardware ECC generator */
83
84/* Small Page FLASH with FMR[ECCM] = 0 */
85static struct nand_ecclayout fsl_elbc_oob_sp_eccm0 = {
86 .eccbytes = 3,
87 .eccpos = {6, 7, 8},
88 .oobfree = { {0, 5}, {9, 7} },
Scott Wood76b10462008-02-06 15:36:21 -060089};
90
91/* Small Page FLASH with FMR[ECCM] = 1 */
92static struct nand_ecclayout fsl_elbc_oob_sp_eccm1 = {
93 .eccbytes = 3,
94 .eccpos = {8, 9, 10},
95 .oobfree = { {0, 5}, {6, 2}, {11, 5} },
Scott Wood76b10462008-02-06 15:36:21 -060096};
97
98/* Large Page FLASH with FMR[ECCM] = 0 */
99static struct nand_ecclayout fsl_elbc_oob_lp_eccm0 = {
100 .eccbytes = 12,
101 .eccpos = {6, 7, 8, 22, 23, 24, 38, 39, 40, 54, 55, 56},
102 .oobfree = { {1, 5}, {9, 13}, {25, 13}, {41, 13}, {57, 7} },
Scott Wood76b10462008-02-06 15:36:21 -0600103};
104
105/* Large Page FLASH with FMR[ECCM] = 1 */
106static struct nand_ecclayout fsl_elbc_oob_lp_eccm1 = {
107 .eccbytes = 12,
108 .eccpos = {8, 9, 10, 24, 25, 26, 40, 41, 42, 56, 57, 58},
109 .oobfree = { {1, 7}, {11, 13}, {27, 13}, {43, 13}, {59, 5} },
Scott Wood76b10462008-02-06 15:36:21 -0600110};
111
Anton Vorontsov452db272008-06-27 23:04:04 +0400112/*
Anton Vorontsovec6e0ea2008-06-27 23:04:13 +0400113 * ELBC may use HW ECC, so that OOB offsets, that NAND core uses for bbt,
114 * interfere with ECC positions, that's why we implement our own descriptors.
115 * OOB {11, 5}, works for both SP and LP chips, with ECCM = 1 and ECCM = 0.
116 */
117static u8 bbt_pattern[] = {'B', 'b', 't', '0' };
118static u8 mirror_pattern[] = {'1', 't', 'b', 'B' };
119
120static struct nand_bbt_descr bbt_main_descr = {
121 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
122 NAND_BBT_2BIT | NAND_BBT_VERSION,
123 .offs = 11,
124 .len = 4,
125 .veroffs = 15,
126 .maxblocks = 4,
127 .pattern = bbt_pattern,
128};
129
130static struct nand_bbt_descr bbt_mirror_descr = {
131 .options = NAND_BBT_LASTBLOCK | NAND_BBT_CREATE | NAND_BBT_WRITE |
132 NAND_BBT_2BIT | NAND_BBT_VERSION,
133 .offs = 11,
134 .len = 4,
135 .veroffs = 15,
136 .maxblocks = 4,
137 .pattern = mirror_pattern,
138};
139
Scott Wood76b10462008-02-06 15:36:21 -0600140/*=================================*/
141
142/*
143 * Set up the FCM hardware block and page address fields, and the fcm
144 * structure addr field to point to the correct FCM buffer in memory
145 */
146static void set_addr(struct mtd_info *mtd, int column, int page_addr, int oob)
147{
148 struct nand_chip *chip = mtd->priv;
149 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800150 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300151 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800152 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600153 int buf_num;
154
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800155 elbc_fcm_ctrl->page = page_addr;
Scott Wood76b10462008-02-06 15:36:21 -0600156
Scott Wood76b10462008-02-06 15:36:21 -0600157 if (priv->page_size) {
Liu Shuo9ae84fe2011-12-09 17:42:54 +0800158 /*
159 * large page size chip : FPAR[PI] save the lowest 6 bits,
160 * FBAR[BLK] save the other bits.
161 */
162 out_be32(&lbc->fbar, page_addr >> 6);
Scott Wood76b10462008-02-06 15:36:21 -0600163 out_be32(&lbc->fpar,
164 ((page_addr << FPAR_LP_PI_SHIFT) & FPAR_LP_PI) |
165 (oob ? FPAR_LP_MS : 0) | column);
166 buf_num = (page_addr & 1) << 2;
167 } else {
Liu Shuo9ae84fe2011-12-09 17:42:54 +0800168 /*
169 * small page size chip : FPAR[PI] save the lowest 5 bits,
170 * FBAR[BLK] save the other bits.
171 */
172 out_be32(&lbc->fbar, page_addr >> 5);
Scott Wood76b10462008-02-06 15:36:21 -0600173 out_be32(&lbc->fpar,
174 ((page_addr << FPAR_SP_PI_SHIFT) & FPAR_SP_PI) |
175 (oob ? FPAR_SP_MS : 0) | column);
176 buf_num = page_addr & 7;
177 }
178
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800179 elbc_fcm_ctrl->addr = priv->vbase + buf_num * 1024;
180 elbc_fcm_ctrl->index = column;
Scott Wood76b10462008-02-06 15:36:21 -0600181
182 /* for OOB data point to the second half of the buffer */
183 if (oob)
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800184 elbc_fcm_ctrl->index += priv->page_size ? 2048 : 512;
Scott Wood76b10462008-02-06 15:36:21 -0600185
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800186 dev_vdbg(priv->dev, "set_addr: bank=%d, "
187 "elbc_fcm_ctrl->addr=0x%p (0x%p), "
Scott Wood76b10462008-02-06 15:36:21 -0600188 "index %x, pes %d ps %d\n",
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800189 buf_num, elbc_fcm_ctrl->addr, priv->vbase,
190 elbc_fcm_ctrl->index,
Scott Wood76b10462008-02-06 15:36:21 -0600191 chip->phys_erase_shift, chip->page_shift);
192}
193
194/*
195 * execute FCM command and wait for it to complete
196 */
197static int fsl_elbc_run_command(struct mtd_info *mtd)
198{
199 struct nand_chip *chip = mtd->priv;
200 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800201 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
202 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300203 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Scott Wood76b10462008-02-06 15:36:21 -0600204
205 /* Setup the FMR[OP] to execute without write protection */
206 out_be32(&lbc->fmr, priv->fmr | 3);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800207 if (elbc_fcm_ctrl->use_mdr)
208 out_be32(&lbc->mdr, elbc_fcm_ctrl->mdr);
Scott Wood76b10462008-02-06 15:36:21 -0600209
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800210 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600211 "fsl_elbc_run_command: fmr=%08x fir=%08x fcr=%08x\n",
212 in_be32(&lbc->fmr), in_be32(&lbc->fir), in_be32(&lbc->fcr));
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800213 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600214 "fsl_elbc_run_command: fbar=%08x fpar=%08x "
215 "fbcr=%08x bank=%d\n",
216 in_be32(&lbc->fbar), in_be32(&lbc->fpar),
217 in_be32(&lbc->fbcr), priv->bank);
218
Mike Hench1938de42008-03-19 12:40:15 -0500219 ctrl->irq_status = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600220 /* execute special operation */
221 out_be32(&lbc->lsor, priv->bank);
222
223 /* wait for FCM complete flag or timeout */
Scott Wood76b10462008-02-06 15:36:21 -0600224 wait_event_timeout(ctrl->irq_wait, ctrl->irq_status,
225 FCM_TIMEOUT_MSECS * HZ/1000);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800226 elbc_fcm_ctrl->status = ctrl->irq_status;
Scott Wood76b10462008-02-06 15:36:21 -0600227 /* store mdr value in case it was needed */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800228 if (elbc_fcm_ctrl->use_mdr)
229 elbc_fcm_ctrl->mdr = in_be32(&lbc->mdr);
Scott Wood76b10462008-02-06 15:36:21 -0600230
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800231 elbc_fcm_ctrl->use_mdr = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600232
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800233 if (elbc_fcm_ctrl->status != LTESR_CC) {
234 dev_info(priv->dev,
Scott Woodc1317f72009-11-13 14:14:15 -0600235 "command failed: fir %x fcr %x status %x mdr %x\n",
236 in_be32(&lbc->fir), in_be32(&lbc->fcr),
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800237 elbc_fcm_ctrl->status, elbc_fcm_ctrl->mdr);
Scott Woodc1317f72009-11-13 14:14:15 -0600238 return -EIO;
239 }
Scott Wood76b10462008-02-06 15:36:21 -0600240
Michael Henchf975c6b2011-07-26 15:07:42 -0500241 if (chip->ecc.mode != NAND_ECC_HW)
242 return 0;
243
Mike Dunn3f91e942012-04-25 12:06:09 -0700244 elbc_fcm_ctrl->max_bitflips = 0;
245
Michael Henchf975c6b2011-07-26 15:07:42 -0500246 if (elbc_fcm_ctrl->read_bytes == mtd->writesize + mtd->oobsize) {
247 uint32_t lteccr = in_be32(&lbc->lteccr);
248 /*
249 * if command was a full page read and the ELBC
250 * has the LTECCR register, then bits 12-15 (ppc order) of
251 * LTECCR indicates which 512 byte sub-pages had fixed errors.
252 * bits 28-31 are uncorrectable errors, marked elsewhere.
253 * for small page nand only 1 bit is used.
254 * if the ELBC doesn't have the lteccr register it reads 0
Mike Dunn3f91e942012-04-25 12:06:09 -0700255 * FIXME: 4 bits can be corrected on NANDs with 2k pages, so
256 * count the number of sub-pages with bitflips and update
257 * ecc_stats.corrected accordingly.
Michael Henchf975c6b2011-07-26 15:07:42 -0500258 */
259 if (lteccr & 0x000F000F)
260 out_be32(&lbc->lteccr, 0x000F000F); /* clear lteccr */
Mike Dunn3f91e942012-04-25 12:06:09 -0700261 if (lteccr & 0x000F0000) {
Michael Henchf975c6b2011-07-26 15:07:42 -0500262 mtd->ecc_stats.corrected++;
Mike Dunn3f91e942012-04-25 12:06:09 -0700263 elbc_fcm_ctrl->max_bitflips = 1;
264 }
Michael Henchf975c6b2011-07-26 15:07:42 -0500265 }
266
Scott Woodc1317f72009-11-13 14:14:15 -0600267 return 0;
Scott Wood76b10462008-02-06 15:36:21 -0600268}
269
270static void fsl_elbc_do_read(struct nand_chip *chip, int oob)
271{
272 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800273 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300274 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Scott Wood76b10462008-02-06 15:36:21 -0600275
276 if (priv->page_size) {
277 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600278 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600279 (FIR_OP_CA << FIR_OP1_SHIFT) |
280 (FIR_OP_PA << FIR_OP2_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600281 (FIR_OP_CM1 << FIR_OP3_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600282 (FIR_OP_RBW << FIR_OP4_SHIFT));
283
284 out_be32(&lbc->fcr, (NAND_CMD_READ0 << FCR_CMD0_SHIFT) |
285 (NAND_CMD_READSTART << FCR_CMD1_SHIFT));
286 } else {
287 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600288 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600289 (FIR_OP_CA << FIR_OP1_SHIFT) |
290 (FIR_OP_PA << FIR_OP2_SHIFT) |
291 (FIR_OP_RBW << FIR_OP3_SHIFT));
292
293 if (oob)
294 out_be32(&lbc->fcr, NAND_CMD_READOOB << FCR_CMD0_SHIFT);
295 else
296 out_be32(&lbc->fcr, NAND_CMD_READ0 << FCR_CMD0_SHIFT);
297 }
298}
299
300/* cmdfunc send commands to the FCM */
301static void fsl_elbc_cmdfunc(struct mtd_info *mtd, unsigned int command,
302 int column, int page_addr)
303{
304 struct nand_chip *chip = mtd->priv;
305 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800306 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
307 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300308 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Scott Wood76b10462008-02-06 15:36:21 -0600309
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800310 elbc_fcm_ctrl->use_mdr = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600311
312 /* clear the read buffer */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800313 elbc_fcm_ctrl->read_bytes = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600314 if (command != NAND_CMD_PAGEPROG)
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800315 elbc_fcm_ctrl->index = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600316
317 switch (command) {
318 /* READ0 and READ1 read the entire buffer to use hardware ECC. */
319 case NAND_CMD_READ1:
320 column += 256;
321
322 /* fall-through */
323 case NAND_CMD_READ0:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800324 dev_dbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600325 "fsl_elbc_cmdfunc: NAND_CMD_READ0, page_addr:"
326 " 0x%x, column: 0x%x.\n", page_addr, column);
327
328
329 out_be32(&lbc->fbcr, 0); /* read entire page to enable ECC */
330 set_addr(mtd, 0, page_addr, 0);
331
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800332 elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
333 elbc_fcm_ctrl->index += column;
Scott Wood76b10462008-02-06 15:36:21 -0600334
335 fsl_elbc_do_read(chip, 0);
336 fsl_elbc_run_command(mtd);
337 return;
338
339 /* READOOB reads only the OOB because no ECC is performed. */
340 case NAND_CMD_READOOB:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800341 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600342 "fsl_elbc_cmdfunc: NAND_CMD_READOOB, page_addr:"
343 " 0x%x, column: 0x%x.\n", page_addr, column);
344
345 out_be32(&lbc->fbcr, mtd->oobsize - column);
346 set_addr(mtd, column, page_addr, 1);
347
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800348 elbc_fcm_ctrl->read_bytes = mtd->writesize + mtd->oobsize;
Scott Wood76b10462008-02-06 15:36:21 -0600349
350 fsl_elbc_do_read(chip, 1);
351 fsl_elbc_run_command(mtd);
352 return;
353
Scott Wood76b10462008-02-06 15:36:21 -0600354 case NAND_CMD_READID:
Shengzhou Liuf57eb5c2011-12-12 17:40:53 +0800355 case NAND_CMD_PARAM:
356 dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD %x\n", command);
Scott Wood76b10462008-02-06 15:36:21 -0600357
Scott Wood476459a2009-11-13 14:13:01 -0600358 out_be32(&lbc->fir, (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600359 (FIR_OP_UA << FIR_OP1_SHIFT) |
360 (FIR_OP_RBW << FIR_OP2_SHIFT));
Shengzhou Liuf57eb5c2011-12-12 17:40:53 +0800361 out_be32(&lbc->fcr, command << FCR_CMD0_SHIFT);
362 /*
363 * although currently it's 8 bytes for READID, we always read
364 * the maximum 256 bytes(for PARAM)
365 */
366 out_be32(&lbc->fbcr, 256);
367 elbc_fcm_ctrl->read_bytes = 256;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800368 elbc_fcm_ctrl->use_mdr = 1;
Shengzhou Liuf57eb5c2011-12-12 17:40:53 +0800369 elbc_fcm_ctrl->mdr = column;
Scott Wood76b10462008-02-06 15:36:21 -0600370 set_addr(mtd, 0, 0, 0);
371 fsl_elbc_run_command(mtd);
372 return;
373
374 /* ERASE1 stores the block and page address */
375 case NAND_CMD_ERASE1:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800376 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600377 "fsl_elbc_cmdfunc: NAND_CMD_ERASE1, "
378 "page_addr: 0x%x.\n", page_addr);
379 set_addr(mtd, 0, page_addr, 0);
380 return;
381
382 /* ERASE2 uses the block and page address from ERASE1 */
383 case NAND_CMD_ERASE2:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800384 dev_vdbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_ERASE2.\n");
Scott Wood76b10462008-02-06 15:36:21 -0600385
386 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600387 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600388 (FIR_OP_PA << FIR_OP1_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600389 (FIR_OP_CM2 << FIR_OP2_SHIFT) |
390 (FIR_OP_CW1 << FIR_OP3_SHIFT) |
391 (FIR_OP_RS << FIR_OP4_SHIFT));
Scott Wood76b10462008-02-06 15:36:21 -0600392
393 out_be32(&lbc->fcr,
394 (NAND_CMD_ERASE1 << FCR_CMD0_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600395 (NAND_CMD_STATUS << FCR_CMD1_SHIFT) |
396 (NAND_CMD_ERASE2 << FCR_CMD2_SHIFT));
Scott Wood76b10462008-02-06 15:36:21 -0600397
398 out_be32(&lbc->fbcr, 0);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800399 elbc_fcm_ctrl->read_bytes = 0;
400 elbc_fcm_ctrl->use_mdr = 1;
Scott Wood76b10462008-02-06 15:36:21 -0600401
402 fsl_elbc_run_command(mtd);
403 return;
404
405 /* SEQIN sets up the addr buffer and all registers except the length */
406 case NAND_CMD_SEQIN: {
407 __be32 fcr;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800408 dev_vdbg(priv->dev,
409 "fsl_elbc_cmdfunc: NAND_CMD_SEQIN/PAGE_PROG, "
Scott Wood76b10462008-02-06 15:36:21 -0600410 "page_addr: 0x%x, column: 0x%x.\n",
411 page_addr, column);
412
Sergej.Stepanov@ids.deeeda6672010-11-23 18:38:36 +0100413 elbc_fcm_ctrl->column = column;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800414 elbc_fcm_ctrl->use_mdr = 1;
Scott Wood476459a2009-11-13 14:13:01 -0600415
Liu Shuoa9a552f2011-12-04 12:31:36 +0800416 if (column >= mtd->writesize) {
417 /* OOB area */
418 column -= mtd->writesize;
419 elbc_fcm_ctrl->oob = 1;
420 } else {
421 WARN_ON(column != 0);
422 elbc_fcm_ctrl->oob = 0;
423 }
424
Scott Wood476459a2009-11-13 14:13:01 -0600425 fcr = (NAND_CMD_STATUS << FCR_CMD1_SHIFT) |
426 (NAND_CMD_SEQIN << FCR_CMD2_SHIFT) |
427 (NAND_CMD_PAGEPROG << FCR_CMD3_SHIFT);
Scott Wood76b10462008-02-06 15:36:21 -0600428
Scott Wood76b10462008-02-06 15:36:21 -0600429 if (priv->page_size) {
430 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600431 (FIR_OP_CM2 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600432 (FIR_OP_CA << FIR_OP1_SHIFT) |
433 (FIR_OP_PA << FIR_OP2_SHIFT) |
434 (FIR_OP_WB << FIR_OP3_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600435 (FIR_OP_CM3 << FIR_OP4_SHIFT) |
436 (FIR_OP_CW1 << FIR_OP5_SHIFT) |
437 (FIR_OP_RS << FIR_OP6_SHIFT));
Scott Wood76b10462008-02-06 15:36:21 -0600438 } else {
439 out_be32(&lbc->fir,
Scott Wood476459a2009-11-13 14:13:01 -0600440 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
Scott Wood76b10462008-02-06 15:36:21 -0600441 (FIR_OP_CM2 << FIR_OP1_SHIFT) |
442 (FIR_OP_CA << FIR_OP2_SHIFT) |
443 (FIR_OP_PA << FIR_OP3_SHIFT) |
444 (FIR_OP_WB << FIR_OP4_SHIFT) |
Scott Wood476459a2009-11-13 14:13:01 -0600445 (FIR_OP_CM3 << FIR_OP5_SHIFT) |
446 (FIR_OP_CW1 << FIR_OP6_SHIFT) |
447 (FIR_OP_RS << FIR_OP7_SHIFT));
Scott Wood76b10462008-02-06 15:36:21 -0600448
Liu Shuoa9a552f2011-12-04 12:31:36 +0800449 if (elbc_fcm_ctrl->oob)
Scott Wood76b10462008-02-06 15:36:21 -0600450 /* OOB area --> READOOB */
Scott Wood76b10462008-02-06 15:36:21 -0600451 fcr |= NAND_CMD_READOOB << FCR_CMD0_SHIFT;
Liu Shuoa9a552f2011-12-04 12:31:36 +0800452 else
Scott Wood76b10462008-02-06 15:36:21 -0600453 /* First 256 bytes --> READ0 */
454 fcr |= NAND_CMD_READ0 << FCR_CMD0_SHIFT;
Scott Wood76b10462008-02-06 15:36:21 -0600455 }
456
457 out_be32(&lbc->fcr, fcr);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800458 set_addr(mtd, column, page_addr, elbc_fcm_ctrl->oob);
Scott Wood76b10462008-02-06 15:36:21 -0600459 return;
460 }
461
462 /* PAGEPROG reuses all of the setup from SEQIN and adds the length */
463 case NAND_CMD_PAGEPROG: {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800464 dev_vdbg(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600465 "fsl_elbc_cmdfunc: NAND_CMD_PAGEPROG "
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800466 "writing %d bytes.\n", elbc_fcm_ctrl->index);
Scott Wood76b10462008-02-06 15:36:21 -0600467
468 /* if the write did not start at 0 or is not a full page
469 * then set the exact length, otherwise use a full page
470 * write so the HW generates the ECC.
471 */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800472 if (elbc_fcm_ctrl->oob || elbc_fcm_ctrl->column != 0 ||
Mike Hench52a474d2011-07-05 19:14:48 -0400473 elbc_fcm_ctrl->index != mtd->writesize + mtd->oobsize)
Liu Shuoe32de762011-12-04 12:31:37 +0800474 out_be32(&lbc->fbcr,
475 elbc_fcm_ctrl->index - elbc_fcm_ctrl->column);
Mike Hench52a474d2011-07-05 19:14:48 -0400476 else
Scott Wood76b10462008-02-06 15:36:21 -0600477 out_be32(&lbc->fbcr, 0);
Scott Wood76b10462008-02-06 15:36:21 -0600478
479 fsl_elbc_run_command(mtd);
Scott Wood76b10462008-02-06 15:36:21 -0600480 return;
481 }
482
483 /* CMD_STATUS must read the status byte while CEB is active */
484 /* Note - it does not wait for the ready line */
485 case NAND_CMD_STATUS:
486 out_be32(&lbc->fir,
487 (FIR_OP_CM0 << FIR_OP0_SHIFT) |
488 (FIR_OP_RBW << FIR_OP1_SHIFT));
489 out_be32(&lbc->fcr, NAND_CMD_STATUS << FCR_CMD0_SHIFT);
490 out_be32(&lbc->fbcr, 1);
491 set_addr(mtd, 0, 0, 0);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800492 elbc_fcm_ctrl->read_bytes = 1;
Scott Wood76b10462008-02-06 15:36:21 -0600493
494 fsl_elbc_run_command(mtd);
495
496 /* The chip always seems to report that it is
497 * write-protected, even when it is not.
498 */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800499 setbits8(elbc_fcm_ctrl->addr, NAND_STATUS_WP);
Scott Wood76b10462008-02-06 15:36:21 -0600500 return;
501
502 /* RESET without waiting for the ready line */
503 case NAND_CMD_RESET:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800504 dev_dbg(priv->dev, "fsl_elbc_cmdfunc: NAND_CMD_RESET.\n");
Scott Wood76b10462008-02-06 15:36:21 -0600505 out_be32(&lbc->fir, FIR_OP_CM0 << FIR_OP0_SHIFT);
506 out_be32(&lbc->fcr, NAND_CMD_RESET << FCR_CMD0_SHIFT);
507 fsl_elbc_run_command(mtd);
508 return;
509
510 default:
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800511 dev_err(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600512 "fsl_elbc_cmdfunc: error, unsupported command 0x%x.\n",
513 command);
514 }
515}
516
517static void fsl_elbc_select_chip(struct mtd_info *mtd, int chip)
518{
519 /* The hardware does not seem to support multiple
520 * chips per bank.
521 */
522}
523
524/*
525 * Write buf to the FCM Controller Data Buffer
526 */
527static void fsl_elbc_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
528{
529 struct nand_chip *chip = mtd->priv;
530 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800531 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600532 unsigned int bufsize = mtd->writesize + mtd->oobsize;
533
Anton Vorontsov0ff66312008-03-28 22:10:54 +0300534 if (len <= 0) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800535 dev_err(priv->dev, "write_buf of %d bytes", len);
536 elbc_fcm_ctrl->status = 0;
Scott Wood76b10462008-02-06 15:36:21 -0600537 return;
538 }
539
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800540 if ((unsigned int)len > bufsize - elbc_fcm_ctrl->index) {
541 dev_err(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600542 "write_buf beyond end of buffer "
543 "(%d requested, %u available)\n",
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800544 len, bufsize - elbc_fcm_ctrl->index);
545 len = bufsize - elbc_fcm_ctrl->index;
Scott Wood76b10462008-02-06 15:36:21 -0600546 }
547
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800548 memcpy_toio(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], buf, len);
Anton Vorontsov0ff66312008-03-28 22:10:54 +0300549 /*
550 * This is workaround for the weird elbc hangs during nand write,
551 * Scott Wood says: "...perhaps difference in how long it takes a
552 * write to make it through the localbus compared to a write to IMMR
553 * is causing problems, and sync isn't helping for some reason."
554 * Reading back the last byte helps though.
555 */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800556 in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index] + len - 1);
Anton Vorontsov0ff66312008-03-28 22:10:54 +0300557
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800558 elbc_fcm_ctrl->index += len;
Scott Wood76b10462008-02-06 15:36:21 -0600559}
560
561/*
562 * read a byte from either the FCM hardware buffer if it has any data left
563 * otherwise issue a command to read a single byte.
564 */
565static u8 fsl_elbc_read_byte(struct mtd_info *mtd)
566{
567 struct nand_chip *chip = mtd->priv;
568 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800569 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600570
571 /* If there are still bytes in the FCM, then use the next byte. */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800572 if (elbc_fcm_ctrl->index < elbc_fcm_ctrl->read_bytes)
573 return in_8(&elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index++]);
Scott Wood76b10462008-02-06 15:36:21 -0600574
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800575 dev_err(priv->dev, "read_byte beyond end of buffer\n");
Scott Wood76b10462008-02-06 15:36:21 -0600576 return ERR_BYTE;
577}
578
579/*
580 * Read from the FCM Controller Data Buffer
581 */
582static void fsl_elbc_read_buf(struct mtd_info *mtd, u8 *buf, int len)
583{
584 struct nand_chip *chip = mtd->priv;
585 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800586 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600587 int avail;
588
589 if (len < 0)
590 return;
591
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800592 avail = min((unsigned int)len,
593 elbc_fcm_ctrl->read_bytes - elbc_fcm_ctrl->index);
594 memcpy_fromio(buf, &elbc_fcm_ctrl->addr[elbc_fcm_ctrl->index], avail);
595 elbc_fcm_ctrl->index += avail;
Scott Wood76b10462008-02-06 15:36:21 -0600596
597 if (len > avail)
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800598 dev_err(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600599 "read_buf beyond end of buffer "
600 "(%d requested, %d available)\n",
601 len, avail);
602}
603
Scott Wood76b10462008-02-06 15:36:21 -0600604/* This function is called after Program and Erase Operations to
605 * check for success or failure.
606 */
607static int fsl_elbc_wait(struct mtd_info *mtd, struct nand_chip *chip)
608{
609 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800610 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600611
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800612 if (elbc_fcm_ctrl->status != LTESR_CC)
Scott Wood76b10462008-02-06 15:36:21 -0600613 return NAND_STATUS_FAIL;
614
615 /* The chip always seems to report that it is
616 * write-protected, even when it is not.
617 */
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800618 return (elbc_fcm_ctrl->mdr & 0xff) | NAND_STATUS_WP;
Scott Wood76b10462008-02-06 15:36:21 -0600619}
620
621static int fsl_elbc_chip_init_tail(struct mtd_info *mtd)
622{
623 struct nand_chip *chip = mtd->priv;
624 struct fsl_elbc_mtd *priv = chip->priv;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800625 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300626 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Scott Wood76b10462008-02-06 15:36:21 -0600627 unsigned int al;
628
629 /* calculate FMR Address Length field */
630 al = 0;
631 if (chip->pagemask & 0xffff0000)
632 al++;
633 if (chip->pagemask & 0xff000000)
634 al++;
635
Shengzhou Liud8251102011-12-12 17:40:52 +0800636 priv->fmr |= al << FMR_AL_SHIFT;
Scott Wood76b10462008-02-06 15:36:21 -0600637
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800638 dev_dbg(priv->dev, "fsl_elbc_init: nand->numchips = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600639 chip->numchips);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800640 dev_dbg(priv->dev, "fsl_elbc_init: nand->chipsize = %lld\n",
Scott Wood76b10462008-02-06 15:36:21 -0600641 chip->chipsize);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800642 dev_dbg(priv->dev, "fsl_elbc_init: nand->pagemask = %8x\n",
Scott Wood76b10462008-02-06 15:36:21 -0600643 chip->pagemask);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800644 dev_dbg(priv->dev, "fsl_elbc_init: nand->chip_delay = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600645 chip->chip_delay);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800646 dev_dbg(priv->dev, "fsl_elbc_init: nand->badblockpos = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600647 chip->badblockpos);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800648 dev_dbg(priv->dev, "fsl_elbc_init: nand->chip_shift = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600649 chip->chip_shift);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800650 dev_dbg(priv->dev, "fsl_elbc_init: nand->page_shift = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600651 chip->page_shift);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800652 dev_dbg(priv->dev, "fsl_elbc_init: nand->phys_erase_shift = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600653 chip->phys_erase_shift);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800654 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.mode = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600655 chip->ecc.mode);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800656 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.steps = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600657 chip->ecc.steps);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800658 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.bytes = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600659 chip->ecc.bytes);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800660 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.total = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600661 chip->ecc.total);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800662 dev_dbg(priv->dev, "fsl_elbc_init: nand->ecc.layout = %p\n",
Scott Wood76b10462008-02-06 15:36:21 -0600663 chip->ecc.layout);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800664 dev_dbg(priv->dev, "fsl_elbc_init: mtd->flags = %08x\n", mtd->flags);
665 dev_dbg(priv->dev, "fsl_elbc_init: mtd->size = %lld\n", mtd->size);
666 dev_dbg(priv->dev, "fsl_elbc_init: mtd->erasesize = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600667 mtd->erasesize);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800668 dev_dbg(priv->dev, "fsl_elbc_init: mtd->writesize = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600669 mtd->writesize);
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800670 dev_dbg(priv->dev, "fsl_elbc_init: mtd->oobsize = %d\n",
Scott Wood76b10462008-02-06 15:36:21 -0600671 mtd->oobsize);
672
673 /* adjust Option Register and ECC to match Flash page size */
674 if (mtd->writesize == 512) {
675 priv->page_size = 0;
Mike Hench1938de42008-03-19 12:40:15 -0500676 clrbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS);
Scott Wood76b10462008-02-06 15:36:21 -0600677 } else if (mtd->writesize == 2048) {
678 priv->page_size = 1;
679 setbits32(&lbc->bank[priv->bank].or, OR_FCM_PGS);
680 /* adjust ecc setup if needed */
681 if ((in_be32(&lbc->bank[priv->bank].br) & BR_DECC) ==
682 BR_DECC_CHK_GEN) {
683 chip->ecc.size = 512;
684 chip->ecc.layout = (priv->fmr & FMR_ECCM) ?
685 &fsl_elbc_oob_lp_eccm1 :
686 &fsl_elbc_oob_lp_eccm0;
Scott Wood76b10462008-02-06 15:36:21 -0600687 }
688 } else {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800689 dev_err(priv->dev,
Scott Wood76b10462008-02-06 15:36:21 -0600690 "fsl_elbc_init: page size %d is not supported\n",
691 mtd->writesize);
692 return -1;
693 }
694
Scott Wood76b10462008-02-06 15:36:21 -0600695 return 0;
696}
697
Brian Norris1fbb9382012-05-02 10:14:55 -0700698static int fsl_elbc_read_page(struct mtd_info *mtd, struct nand_chip *chip,
699 uint8_t *buf, int oob_required, int page)
Scott Wood76b10462008-02-06 15:36:21 -0600700{
Mike Dunn3f91e942012-04-25 12:06:09 -0700701 struct fsl_elbc_mtd *priv = chip->priv;
702 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
703 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
704
Scott Wood76b10462008-02-06 15:36:21 -0600705 fsl_elbc_read_buf(mtd, buf, mtd->writesize);
Brian Norrisd112dc72012-05-02 10:15:00 -0700706 if (oob_required)
707 fsl_elbc_read_buf(mtd, chip->oob_poi, mtd->oobsize);
Scott Wood76b10462008-02-06 15:36:21 -0600708
709 if (fsl_elbc_wait(mtd, chip) & NAND_STATUS_FAIL)
710 mtd->ecc_stats.failed++;
711
Mike Dunn3f91e942012-04-25 12:06:09 -0700712 return elbc_fcm_ctrl->max_bitflips;
Scott Wood76b10462008-02-06 15:36:21 -0600713}
714
715/* ECC will be calculated automatically, and errors will be detected in
716 * waitfunc.
717 */
Josh Wufdbad98d2012-06-25 18:07:45 +0800718static int fsl_elbc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
Brian Norris1fbb9382012-05-02 10:14:55 -0700719 const uint8_t *buf, int oob_required)
Scott Wood76b10462008-02-06 15:36:21 -0600720{
Scott Wood76b10462008-02-06 15:36:21 -0600721 fsl_elbc_write_buf(mtd, buf, mtd->writesize);
722 fsl_elbc_write_buf(mtd, chip->oob_poi, mtd->oobsize);
Josh Wufdbad98d2012-06-25 18:07:45 +0800723
724 return 0;
Scott Wood76b10462008-02-06 15:36:21 -0600725}
726
727static int fsl_elbc_chip_init(struct fsl_elbc_mtd *priv)
728{
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800729 struct fsl_lbc_ctrl *ctrl = priv->ctrl;
Anton Vorontsovd4a32fe2008-03-11 20:23:28 +0300730 struct fsl_lbc_regs __iomem *lbc = ctrl->regs;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800731 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600732 struct nand_chip *chip = &priv->chip;
733
734 dev_dbg(priv->dev, "eLBC Set Information for bank %d\n", priv->bank);
735
736 /* Fill in fsl_elbc_mtd structure */
737 priv->mtd.priv = chip;
738 priv->mtd.owner = THIS_MODULE;
Jason Jin03ed1072008-12-09 14:32:31 +0800739
Shengzhou Liud8251102011-12-12 17:40:52 +0800740 /* set timeout to maximum */
741 priv->fmr = 15 << FMR_CWTO_SHIFT;
742 if (in_be32(&lbc->bank[priv->bank].or) & OR_FCM_PGS)
743 priv->fmr |= FMR_ECCM;
Scott Wood76b10462008-02-06 15:36:21 -0600744
745 /* fill in nand_chip structure */
746 /* set up function call table */
747 chip->read_byte = fsl_elbc_read_byte;
748 chip->write_buf = fsl_elbc_write_buf;
749 chip->read_buf = fsl_elbc_read_buf;
Scott Wood76b10462008-02-06 15:36:21 -0600750 chip->select_chip = fsl_elbc_select_chip;
751 chip->cmdfunc = fsl_elbc_cmdfunc;
752 chip->waitfunc = fsl_elbc_wait;
753
Anton Vorontsovec6e0ea2008-06-27 23:04:13 +0400754 chip->bbt_td = &bbt_main_descr;
755 chip->bbt_md = &bbt_mirror_descr;
756
Scott Wood76b10462008-02-06 15:36:21 -0600757 /* set up nand options */
Brian Norrisbb9ebd42011-05-31 16:31:23 -0700758 chip->bbt_options = NAND_BBT_USE_FLASH;
Scott Wood76b10462008-02-06 15:36:21 -0600759
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800760 chip->controller = &elbc_fcm_ctrl->controller;
Scott Wood76b10462008-02-06 15:36:21 -0600761 chip->priv = priv;
762
763 chip->ecc.read_page = fsl_elbc_read_page;
764 chip->ecc.write_page = fsl_elbc_write_page;
765
766 /* If CS Base Register selects full hardware ECC then use it */
767 if ((in_be32(&lbc->bank[priv->bank].br) & BR_DECC) ==
768 BR_DECC_CHK_GEN) {
769 chip->ecc.mode = NAND_ECC_HW;
770 /* put in small page settings and adjust later if needed */
771 chip->ecc.layout = (priv->fmr & FMR_ECCM) ?
772 &fsl_elbc_oob_sp_eccm1 : &fsl_elbc_oob_sp_eccm0;
773 chip->ecc.size = 512;
774 chip->ecc.bytes = 3;
Mike Dunn6a918ba2012-03-11 14:21:11 -0700775 chip->ecc.strength = 1;
Scott Wood76b10462008-02-06 15:36:21 -0600776 } else {
777 /* otherwise fall back to default software ECC */
778 chip->ecc.mode = NAND_ECC_SOFT;
779 }
780
781 return 0;
782}
783
784static int fsl_elbc_chip_remove(struct fsl_elbc_mtd *priv)
785{
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800786 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = priv->ctrl->nand;
Scott Wood76b10462008-02-06 15:36:21 -0600787 nand_release(&priv->mtd);
788
Anton Vorontsov9ebed3e2008-03-18 19:34:03 +0300789 kfree(priv->mtd.name);
790
Scott Wood76b10462008-02-06 15:36:21 -0600791 if (priv->vbase)
792 iounmap(priv->vbase);
793
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800794 elbc_fcm_ctrl->chips[priv->bank] = NULL;
Scott Wood76b10462008-02-06 15:36:21 -0600795 kfree(priv);
Scott Wood76b10462008-02-06 15:36:21 -0600796 return 0;
797}
798
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800799static DEFINE_MUTEX(fsl_elbc_nand_mutex);
800
Bill Pemberton06f25512012-11-19 13:23:07 -0500801static int fsl_elbc_nand_probe(struct platform_device *pdev)
Scott Wood76b10462008-02-06 15:36:21 -0600802{
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800803 struct fsl_lbc_regs __iomem *lbc;
Scott Wood76b10462008-02-06 15:36:21 -0600804 struct fsl_elbc_mtd *priv;
805 struct resource res;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800806 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl;
Scott Wood76b10462008-02-06 15:36:21 -0600807 static const char *part_probe_types[]
Dmitry Eremin-Solenikovb6b0fae2011-05-30 01:02:22 +0400808 = { "cmdlinepart", "RedBoot", "ofpart", NULL };
Scott Wood76b10462008-02-06 15:36:21 -0600809 int ret;
810 int bank;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800811 struct device *dev;
812 struct device_node *node = pdev->dev.of_node;
Dmitry Eremin-Solenikovb6b0fae2011-05-30 01:02:22 +0400813 struct mtd_part_parser_data ppdata;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800814
Dmitry Eremin-Solenikovb6b0fae2011-05-30 01:02:22 +0400815 ppdata.of_node = pdev->dev.of_node;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800816 if (!fsl_lbc_ctrl_dev || !fsl_lbc_ctrl_dev->regs)
817 return -ENODEV;
818 lbc = fsl_lbc_ctrl_dev->regs;
819 dev = fsl_lbc_ctrl_dev->dev;
Scott Wood76b10462008-02-06 15:36:21 -0600820
821 /* get, allocate and map the memory resource */
822 ret = of_address_to_resource(node, 0, &res);
823 if (ret) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800824 dev_err(dev, "failed to get resource\n");
Scott Wood76b10462008-02-06 15:36:21 -0600825 return ret;
826 }
827
828 /* find which chip select it is connected to */
829 for (bank = 0; bank < MAX_BANKS; bank++)
830 if ((in_be32(&lbc->bank[bank].br) & BR_V) &&
831 (in_be32(&lbc->bank[bank].br) & BR_MSEL) == BR_MS_FCM &&
832 (in_be32(&lbc->bank[bank].br) &
833 in_be32(&lbc->bank[bank].or) & BR_BA)
Lan Chunhe-B258060b824d22010-10-18 15:22:32 +0800834 == fsl_lbc_addr(res.start))
Scott Wood76b10462008-02-06 15:36:21 -0600835 break;
836
837 if (bank >= MAX_BANKS) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800838 dev_err(dev, "address did not match any chip selects\n");
Scott Wood76b10462008-02-06 15:36:21 -0600839 return -ENODEV;
840 }
841
842 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
843 if (!priv)
844 return -ENOMEM;
845
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800846 mutex_lock(&fsl_elbc_nand_mutex);
847 if (!fsl_lbc_ctrl_dev->nand) {
848 elbc_fcm_ctrl = kzalloc(sizeof(*elbc_fcm_ctrl), GFP_KERNEL);
849 if (!elbc_fcm_ctrl) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800850 mutex_unlock(&fsl_elbc_nand_mutex);
851 ret = -ENOMEM;
852 goto err;
853 }
854 elbc_fcm_ctrl->counter++;
855
856 spin_lock_init(&elbc_fcm_ctrl->controller.lock);
857 init_waitqueue_head(&elbc_fcm_ctrl->controller.wq);
858 fsl_lbc_ctrl_dev->nand = elbc_fcm_ctrl;
859 } else {
860 elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand;
861 }
862 mutex_unlock(&fsl_elbc_nand_mutex);
863
864 elbc_fcm_ctrl->chips[bank] = priv;
Scott Wood76b10462008-02-06 15:36:21 -0600865 priv->bank = bank;
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800866 priv->ctrl = fsl_lbc_ctrl_dev;
Scott Wood874d72c2012-06-06 18:36:39 -0500867 priv->dev = &pdev->dev;
868 dev_set_drvdata(priv->dev, priv);
Scott Wood76b10462008-02-06 15:36:21 -0600869
H Hartley Sweeten8a19b552009-12-14 16:19:44 -0500870 priv->vbase = ioremap(res.start, resource_size(&res));
Scott Wood76b10462008-02-06 15:36:21 -0600871 if (!priv->vbase) {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800872 dev_err(dev, "failed to map chip region\n");
Scott Wood76b10462008-02-06 15:36:21 -0600873 ret = -ENOMEM;
874 goto err;
875 }
876
Prabhakar Kushwaha2fec386a92013-12-28 12:17:35 +0530877 priv->mtd.name = kasprintf(GFP_KERNEL, "%llx.flash", (u64)res.start);
Anton Vorontsov9ebed3e2008-03-18 19:34:03 +0300878 if (!priv->mtd.name) {
879 ret = -ENOMEM;
880 goto err;
881 }
882
Scott Wood76b10462008-02-06 15:36:21 -0600883 ret = fsl_elbc_chip_init(priv);
884 if (ret)
885 goto err;
886
David Woodhouse5e81e882010-02-26 18:32:56 +0000887 ret = nand_scan_ident(&priv->mtd, 1, NULL);
Scott Wood76b10462008-02-06 15:36:21 -0600888 if (ret)
889 goto err;
890
891 ret = fsl_elbc_chip_init_tail(&priv->mtd);
892 if (ret)
893 goto err;
894
895 ret = nand_scan_tail(&priv->mtd);
896 if (ret)
897 goto err;
898
Scott Wood76b10462008-02-06 15:36:21 -0600899 /* First look for RedBoot table or partitions on the command
900 * line, these take precedence over device tree information */
Dmitry Eremin-Solenikov99add422011-06-02 18:00:36 +0400901 mtd_device_parse_register(&priv->mtd, part_probe_types, &ppdata,
902 NULL, 0);
Scott Wood76b10462008-02-06 15:36:21 -0600903
Stephen Rothwell4712fff2009-01-21 13:16:28 +0000904 printk(KERN_INFO "eLBC NAND device at 0x%llx, bank %d\n",
905 (unsigned long long)res.start, priv->bank);
Scott Wood76b10462008-02-06 15:36:21 -0600906 return 0;
907
908err:
909 fsl_elbc_chip_remove(priv);
910 return ret;
911}
912
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800913static int fsl_elbc_nand_remove(struct platform_device *pdev)
Scott Wood76b10462008-02-06 15:36:21 -0600914{
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800915 struct fsl_elbc_fcm_ctrl *elbc_fcm_ctrl = fsl_lbc_ctrl_dev->nand;
Scott Wood874d72c2012-06-06 18:36:39 -0500916 struct fsl_elbc_mtd *priv = dev_get_drvdata(&pdev->dev);
917
918 fsl_elbc_chip_remove(priv);
Scott Wood76b10462008-02-06 15:36:21 -0600919
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800920 mutex_lock(&fsl_elbc_nand_mutex);
921 elbc_fcm_ctrl->counter--;
922 if (!elbc_fcm_ctrl->counter) {
923 fsl_lbc_ctrl_dev->nand = NULL;
924 kfree(elbc_fcm_ctrl);
Scott Wood76b10462008-02-06 15:36:21 -0600925 }
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800926 mutex_unlock(&fsl_elbc_nand_mutex);
Scott Wood76b10462008-02-06 15:36:21 -0600927
928 return 0;
929
Scott Wood76b10462008-02-06 15:36:21 -0600930}
931
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800932static const struct of_device_id fsl_elbc_nand_match[] = {
933 { .compatible = "fsl,elbc-fcm-nand", },
Scott Wood76b10462008-02-06 15:36:21 -0600934 {}
935};
936
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800937static struct platform_driver fsl_elbc_nand_driver = {
Scott Wood76b10462008-02-06 15:36:21 -0600938 .driver = {
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800939 .name = "fsl,elbc-fcm-nand",
Grant Likely40182942010-04-13 16:13:02 -0700940 .owner = THIS_MODULE,
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800941 .of_match_table = fsl_elbc_nand_match,
Scott Wood76b10462008-02-06 15:36:21 -0600942 },
Roy Zang3ab8f2a2010-10-18 15:22:31 +0800943 .probe = fsl_elbc_nand_probe,
944 .remove = fsl_elbc_nand_remove,
Scott Wood76b10462008-02-06 15:36:21 -0600945};
946
Axel Linf99640d2011-11-27 20:45:03 +0800947module_platform_driver(fsl_elbc_nand_driver);
Scott Wood76b10462008-02-06 15:36:21 -0600948
949MODULE_LICENSE("GPL");
950MODULE_AUTHOR("Freescale");
951MODULE_DESCRIPTION("Freescale Enhanced Local Bus Controller MTD NAND driver");