blob: 91074fdab3eb6cbcfd772b6c7066083155beed91 [file] [log] [blame]
Sarah Sharp74c68742009-04-27 19:52:22 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef __LINUX_XHCI_HCD_H
24#define __LINUX_XHCI_HCD_H
25
26#include <linux/usb.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070027#include <linux/timer.h>
Sarah Sharp8e595a52009-07-27 12:03:31 -070028#include <linux/kernel.h>
Eric Lescouet27729aa2010-04-24 23:21:52 +020029#include <linux/usb/hcd.h>
Sarah Sharp74c68742009-04-27 19:52:22 -070030
Sarah Sharp74c68742009-04-27 19:52:22 -070031/* Code sharing between pci-quirks and xhci hcd */
32#include "xhci-ext-caps.h"
Andiry Xuc41136b2011-03-22 17:08:14 +080033#include "pci-quirks.h"
Sarah Sharp74c68742009-04-27 19:52:22 -070034
35/* xHCI PCI Configuration Registers */
36#define XHCI_SBRN_OFFSET (0x60)
37
Sarah Sharp66d4ead2009-04-27 19:52:28 -070038/* Max number of USB devices for any host controller - limit in section 6.1 */
39#define MAX_HC_SLOTS 256
Sarah Sharp0f2a7932009-04-27 19:57:12 -070040/* Section 5.3.3 - MaxPorts */
41#define MAX_HC_PORTS 127
Sarah Sharp66d4ead2009-04-27 19:52:28 -070042
Sarah Sharp74c68742009-04-27 19:52:22 -070043/*
44 * xHCI register interface.
45 * This corresponds to the eXtensible Host Controller Interface (xHCI)
46 * Revision 0.95 specification
Sarah Sharp74c68742009-04-27 19:52:22 -070047 */
48
49/**
50 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
51 * @hc_capbase: length of the capabilities register and HC version number
52 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
53 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
54 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
55 * @hcc_params: HCCPARAMS - Capability Parameters
56 * @db_off: DBOFF - Doorbell array offset
57 * @run_regs_off: RTSOFF - Runtime register space offset
58 */
59struct xhci_cap_regs {
Matt Evans28ccd292011-03-29 13:40:46 +110060 __le32 hc_capbase;
61 __le32 hcs_params1;
62 __le32 hcs_params2;
63 __le32 hcs_params3;
64 __le32 hcc_params;
65 __le32 db_off;
66 __le32 run_regs_off;
Sarah Sharp74c68742009-04-27 19:52:22 -070067 /* Reserved up to (CAPLENGTH - 0x1C) */
Sarah Sharp98441972009-05-14 11:44:18 -070068};
Sarah Sharp74c68742009-04-27 19:52:22 -070069
70/* hc_capbase bitmasks */
71/* bits 7:0 - how long is the Capabilities register */
72#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
73/* bits 31:16 */
74#define HC_VERSION(p) (((p) >> 16) & 0xffff)
75
76/* HCSPARAMS1 - hcs_params1 - bitmasks */
77/* bits 0:7, Max Device Slots */
78#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
79#define HCS_SLOTS_MASK 0xff
80/* bits 8:18, Max Interrupters */
81#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
82/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
83#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
84
85/* HCSPARAMS2 - hcs_params2 - bitmasks */
86/* bits 0:3, frames or uframes that SW needs to queue transactions
87 * ahead of the HW to meet periodic deadlines */
88#define HCS_IST(p) (((p) >> 0) & 0xf)
89/* bits 4:7, max number of Event Ring segments */
90#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
91/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
92/* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
John Youn254c80a2009-07-27 12:05:03 -070093#define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
Sarah Sharp74c68742009-04-27 19:52:22 -070094
95/* HCSPARAMS3 - hcs_params3 - bitmasks */
96/* bits 0:7, Max U1 to U0 latency for the roothub ports */
97#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
98/* bits 16:31, Max U2 to U0 latency for the roothub ports */
99#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
100
101/* HCCPARAMS - hcc_params - bitmasks */
102/* true: HC can use 64-bit address pointers */
103#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
104/* true: HC can do bandwidth negotiation */
105#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
106/* true: HC uses 64-byte Device Context structures
107 * FIXME 64-byte context structures aren't supported yet.
108 */
109#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
110/* true: HC has port power switches */
111#define HCC_PPC(p) ((p) & (1 << 3))
112/* true: HC has port indicators */
113#define HCS_INDICATOR(p) ((p) & (1 << 4))
114/* true: HC has Light HC Reset Capability */
115#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
116/* true: HC supports latency tolerance messaging */
117#define HCC_LTC(p) ((p) & (1 << 6))
118/* true: no secondary Stream ID Support */
119#define HCC_NSS(p) ((p) & (1 << 7))
120/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700121#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
Sarah Sharp74c68742009-04-27 19:52:22 -0700122/* Extended Capabilities pointer from PCI base - section 5.3.6 */
123#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
124
125/* db_off bitmask - bits 0:1 reserved */
126#define DBOFF_MASK (~0x3)
127
128/* run_regs_off bitmask - bits 0:4 reserved */
129#define RTSOFF_MASK (~0x1f)
130
131
132/* Number of registers per port */
133#define NUM_PORT_REGS 4
134
135/**
136 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
137 * @command: USBCMD - xHC command register
138 * @status: USBSTS - xHC status register
139 * @page_size: This indicates the page size that the host controller
140 * supports. If bit n is set, the HC supports a page size
141 * of 2^(n+12), up to a 128MB page size.
142 * 4K is the minimum page size.
143 * @cmd_ring: CRP - 64-bit Command Ring Pointer
144 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
145 * @config_reg: CONFIG - Configure Register
146 * @port_status_base: PORTSCn - base address for Port Status and Control
147 * Each port has a Port Status and Control register,
148 * followed by a Port Power Management Status and Control
149 * register, a Port Link Info register, and a reserved
150 * register.
151 * @port_power_base: PORTPMSCn - base address for
152 * Port Power Management Status and Control
153 * @port_link_base: PORTLIn - base address for Port Link Info (current
154 * Link PM state and control) for USB 2.1 and USB 3.0
155 * devices.
156 */
157struct xhci_op_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100158 __le32 command;
159 __le32 status;
160 __le32 page_size;
161 __le32 reserved1;
162 __le32 reserved2;
163 __le32 dev_notification;
164 __le64 cmd_ring;
Sarah Sharp74c68742009-04-27 19:52:22 -0700165 /* rsvd: offset 0x20-2F */
Matt Evans28ccd292011-03-29 13:40:46 +1100166 __le32 reserved3[4];
167 __le64 dcbaa_ptr;
168 __le32 config_reg;
Sarah Sharp74c68742009-04-27 19:52:22 -0700169 /* rsvd: offset 0x3C-3FF */
Matt Evans28ccd292011-03-29 13:40:46 +1100170 __le32 reserved4[241];
Sarah Sharp74c68742009-04-27 19:52:22 -0700171 /* port 1 registers, which serve as a base address for other ports */
Matt Evans28ccd292011-03-29 13:40:46 +1100172 __le32 port_status_base;
173 __le32 port_power_base;
174 __le32 port_link_base;
175 __le32 reserved5;
Sarah Sharp74c68742009-04-27 19:52:22 -0700176 /* registers for ports 2-255 */
Matt Evans28ccd292011-03-29 13:40:46 +1100177 __le32 reserved6[NUM_PORT_REGS*254];
Sarah Sharp98441972009-05-14 11:44:18 -0700178};
Sarah Sharp74c68742009-04-27 19:52:22 -0700179
180/* USBCMD - USB command - command bitmasks */
181/* start/stop HC execution - do not write unless HC is halted*/
182#define CMD_RUN XHCI_CMD_RUN
183/* Reset HC - resets internal HC state machine and all registers (except
184 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
185 * The xHCI driver must reinitialize the xHC after setting this bit.
186 */
187#define CMD_RESET (1 << 1)
188/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
189#define CMD_EIE XHCI_CMD_EIE
190/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
191#define CMD_HSEIE XHCI_CMD_HSEIE
192/* bits 4:6 are reserved (and should be preserved on writes). */
193/* light reset (port status stays unchanged) - reset completed when this is 0 */
194#define CMD_LRESET (1 << 7)
Andiry Xu5535b1d2010-10-14 07:23:06 -0700195/* host controller save/restore state. */
Sarah Sharp74c68742009-04-27 19:52:22 -0700196#define CMD_CSS (1 << 8)
197#define CMD_CRS (1 << 9)
198/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
199#define CMD_EWE XHCI_CMD_EWE
200/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
201 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
202 * '0' means the xHC can power it off if all ports are in the disconnect,
203 * disabled, or powered-off state.
204 */
205#define CMD_PM_INDEX (1 << 11)
206/* bits 12:31 are reserved (and should be preserved on writes). */
207
208/* USBSTS - USB status - status bitmasks */
209/* HC not running - set to 1 when run/stop bit is cleared. */
210#define STS_HALT XHCI_STS_HALT
211/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
212#define STS_FATAL (1 << 2)
213/* event interrupt - clear this prior to clearing any IP flags in IR set*/
214#define STS_EINT (1 << 3)
215/* port change detect */
216#define STS_PORT (1 << 4)
217/* bits 5:7 reserved and zeroed */
218/* save state status - '1' means xHC is saving state */
219#define STS_SAVE (1 << 8)
220/* restore state status - '1' means xHC is restoring state */
221#define STS_RESTORE (1 << 9)
222/* true: save or restore error */
223#define STS_SRE (1 << 10)
224/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
225#define STS_CNR XHCI_STS_CNR
226/* true: internal Host Controller Error - SW needs to reset and reinitialize */
227#define STS_HCE (1 << 12)
228/* bits 13:31 reserved and should be preserved */
229
230/*
231 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
232 * Generate a device notification event when the HC sees a transaction with a
233 * notification type that matches a bit set in this bit field.
234 */
235#define DEV_NOTE_MASK (0xffff)
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700236#define ENABLE_DEV_NOTE(x) (1 << (x))
Sarah Sharp74c68742009-04-27 19:52:22 -0700237/* Most of the device notification types should only be used for debug.
238 * SW does need to pay attention to function wake notifications.
239 */
240#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
241
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700242/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
243/* bit 0 is the command ring cycle state */
244/* stop ring operation after completion of the currently executing command */
245#define CMD_RING_PAUSE (1 << 1)
246/* stop ring immediately - abort the currently executing command */
247#define CMD_RING_ABORT (1 << 2)
248/* true: command ring is running */
249#define CMD_RING_RUNNING (1 << 3)
250/* bits 4:5 reserved and should be preserved */
251/* Command Ring pointer - bit mask for the lower 32 bits. */
Sarah Sharp8e595a52009-07-27 12:03:31 -0700252#define CMD_RING_RSVD_BITS (0x3f)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700253
Sarah Sharp74c68742009-04-27 19:52:22 -0700254/* CONFIG - Configure Register - config_reg bitmasks */
255/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
256#define MAX_DEVS(p) ((p) & 0xff)
257/* bits 8:31 - reserved and should be preserved */
258
259/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
260/* true: device connected */
261#define PORT_CONNECT (1 << 0)
262/* true: port enabled */
263#define PORT_PE (1 << 1)
264/* bit 2 reserved and zeroed */
265/* true: port has an over-current condition */
266#define PORT_OC (1 << 3)
267/* true: port reset signaling asserted */
268#define PORT_RESET (1 << 4)
269/* Port Link State - bits 5:8
270 * A read gives the current link PM state of the port,
271 * a write with Link State Write Strobe set sets the link state.
272 */
Andiry Xube88fe42010-10-14 07:22:57 -0700273#define PORT_PLS_MASK (0xf << 5)
274#define XDEV_U0 (0x0 << 5)
Andiry Xu95743232011-09-23 14:19:51 -0700275#define XDEV_U2 (0x2 << 5)
Andiry Xube88fe42010-10-14 07:22:57 -0700276#define XDEV_U3 (0x3 << 5)
277#define XDEV_RESUME (0xf << 5)
Sarah Sharp74c68742009-04-27 19:52:22 -0700278/* true: port has power (see HCC_PPC) */
279#define PORT_POWER (1 << 9)
280/* bits 10:13 indicate device speed:
281 * 0 - undefined speed - port hasn't be initialized by a reset yet
282 * 1 - full speed
283 * 2 - low speed
284 * 3 - high speed
285 * 4 - super speed
286 * 5-15 reserved
287 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700288#define DEV_SPEED_MASK (0xf << 10)
289#define XDEV_FS (0x1 << 10)
290#define XDEV_LS (0x2 << 10)
291#define XDEV_HS (0x3 << 10)
292#define XDEV_SS (0x4 << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700293#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700294#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
295#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
296#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
297#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
298/* Bits 20:23 in the Slot Context are the speed for the device */
299#define SLOT_SPEED_FS (XDEV_FS << 10)
300#define SLOT_SPEED_LS (XDEV_LS << 10)
301#define SLOT_SPEED_HS (XDEV_HS << 10)
302#define SLOT_SPEED_SS (XDEV_SS << 10)
Sarah Sharp74c68742009-04-27 19:52:22 -0700303/* Port Indicator Control */
304#define PORT_LED_OFF (0 << 14)
305#define PORT_LED_AMBER (1 << 14)
306#define PORT_LED_GREEN (2 << 14)
307#define PORT_LED_MASK (3 << 14)
308/* Port Link State Write Strobe - set this when changing link state */
309#define PORT_LINK_STROBE (1 << 16)
310/* true: connect status change */
311#define PORT_CSC (1 << 17)
312/* true: port enable change */
313#define PORT_PEC (1 << 18)
314/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
315 * into an enabled state, and the device into the default state. A "warm" reset
316 * also resets the link, forcing the device through the link training sequence.
317 * SW can also look at the Port Reset register to see when warm reset is done.
318 */
319#define PORT_WRC (1 << 19)
320/* true: over-current change */
321#define PORT_OCC (1 << 20)
322/* true: reset change - 1 to 0 transition of PORT_RESET */
323#define PORT_RC (1 << 21)
324/* port link status change - set on some port link state transitions:
325 * Transition Reason
326 * ------------------------------------------------------------------------------
327 * - U3 to Resume Wakeup signaling from a device
328 * - Resume to Recovery to U0 USB 3.0 device resume
329 * - Resume to U0 USB 2.0 device resume
330 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
331 * - U3 to U0 Software resume of USB 2.0 device complete
332 * - U2 to U0 L1 resume of USB 2.1 device complete
333 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
334 * - U0 to disabled L1 entry error with USB 2.1 device
335 * - Any state to inactive Error on USB 3.0 port
336 */
337#define PORT_PLC (1 << 22)
338/* port configure error change - port failed to configure its link partner */
339#define PORT_CEC (1 << 23)
340/* bit 24 reserved */
341/* wake on connect (enable) */
342#define PORT_WKCONN_E (1 << 25)
343/* wake on disconnect (enable) */
344#define PORT_WKDISC_E (1 << 26)
345/* wake on over-current (enable) */
346#define PORT_WKOC_E (1 << 27)
347/* bits 28:29 reserved */
348/* true: device is removable - for USB 3.0 roothub emulation */
349#define PORT_DEV_REMOVE (1 << 30)
350/* Initiate a warm port reset - complete when PORT_WRC is '1' */
351#define PORT_WR (1 << 31)
352
Dan Carpenter22e04872011-03-17 22:39:49 +0300353/* We mark duplicate entries with -1 */
354#define DUPLICATE_ENTRY ((u8)(-1))
355
Sarah Sharp74c68742009-04-27 19:52:22 -0700356/* Port Power Management Status and Control - port_power_base bitmasks */
357/* Inactivity timer value for transitions into U1, in microseconds.
358 * Timeout can be up to 127us. 0xFF means an infinite timeout.
359 */
360#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
361/* Inactivity timer value for transitions into U2 */
362#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
363/* Bits 24:31 for port testing */
364
Andiry Xu9777e3c2010-10-14 07:23:03 -0700365/* USB2 Protocol PORTSPMSC */
Andiry Xu95743232011-09-23 14:19:51 -0700366#define PORT_L1S_MASK 7
367#define PORT_L1S_SUCCESS 1
368#define PORT_RWE (1 << 3)
369#define PORT_HIRD(p) (((p) & 0xf) << 4)
Andiry Xu65580b432011-09-23 14:19:52 -0700370#define PORT_HIRD_MASK (0xf << 4)
Andiry Xu95743232011-09-23 14:19:51 -0700371#define PORT_L1DS(p) (((p) & 0xff) << 8)
Andiry Xu65580b432011-09-23 14:19:52 -0700372#define PORT_HLE (1 << 16)
Sarah Sharp74c68742009-04-27 19:52:22 -0700373
374/**
Sarah Sharp98441972009-05-14 11:44:18 -0700375 * struct xhci_intr_reg - Interrupt Register Set
Sarah Sharp74c68742009-04-27 19:52:22 -0700376 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
377 * interrupts and check for pending interrupts.
378 * @irq_control: IMOD - Interrupt Moderation Register.
379 * Used to throttle interrupts.
380 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
381 * @erst_base: ERST base address.
382 * @erst_dequeue: Event ring dequeue pointer.
383 *
384 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
385 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
386 * multiple segments of the same size. The HC places events on the ring and
387 * "updates the Cycle bit in the TRBs to indicate to software the current
388 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
389 * updates the dequeue pointer.
390 */
Sarah Sharp98441972009-05-14 11:44:18 -0700391struct xhci_intr_reg {
Matt Evans28ccd292011-03-29 13:40:46 +1100392 __le32 irq_pending;
393 __le32 irq_control;
394 __le32 erst_size;
395 __le32 rsvd;
396 __le64 erst_base;
397 __le64 erst_dequeue;
Sarah Sharp98441972009-05-14 11:44:18 -0700398};
Sarah Sharp74c68742009-04-27 19:52:22 -0700399
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700400/* irq_pending bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700401#define ER_IRQ_PENDING(p) ((p) & 0x1)
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700402/* bits 2:31 need to be preserved */
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700403/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700404#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
405#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
406#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
407
408/* irq_control bitmasks */
409/* Minimum interval between interrupts (in 250ns intervals). The interval
410 * between interrupts will be longer if there are no events on the event ring.
411 * Default is 4000 (1 ms).
412 */
413#define ER_IRQ_INTERVAL_MASK (0xffff)
414/* Counter used to count down the time to the next interrupt - HW use only */
415#define ER_IRQ_COUNTER_MASK (0xffff << 16)
416
417/* erst_size bitmasks */
Sarah Sharp74c68742009-04-27 19:52:22 -0700418/* Preserve bits 16:31 of erst_size */
Sarah Sharp66d4ead2009-04-27 19:52:28 -0700419#define ERST_SIZE_MASK (0xffff << 16)
420
421/* erst_dequeue bitmasks */
422/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
423 * where the current dequeue pointer lies. This is an optional HW hint.
424 */
425#define ERST_DESI_MASK (0x7)
426/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
427 * a work queue (or delayed service routine)?
428 */
429#define ERST_EHB (1 << 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700430#define ERST_PTR_MASK (0xf)
Sarah Sharp74c68742009-04-27 19:52:22 -0700431
432/**
433 * struct xhci_run_regs
434 * @microframe_index:
435 * MFINDEX - current microframe number
436 *
437 * Section 5.5 Host Controller Runtime Registers:
438 * "Software should read and write these registers using only Dword (32 bit)
439 * or larger accesses"
440 */
441struct xhci_run_regs {
Matt Evans28ccd292011-03-29 13:40:46 +1100442 __le32 microframe_index;
443 __le32 rsvd[7];
Sarah Sharp98441972009-05-14 11:44:18 -0700444 struct xhci_intr_reg ir_set[128];
445};
Sarah Sharp74c68742009-04-27 19:52:22 -0700446
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700447/**
448 * struct doorbell_array
449 *
Matthew Wilcox50d646762010-12-15 14:18:11 -0500450 * Bits 0 - 7: Endpoint target
451 * Bits 8 - 15: RsvdZ
452 * Bits 16 - 31: Stream ID
453 *
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700454 * Section 5.6
455 */
456struct xhci_doorbell_array {
Matt Evans28ccd292011-03-29 13:40:46 +1100457 __le32 doorbell[256];
Sarah Sharp98441972009-05-14 11:44:18 -0700458};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700459
Matthew Wilcox50d646762010-12-15 14:18:11 -0500460#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
461#define DB_VALUE_HOST 0x00000000
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700462
Sarah Sharpa74588f2009-04-27 19:53:42 -0700463/**
Sarah Sharpda6699c2010-10-26 16:47:13 -0700464 * struct xhci_protocol_caps
465 * @revision: major revision, minor revision, capability ID,
466 * and next capability pointer.
467 * @name_string: Four ASCII characters to say which spec this xHC
468 * follows, typically "USB ".
469 * @port_info: Port offset, count, and protocol-defined information.
470 */
471struct xhci_protocol_caps {
472 u32 revision;
473 u32 name_string;
474 u32 port_info;
475};
476
477#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
478#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
479#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
480
481/**
John Yound115b042009-07-27 12:05:15 -0700482 * struct xhci_container_ctx
483 * @type: Type of context. Used to calculated offsets to contained contexts.
484 * @size: Size of the context data
485 * @bytes: The raw context data given to HW
486 * @dma: dma address of the bytes
487 *
488 * Represents either a Device or Input context. Holds a pointer to the raw
489 * memory used for the context (bytes) and dma address of it (dma).
490 */
491struct xhci_container_ctx {
492 unsigned type;
493#define XHCI_CTX_TYPE_DEVICE 0x1
494#define XHCI_CTX_TYPE_INPUT 0x2
495
496 int size;
497
498 u8 *bytes;
499 dma_addr_t dma;
500};
501
502/**
Sarah Sharpa74588f2009-04-27 19:53:42 -0700503 * struct xhci_slot_ctx
504 * @dev_info: Route string, device speed, hub info, and last valid endpoint
505 * @dev_info2: Max exit latency for device number, root hub port number
506 * @tt_info: tt_info is used to construct split transaction tokens
507 * @dev_state: slot state and device address
508 *
509 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
510 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
511 * reserved at the end of the slot context for HC internal use.
512 */
513struct xhci_slot_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100514 __le32 dev_info;
515 __le32 dev_info2;
516 __le32 tt_info;
517 __le32 dev_state;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700518 /* offset 0x10 to 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100519 __le32 reserved[4];
Sarah Sharp98441972009-05-14 11:44:18 -0700520};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700521
522/* dev_info bitmasks */
523/* Route String - 0:19 */
524#define ROUTE_STRING_MASK (0xfffff)
525/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
526#define DEV_SPEED (0xf << 20)
527/* bit 24 reserved */
528/* Is this LS/FS device connected through a HS hub? - bit 25 */
529#define DEV_MTT (0x1 << 25)
530/* Set if the device is a hub - bit 26 */
531#define DEV_HUB (0x1 << 26)
532/* Index of the last valid endpoint context in this device context - 27:31 */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700533#define LAST_CTX_MASK (0x1f << 27)
534#define LAST_CTX(p) ((p) << 27)
535#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700536#define SLOT_FLAG (1 << 0)
537#define EP0_FLAG (1 << 1)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700538
539/* dev_info2 bitmasks */
540/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
541#define MAX_EXIT (0xffff)
542/* Root hub port number that is needed to access the USB device */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700543#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
Andiry Xube88fe42010-10-14 07:22:57 -0700544#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700545/* Maximum number of ports under a hub device */
546#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700547
548/* tt_info bitmasks */
549/*
550 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
551 * The Slot ID of the hub that isolates the high speed signaling from
552 * this low or full-speed device. '0' if attached to root hub port.
553 */
554#define TT_SLOT (0xff)
555/*
556 * The number of the downstream facing port of the high-speed hub
557 * '0' if the device is not low or full speed.
558 */
559#define TT_PORT (0xff << 8)
Sarah Sharpac1c1b72009-09-04 10:53:20 -0700560#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700561
562/* dev_state bitmasks */
563/* USB device address - assigned by the HC */
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700564#define DEV_ADDR_MASK (0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700565/* bits 8:26 reserved */
566/* Slot state */
567#define SLOT_STATE (0x1f << 27)
Sarah Sharpae636742009-04-29 19:02:31 -0700568#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700569
Maarten Lankhorste2b02172011-06-01 23:27:49 +0200570#define SLOT_STATE_DISABLED 0
571#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
572#define SLOT_STATE_DEFAULT 1
573#define SLOT_STATE_ADDRESSED 2
574#define SLOT_STATE_CONFIGURED 3
Sarah Sharpa74588f2009-04-27 19:53:42 -0700575
576/**
577 * struct xhci_ep_ctx
578 * @ep_info: endpoint state, streams, mult, and interval information.
579 * @ep_info2: information on endpoint type, max packet size, max burst size,
580 * error count, and whether the HC will force an event for all
581 * transactions.
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700582 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
583 * defines one stream, this points to the endpoint transfer ring.
584 * Otherwise, it points to a stream context array, which has a
585 * ring pointer for each flow.
586 * @tx_info:
587 * Average TRB lengths for the endpoint ring and
588 * max payload within an Endpoint Service Interval Time (ESIT).
Sarah Sharpa74588f2009-04-27 19:53:42 -0700589 *
590 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
591 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
592 * reserved at the end of the endpoint context for HC internal use.
593 */
594struct xhci_ep_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100595 __le32 ep_info;
596 __le32 ep_info2;
597 __le64 deq;
598 __le32 tx_info;
Sarah Sharpa74588f2009-04-27 19:53:42 -0700599 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100600 __le32 reserved[3];
Sarah Sharp98441972009-05-14 11:44:18 -0700601};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700602
603/* ep_info bitmasks */
604/*
605 * Endpoint State - bits 0:2
606 * 0 - disabled
607 * 1 - running
608 * 2 - halted due to halt condition - ok to manipulate endpoint ring
609 * 3 - stopped
610 * 4 - TRB error
611 * 5-7 - reserved
612 */
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700613#define EP_STATE_MASK (0xf)
614#define EP_STATE_DISABLED 0
615#define EP_STATE_RUNNING 1
616#define EP_STATE_HALTED 2
617#define EP_STATE_STOPPED 3
618#define EP_STATE_ERROR 4
Sarah Sharpa74588f2009-04-27 19:53:42 -0700619/* Mult - Max number of burtst within an interval, in EP companion desc. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700620#define EP_MULT(p) (((p) & 0x3) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700621#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700622/* bits 10:14 are Max Primary Streams */
623/* bit 15 is Linear Stream Array */
624/* Interval - period between requests to an endpoint - 125u increments. */
Dmitry Torokhov5a6c2f32011-03-20 02:15:17 -0700625#define EP_INTERVAL(p) (((p) & 0xff) << 16)
Sarah Sharp624defa2009-09-02 12:14:28 -0700626#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
Sarah Sharp9af5d712011-09-02 11:05:48 -0700627#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
Sarah Sharp8df75f42010-04-02 15:34:16 -0700628#define EP_MAXPSTREAMS_MASK (0x1f << 10)
629#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
630/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
631#define EP_HAS_LSA (1 << 15)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700632
633/* ep_info2 bitmasks */
634/*
635 * Force Event - generate transfer events for all TRBs for this endpoint
636 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
637 */
638#define FORCE_EVENT (0x1)
639#define ERROR_COUNT(p) (((p) & 0x3) << 1)
Sarah Sharp82d10092009-08-07 14:04:52 -0700640#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700641#define EP_TYPE(p) ((p) << 3)
642#define ISOC_OUT_EP 1
643#define BULK_OUT_EP 2
644#define INT_OUT_EP 3
645#define CTRL_EP 4
646#define ISOC_IN_EP 5
647#define BULK_IN_EP 6
648#define INT_IN_EP 7
649/* bit 6 reserved */
650/* bit 7 is Host Initiate Disable - for disabling stream selection */
651#define MAX_BURST(p) (((p)&0xff) << 8)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700652#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700653#define MAX_PACKET(p) (((p)&0xffff) << 16)
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -0700654#define MAX_PACKET_MASK (0xffff << 16)
655#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
Sarah Sharpa74588f2009-04-27 19:53:42 -0700656
Andiry Xudc07c912010-11-11 17:43:57 +0800657/* Get max packet size from ep desc. Bit 10..0 specify the max packet size.
658 * USB2.0 spec 9.6.6.
659 */
660#define GET_MAX_PACKET(p) ((p) & 0x7ff)
661
Sarah Sharp9238f252010-04-16 08:07:27 -0700662/* tx_info bitmasks */
663#define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
664#define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
Sarah Sharp9af5d712011-09-02 11:05:48 -0700665#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
Sarah Sharp9238f252010-04-16 08:07:27 -0700666
Sarah Sharpbf161e82011-02-23 15:46:42 -0800667/* deq bitmasks */
668#define EP_CTX_CYCLE_MASK (1 << 0)
669
Sarah Sharpa74588f2009-04-27 19:53:42 -0700670
671/**
John Yound115b042009-07-27 12:05:15 -0700672 * struct xhci_input_control_context
673 * Input control context; see section 6.2.5.
Sarah Sharpa74588f2009-04-27 19:53:42 -0700674 *
675 * @drop_context: set the bit of the endpoint context you want to disable
676 * @add_context: set the bit of the endpoint context you want to enable
677 */
John Yound115b042009-07-27 12:05:15 -0700678struct xhci_input_control_ctx {
Matt Evans28ccd292011-03-29 13:40:46 +1100679 __le32 drop_flags;
680 __le32 add_flags;
681 __le32 rsvd2[6];
Sarah Sharp98441972009-05-14 11:44:18 -0700682};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700683
Sarah Sharp9af5d712011-09-02 11:05:48 -0700684#define EP_IS_ADDED(ctrl_ctx, i) \
685 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
686#define EP_IS_DROPPED(ctrl_ctx, i) \
687 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
688
Sarah Sharp913a8a32009-09-04 10:53:13 -0700689/* Represents everything that is needed to issue a command on the command ring.
690 * It's useful to pre-allocate these for commands that cannot fail due to
691 * out-of-memory errors, like freeing streams.
692 */
693struct xhci_command {
694 /* Input context for changing device state */
695 struct xhci_container_ctx *in_ctx;
696 u32 status;
697 /* If completion is null, no one is waiting on this command
698 * and the structure can be freed after the command completes.
699 */
700 struct completion *completion;
701 union xhci_trb *command_trb;
702 struct list_head cmd_list;
703};
704
Sarah Sharpa74588f2009-04-27 19:53:42 -0700705/* drop context bitmasks */
706#define DROP_EP(x) (0x1 << x)
707/* add context bitmasks */
708#define ADD_EP(x) (0x1 << x)
709
Sarah Sharp8df75f42010-04-02 15:34:16 -0700710struct xhci_stream_ctx {
711 /* 64-bit stream ring address, cycle state, and stream type */
Matt Evans28ccd292011-03-29 13:40:46 +1100712 __le64 stream_ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700713 /* offset 0x14 - 0x1f reserved for HC internal use */
Matt Evans28ccd292011-03-29 13:40:46 +1100714 __le32 reserved[2];
Sarah Sharp8df75f42010-04-02 15:34:16 -0700715};
716
717/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
718#define SCT_FOR_CTX(p) (((p) << 1) & 0x7)
719/* Secondary stream array type, dequeue pointer is to a transfer ring */
720#define SCT_SEC_TR 0
721/* Primary stream array type, dequeue pointer is to a transfer ring */
722#define SCT_PRI_TR 1
723/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
724#define SCT_SSA_8 2
725#define SCT_SSA_16 3
726#define SCT_SSA_32 4
727#define SCT_SSA_64 5
728#define SCT_SSA_128 6
729#define SCT_SSA_256 7
730
731/* Assume no secondary streams for now */
732struct xhci_stream_info {
733 struct xhci_ring **stream_rings;
734 /* Number of streams, including stream 0 (which drivers can't use) */
735 unsigned int num_streams;
736 /* The stream context array may be bigger than
737 * the number of streams the driver asked for
738 */
739 struct xhci_stream_ctx *stream_ctx_array;
740 unsigned int num_stream_ctxs;
741 dma_addr_t ctx_array_dma;
742 /* For mapping physical TRB addresses to segments in stream rings */
743 struct radix_tree_root trb_address_map;
744 struct xhci_command *free_streams_command;
745};
746
747#define SMALL_STREAM_ARRAY_SIZE 256
748#define MEDIUM_STREAM_ARRAY_SIZE 1024
749
Sarah Sharp9af5d712011-09-02 11:05:48 -0700750/* Some Intel xHCI host controllers need software to keep track of the bus
751 * bandwidth. Keep track of endpoint info here. Each root port is allocated
752 * the full bus bandwidth. We must also treat TTs (including each port under a
753 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
754 * (DMI) also limits the total bandwidth (across all domains) that can be used.
755 */
756struct xhci_bw_info {
Sarah Sharp170c0262011-09-13 16:41:12 -0700757 /* ep_interval is zero-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700758 unsigned int ep_interval;
Sarah Sharp170c0262011-09-13 16:41:12 -0700759 /* mult and num_packets are one-based */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700760 unsigned int mult;
761 unsigned int num_packets;
762 unsigned int max_packet_size;
763 unsigned int max_esit_payload;
764 unsigned int type;
765};
766
Sarah Sharpc29eea62011-09-02 11:05:52 -0700767/* "Block" sizes in bytes the hardware uses for different device speeds.
768 * The logic in this part of the hardware limits the number of bits the hardware
769 * can use, so must represent bandwidth in a less precise manner to mimic what
770 * the scheduler hardware computes.
771 */
772#define FS_BLOCK 1
773#define HS_BLOCK 4
774#define SS_BLOCK 16
775#define DMI_BLOCK 32
776
777/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
778 * with each byte transferred. SuperSpeed devices have an initial overhead to
779 * set up bursts. These are in blocks, see above. LS overhead has already been
780 * translated into FS blocks.
781 */
782#define DMI_OVERHEAD 8
783#define DMI_OVERHEAD_BURST 4
784#define SS_OVERHEAD 8
785#define SS_OVERHEAD_BURST 32
786#define HS_OVERHEAD 26
787#define FS_OVERHEAD 20
788#define LS_OVERHEAD 128
789/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
790 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
791 * of overhead associated with split transfers crossing microframe boundaries.
792 * 31 blocks is pure protocol overhead.
793 */
794#define TT_HS_OVERHEAD (31 + 94)
795#define TT_DMI_OVERHEAD (25 + 12)
796
797/* Bandwidth limits in blocks */
798#define FS_BW_LIMIT 1285
799#define TT_BW_LIMIT 1320
800#define HS_BW_LIMIT 1607
801#define SS_BW_LIMIT_IN 3906
802#define DMI_BW_LIMIT_IN 3906
803#define SS_BW_LIMIT_OUT 3906
804#define DMI_BW_LIMIT_OUT 3906
805
806/* Percentage of bus bandwidth reserved for non-periodic transfers */
807#define FS_BW_RESERVED 10
808#define HS_BW_RESERVED 20
Sarah Sharp2b698992011-09-13 16:41:13 -0700809#define SS_BW_RESERVED 10
Sarah Sharpc29eea62011-09-02 11:05:52 -0700810
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700811struct xhci_virt_ep {
812 struct xhci_ring *ring;
Sarah Sharp8df75f42010-04-02 15:34:16 -0700813 /* Related to endpoints that are configured to use stream IDs only */
814 struct xhci_stream_info *stream_info;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700815 /* Temporary storage in case the configure endpoint command fails and we
816 * have to restore the device state to the previous state
817 */
818 struct xhci_ring *new_ring;
819 unsigned int ep_state;
820#define SET_DEQ_PENDING (1 << 0)
Sarah Sharp678539c2009-10-27 10:55:52 -0700821#define EP_HALTED (1 << 1) /* For stall handling */
822#define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
Sarah Sharp8df75f42010-04-02 15:34:16 -0700823/* Transitioning the endpoint to using streams, don't enqueue URBs */
824#define EP_GETTING_STREAMS (1 << 3)
825#define EP_HAS_STREAMS (1 << 4)
826/* Transitioning the endpoint to not using streams, don't enqueue URBs */
827#define EP_GETTING_NO_STREAMS (1 << 5)
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700828 /* ---- Related to URB cancellation ---- */
829 struct list_head cancelled_td_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700830 /* The TRB that was last reported in a stopped endpoint ring */
831 union xhci_trb *stopped_trb;
832 struct xhci_td *stopped_td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700833 unsigned int stopped_stream;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700834 /* Watchdog timer for stop endpoint command to cancel URBs */
835 struct timer_list stop_cmd_timer;
836 int stop_cmds_pending;
837 struct xhci_hcd *xhci;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800838 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
839 * command. We'll need to update the ring's dequeue segment and dequeue
840 * pointer after the command completes.
841 */
842 struct xhci_segment *queued_deq_seg;
843 union xhci_trb *queued_deq_ptr;
Andiry Xud18240d2010-07-22 15:23:25 -0700844 /*
845 * Sometimes the xHC can not process isochronous endpoint ring quickly
846 * enough, and it will miss some isoc tds on the ring and generate
847 * a Missed Service Error Event.
848 * Set skip flag when receive a Missed Service Error Event and
849 * process the missed tds on the endpoint ring.
850 */
851 bool skip;
Sarah Sharp2e279802011-09-02 11:05:50 -0700852 /* Bandwidth checking storage */
Sarah Sharp9af5d712011-09-02 11:05:48 -0700853 struct xhci_bw_info bw_info;
Sarah Sharp2e279802011-09-02 11:05:50 -0700854 struct list_head bw_endpoint_list;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700855};
856
Sarah Sharp839c8172011-09-02 11:05:47 -0700857enum xhci_overhead_type {
858 LS_OVERHEAD_TYPE = 0,
859 FS_OVERHEAD_TYPE,
860 HS_OVERHEAD_TYPE,
861};
862
863struct xhci_interval_bw {
864 unsigned int num_packets;
Sarah Sharp2e279802011-09-02 11:05:50 -0700865 /* Sorted by max packet size.
866 * Head of the list is the greatest max packet size.
867 */
868 struct list_head endpoints;
Sarah Sharp839c8172011-09-02 11:05:47 -0700869 /* How many endpoints of each speed are present. */
870 unsigned int overhead[3];
871};
872
873#define XHCI_MAX_INTERVAL 16
874
875struct xhci_interval_bw_table {
876 unsigned int interval0_esit_payload;
877 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
Sarah Sharpc29eea62011-09-02 11:05:52 -0700878 /* Includes reserved bandwidth for async endpoints */
879 unsigned int bw_used;
Sarah Sharp2b698992011-09-13 16:41:13 -0700880 unsigned int ss_bw_in;
881 unsigned int ss_bw_out;
Sarah Sharp839c8172011-09-02 11:05:47 -0700882};
883
884
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700885struct xhci_virt_device {
Andiry Xu64927732010-10-14 07:22:45 -0700886 struct usb_device *udev;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700887 /*
888 * Commands to the hardware are passed an "input context" that
889 * tells the hardware what to change in its data structures.
890 * The hardware will return changes in an "output context" that
891 * software must allocate for the hardware. We need to keep
892 * track of input and output contexts separately because
893 * these commands might fail and we don't trust the hardware.
894 */
John Yound115b042009-07-27 12:05:15 -0700895 struct xhci_container_ctx *out_ctx;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700896 /* Used for addressing devices and configuration changes */
John Yound115b042009-07-27 12:05:15 -0700897 struct xhci_container_ctx *in_ctx;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800898 /* Rings saved to ensure old alt settings can be re-instated */
899 struct xhci_ring **ring_cache;
900 int num_rings_cached;
Andiry Xuc8d4af82010-10-14 07:22:51 -0700901 /* Store xHC assigned device address */
902 int address;
Sarah Sharp74f9fe22009-12-03 09:44:29 -0800903#define XHCI_MAX_RINGS_CACHED 31
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700904 struct xhci_virt_ep eps[31];
Sarah Sharpf94e01862009-04-27 19:58:38 -0700905 struct completion cmd_completion;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700906 /* Status of the last command issued for this device */
907 u32 cmd_status;
Sarah Sharp913a8a32009-09-04 10:53:13 -0700908 struct list_head cmd_list;
Sarah Sharpfe301822011-09-02 11:05:41 -0700909 u8 fake_port;
Sarah Sharp66381752011-09-02 11:05:45 -0700910 u8 real_port;
Sarah Sharp839c8172011-09-02 11:05:47 -0700911 struct xhci_interval_bw_table *bw_table;
912 struct xhci_tt_bw_info *tt_info;
913};
914
915/*
916 * For each roothub, keep track of the bandwidth information for each periodic
917 * interval.
918 *
919 * If a high speed hub is attached to the roothub, each TT associated with that
920 * hub is a separate bandwidth domain. The interval information for the
921 * endpoints on the devices under that TT will appear in the TT structure.
922 */
923struct xhci_root_port_bw_info {
924 struct list_head tts;
925 unsigned int num_active_tts;
926 struct xhci_interval_bw_table bw_table;
927};
928
929struct xhci_tt_bw_info {
930 struct list_head tt_list;
931 int slot_id;
932 int ttport;
933 struct xhci_interval_bw_table bw_table;
934 int active_eps;
Sarah Sharp3ffbba92009-04-27 19:57:38 -0700935};
936
937
Sarah Sharpa74588f2009-04-27 19:53:42 -0700938/**
939 * struct xhci_device_context_array
940 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
941 */
942struct xhci_device_context_array {
943 /* 64-bit device addresses; we only write 32-bit addresses */
Matt Evans28ccd292011-03-29 13:40:46 +1100944 __le64 dev_context_ptrs[MAX_HC_SLOTS];
Sarah Sharpa74588f2009-04-27 19:53:42 -0700945 /* private xHCD pointers */
946 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -0700947};
Sarah Sharpa74588f2009-04-27 19:53:42 -0700948/* TODO: write function to set the 64-bit device DMA address */
949/*
950 * TODO: change this to be dynamically sized at HC mem init time since the HC
951 * might not be able to handle the maximum number of devices possible.
952 */
953
954
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700955struct xhci_transfer_event {
956 /* 64-bit buffer address, or immediate data */
Matt Evans28ccd292011-03-29 13:40:46 +1100957 __le64 buffer;
958 __le32 transfer_len;
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700959 /* This field is interpreted differently based on the type of TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100960 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -0700961};
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700962
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -0700963/** Transfer Event bit fields **/
964#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
965
Sarah Sharp0ebbab32009-04-27 19:52:34 -0700966/* Completion Code - only applicable for some types of TRBs */
967#define COMP_CODE_MASK (0xff << 24)
968#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
969#define COMP_SUCCESS 1
970/* Data Buffer Error */
971#define COMP_DB_ERR 2
972/* Babble Detected Error */
973#define COMP_BABBLE 3
974/* USB Transaction Error */
975#define COMP_TX_ERR 4
976/* TRB Error - some TRB field is invalid */
977#define COMP_TRB_ERR 5
978/* Stall Error - USB device is stalled */
979#define COMP_STALL 6
980/* Resource Error - HC doesn't have memory for that device configuration */
981#define COMP_ENOMEM 7
982/* Bandwidth Error - not enough room in schedule for this dev config */
983#define COMP_BW_ERR 8
984/* No Slots Available Error - HC ran out of device slots */
985#define COMP_ENOSLOTS 9
986/* Invalid Stream Type Error */
987#define COMP_STREAM_ERR 10
988/* Slot Not Enabled Error - doorbell rung for disabled device slot */
989#define COMP_EBADSLT 11
990/* Endpoint Not Enabled Error */
991#define COMP_EBADEP 12
992/* Short Packet */
993#define COMP_SHORT_TX 13
994/* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
995#define COMP_UNDERRUN 14
996/* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
997#define COMP_OVERRUN 15
998/* Virtual Function Event Ring Full Error */
999#define COMP_VF_FULL 16
1000/* Parameter Error - Context parameter is invalid */
1001#define COMP_EINVAL 17
1002/* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
1003#define COMP_BW_OVER 18
1004/* Context State Error - illegal context state transition requested */
1005#define COMP_CTX_STATE 19
1006/* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
1007#define COMP_PING_ERR 20
1008/* Event Ring is full */
1009#define COMP_ER_FULL 21
Alex Hef6ba6fe2011-06-08 18:34:06 +08001010/* Incompatible Device Error */
1011#define COMP_DEV_ERR 22
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001012/* Missed Service Error - HC couldn't service an isoc ep within interval */
1013#define COMP_MISSED_INT 23
1014/* Successfully stopped command ring */
1015#define COMP_CMD_STOP 24
1016/* Successfully aborted current command and stopped command ring */
1017#define COMP_CMD_ABORT 25
1018/* Stopped - transfer was terminated by a stop endpoint command */
1019#define COMP_STOP 26
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001020/* Same as COMP_EP_STOPPED, but the transferred length in the event is invalid */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001021#define COMP_STOP_INVAL 27
1022/* Control Abort Error - Debug Capability - control pipe aborted */
1023#define COMP_DBG_ABORT 28
Alex He1bb73a82011-05-05 18:14:12 +08001024/* Max Exit Latency Too Large Error */
1025#define COMP_MEL_ERR 29
1026/* TRB type 30 reserved */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001027/* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
1028#define COMP_BUFF_OVER 31
1029/* Event Lost Error - xHC has an "internal event overrun condition" */
1030#define COMP_ISSUES 32
1031/* Undefined Error - reported when other error codes don't apply */
1032#define COMP_UNKNOWN 33
1033/* Invalid Stream ID Error */
1034#define COMP_STRID_ERR 34
1035/* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001036#define COMP_2ND_BW_ERR 35
1037/* Split Transaction Error */
1038#define COMP_SPLIT_ERR 36
1039
1040struct xhci_link_trb {
1041 /* 64-bit segment pointer*/
Matt Evans28ccd292011-03-29 13:40:46 +11001042 __le64 segment_ptr;
1043 __le32 intr_target;
1044 __le32 control;
Sarah Sharp98441972009-05-14 11:44:18 -07001045};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001046
1047/* control bitfields */
1048#define LINK_TOGGLE (0x1<<1)
1049
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001050/* Command completion event TRB */
1051struct xhci_event_cmd {
1052 /* Pointer to command TRB, or the value passed by the event data trb */
Matt Evans28ccd292011-03-29 13:40:46 +11001053 __le64 cmd_trb;
1054 __le32 status;
1055 __le32 flags;
Sarah Sharp98441972009-05-14 11:44:18 -07001056};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001057
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001058/* flags bitmasks */
1059/* bits 16:23 are the virtual function ID */
1060/* bits 24:31 are the slot ID */
1061#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1062#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001063
Sarah Sharpae636742009-04-29 19:02:31 -07001064/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1065#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1066#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1067
Andiry Xube88fe42010-10-14 07:22:57 -07001068#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1069#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1070#define LAST_EP_INDEX 30
1071
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001072/* Set TR Dequeue Pointer command TRB fields */
1073#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1074#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
1075
Sarah Sharpae636742009-04-29 19:02:31 -07001076
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001077/* Port Status Change Event TRB fields */
1078/* Port ID - bits 31:24 */
1079#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1080
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001081/* Normal TRB fields */
1082/* transfer_len bitmasks - bits 0:16 */
1083#define TRB_LEN(p) ((p) & 0x1ffff)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001084/* Interrupter Target - which MSI-X vector to target the completion event at */
1085#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1086#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07001087#define TRB_TBC(p) (((p) & 0x3) << 7)
Sarah Sharpb61d3782011-04-19 17:43:33 -07001088#define TRB_TLBPC(p) (((p) & 0xf) << 16)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001089
1090/* Cycle bit - indicates TRB ownership by HC or HCD */
1091#define TRB_CYCLE (1<<0)
1092/*
1093 * Force next event data TRB to be evaluated before task switch.
1094 * Used to pass OS data back after a TD completes.
1095 */
1096#define TRB_ENT (1<<1)
1097/* Interrupt on short packet */
1098#define TRB_ISP (1<<2)
1099/* Set PCIe no snoop attribute */
1100#define TRB_NO_SNOOP (1<<3)
1101/* Chain multiple TRBs into a TD */
1102#define TRB_CHAIN (1<<4)
1103/* Interrupt on completion */
1104#define TRB_IOC (1<<5)
1105/* The buffer pointer contains immediate data */
1106#define TRB_IDT (1<<6)
1107
Andiry Xuad106f22011-05-05 18:14:02 +08001108/* Block Event Interrupt */
1109#define TRB_BEI (1<<9)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001110
1111/* Control transfer TRB specific fields */
1112#define TRB_DIR_IN (1<<16)
Andiry Xub83cdc82011-05-05 18:13:56 +08001113#define TRB_TX_TYPE(p) ((p) << 16)
1114#define TRB_DATA_OUT 2
1115#define TRB_DATA_IN 3
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001116
Andiry Xu04e51902010-07-22 15:23:39 -07001117/* Isochronous TRB specific fields */
1118#define TRB_SIA (1<<31)
1119
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001120struct xhci_generic_trb {
Matt Evans28ccd292011-03-29 13:40:46 +11001121 __le32 field[4];
Sarah Sharp98441972009-05-14 11:44:18 -07001122};
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001123
1124union xhci_trb {
1125 struct xhci_link_trb link;
1126 struct xhci_transfer_event trans_event;
1127 struct xhci_event_cmd event_cmd;
1128 struct xhci_generic_trb generic;
1129};
1130
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001131/* TRB bit mask */
1132#define TRB_TYPE_BITMASK (0xfc00)
1133#define TRB_TYPE(p) ((p) << 10)
Sarah Sharp02386342010-05-24 13:25:28 -07001134#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001135/* TRB type IDs */
1136/* bulk, interrupt, isoc scatter/gather, and control data stage */
1137#define TRB_NORMAL 1
1138/* setup stage for control transfers */
1139#define TRB_SETUP 2
1140/* data stage for control transfers */
1141#define TRB_DATA 3
1142/* status stage for control transfers */
1143#define TRB_STATUS 4
1144/* isoc transfers */
1145#define TRB_ISOC 5
1146/* TRB for linking ring segments */
1147#define TRB_LINK 6
1148#define TRB_EVENT_DATA 7
1149/* Transfer Ring No-op (not for the command ring) */
1150#define TRB_TR_NOOP 8
1151/* Command TRBs */
1152/* Enable Slot Command */
1153#define TRB_ENABLE_SLOT 9
1154/* Disable Slot Command */
1155#define TRB_DISABLE_SLOT 10
1156/* Address Device Command */
1157#define TRB_ADDR_DEV 11
1158/* Configure Endpoint Command */
1159#define TRB_CONFIG_EP 12
1160/* Evaluate Context Command */
1161#define TRB_EVAL_CONTEXT 13
Sarah Sharpa1587d92009-07-27 12:03:15 -07001162/* Reset Endpoint Command */
1163#define TRB_RESET_EP 14
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001164/* Stop Transfer Ring Command */
1165#define TRB_STOP_RING 15
1166/* Set Transfer Ring Dequeue Pointer Command */
1167#define TRB_SET_DEQ 16
1168/* Reset Device Command */
1169#define TRB_RESET_DEV 17
1170/* Force Event Command (opt) */
1171#define TRB_FORCE_EVENT 18
1172/* Negotiate Bandwidth Command (opt) */
1173#define TRB_NEG_BANDWIDTH 19
1174/* Set Latency Tolerance Value Command (opt) */
1175#define TRB_SET_LT 20
1176/* Get port bandwidth Command */
1177#define TRB_GET_BW 21
1178/* Force Header Command - generate a transaction or link management packet */
1179#define TRB_FORCE_HEADER 22
1180/* No-op Command - not for transfer rings */
1181#define TRB_CMD_NOOP 23
1182/* TRB IDs 24-31 reserved */
1183/* Event TRBS */
1184/* Transfer Event */
1185#define TRB_TRANSFER 32
1186/* Command Completion Event */
1187#define TRB_COMPLETION 33
1188/* Port Status Change Event */
1189#define TRB_PORT_STATUS 34
1190/* Bandwidth Request Event (opt) */
1191#define TRB_BANDWIDTH_EVENT 35
1192/* Doorbell Event (opt) */
1193#define TRB_DOORBELL 36
1194/* Host Controller Event */
1195#define TRB_HC_EVENT 37
1196/* Device Notification Event - device sent function wake notification */
1197#define TRB_DEV_NOTE 38
1198/* MFINDEX Wrap Event - microframe counter wrapped */
1199#define TRB_MFINDEX_WRAP 39
1200/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1201
Sarah Sharp02386342010-05-24 13:25:28 -07001202/* Nec vendor-specific command completion event. */
1203#define TRB_NEC_CMD_COMP 48
1204/* Get NEC firmware revision. */
1205#define TRB_NEC_GET_FW 49
1206
Matt Evansf5960b62011-06-01 10:22:55 +10001207#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1208/* Above, but for __le32 types -- can avoid work by swapping constants: */
1209#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1210 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1211#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1212 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1213
Sarah Sharp02386342010-05-24 13:25:28 -07001214#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1215#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1216
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001217/*
1218 * TRBS_PER_SEGMENT must be a multiple of 4,
1219 * since the command ring is 64-byte aligned.
1220 * It must also be greater than 16.
1221 */
1222#define TRBS_PER_SEGMENT 64
Sarah Sharp913a8a32009-09-04 10:53:13 -07001223/* Allow two commands + a link TRB, along with any reserved command TRBs */
1224#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001225#define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
Felipe Balbi8d3709f2012-01-27 16:19:15 +02001226#define SEGMENT_SHIFT (__ffs(SEGMENT_SIZE))
Sarah Sharpb10de142009-04-27 19:58:50 -07001227/* TRB buffer pointers can't cross 64KB boundaries */
1228#define TRB_MAX_BUFF_SHIFT 16
1229#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001230
1231struct xhci_segment {
1232 union xhci_trb *trbs;
1233 /* private to HCD */
1234 struct xhci_segment *next;
1235 dma_addr_t dma;
Sarah Sharp98441972009-05-14 11:44:18 -07001236};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001237
Sarah Sharpae636742009-04-29 19:02:31 -07001238struct xhci_td {
1239 struct list_head td_list;
1240 struct list_head cancelled_td_list;
1241 struct urb *urb;
1242 struct xhci_segment *start_seg;
1243 union xhci_trb *first_trb;
1244 union xhci_trb *last_trb;
1245};
1246
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001247struct xhci_dequeue_state {
1248 struct xhci_segment *new_deq_seg;
1249 union xhci_trb *new_deq_ptr;
1250 int new_cycle_state;
1251};
1252
Andiry Xu3b72fca2012-03-05 17:49:32 +08001253enum xhci_ring_type {
1254 TYPE_CTRL = 0,
1255 TYPE_ISOC,
1256 TYPE_BULK,
1257 TYPE_INTR,
1258 TYPE_STREAM,
1259 TYPE_COMMAND,
1260 TYPE_EVENT,
1261};
1262
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001263struct xhci_ring {
1264 struct xhci_segment *first_seg;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001265 struct xhci_segment *last_seg;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001266 union xhci_trb *enqueue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001267 struct xhci_segment *enq_seg;
1268 unsigned int enq_updates;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001269 union xhci_trb *dequeue;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001270 struct xhci_segment *deq_seg;
1271 unsigned int deq_updates;
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001272 struct list_head td_list;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001273 /*
1274 * Write the cycle state into the TRB cycle field to give ownership of
1275 * the TRB to the host controller (if we are the producer), or to check
1276 * if we own the TRB (if we are the consumer). See section 4.9.1.
1277 */
1278 u32 cycle_state;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001279 unsigned int stream_id;
Andiry Xu3fe4fe02012-03-05 17:49:33 +08001280 unsigned int num_segs;
Andiry Xub008df62012-03-05 17:49:34 +08001281 unsigned int num_trbs_free;
1282 unsigned int num_trbs_free_temp;
Andiry Xu3b72fca2012-03-05 17:49:32 +08001283 enum xhci_ring_type type;
Sarah Sharpad808332011-05-25 10:43:56 -07001284 bool last_td_was_short;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001285};
1286
1287struct xhci_erst_entry {
1288 /* 64-bit event ring segment address */
Matt Evans28ccd292011-03-29 13:40:46 +11001289 __le64 seg_addr;
1290 __le32 seg_size;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001291 /* Set to zero */
Matt Evans28ccd292011-03-29 13:40:46 +11001292 __le32 rsvd;
Sarah Sharp98441972009-05-14 11:44:18 -07001293};
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001294
1295struct xhci_erst {
1296 struct xhci_erst_entry *entries;
1297 unsigned int num_entries;
1298 /* xhci->event_ring keeps track of segment dma addresses */
1299 dma_addr_t erst_dma_addr;
1300 /* Num entries the ERST can contain */
1301 unsigned int erst_size;
1302};
1303
John Youn254c80a2009-07-27 12:05:03 -07001304struct xhci_scratchpad {
1305 u64 *sp_array;
1306 dma_addr_t sp_dma;
1307 void **sp_buffers;
1308 dma_addr_t *sp_dma_buffers;
1309};
1310
Andiry Xu8e51adc2010-07-22 15:23:31 -07001311struct urb_priv {
1312 int length;
1313 int td_cnt;
1314 struct xhci_td *td[0];
1315};
1316
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001317/*
1318 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1319 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1320 * meaning 64 ring segments.
1321 * Initial allocated size of the ERST, in number of entries */
1322#define ERST_NUM_SEGS 1
1323/* Initial allocated size of the ERST, in number of entries */
1324#define ERST_SIZE 64
1325/* Initial number of event segment rings allocated */
1326#define ERST_ENTRIES 1
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001327/* Poll every 60 seconds */
1328#define POLL_TIMEOUT 60
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001329/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1330#define XHCI_STOP_EP_CMD_TIMEOUT 5
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001331/* XXX: Make these module parameters */
1332
Andiry Xu5535b1d2010-10-14 07:23:06 -07001333struct s3_save {
1334 u32 command;
1335 u32 dev_nt;
1336 u64 dcbaa_ptr;
1337 u32 config_reg;
1338 u32 irq_pending;
1339 u32 irq_control;
1340 u32 erst_size;
1341 u64 erst_base;
1342 u64 erst_dequeue;
1343};
Sarah Sharp74c68742009-04-27 19:52:22 -07001344
Andiry Xu95743232011-09-23 14:19:51 -07001345/* Use for lpm */
1346struct dev_info {
1347 u32 dev_id;
1348 struct list_head list;
1349};
1350
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001351struct xhci_bus_state {
1352 unsigned long bus_suspended;
1353 unsigned long next_statechange;
1354
1355 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1356 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1357 u32 port_c_suspend;
1358 u32 suspended_ports;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001359 u32 port_remote_wakeup;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001360 unsigned long resume_done[USB_MAXCHILDREN];
1361};
1362
1363static inline unsigned int hcd_index(struct usb_hcd *hcd)
1364{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001365 if (hcd->speed == HCD_USB3)
1366 return 0;
1367 else
1368 return 1;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001369}
1370
Sarah Sharp05103112011-06-28 15:50:19 -07001371/* There is one xhci_hcd structure per controller */
Sarah Sharp74c68742009-04-27 19:52:22 -07001372struct xhci_hcd {
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001373 struct usb_hcd *main_hcd;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001374 struct usb_hcd *shared_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001375 /* glue to PCI and HCD framework */
1376 struct xhci_cap_regs __iomem *cap_regs;
1377 struct xhci_op_regs __iomem *op_regs;
1378 struct xhci_run_regs __iomem *run_regs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001379 struct xhci_doorbell_array __iomem *dba;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001380 /* Our HCD's current interrupter register set */
Sarah Sharp98441972009-05-14 11:44:18 -07001381 struct xhci_intr_reg __iomem *ir_set;
Sarah Sharp74c68742009-04-27 19:52:22 -07001382
1383 /* Cached register copies of read-only HC data */
1384 __u32 hcs_params1;
1385 __u32 hcs_params2;
1386 __u32 hcs_params3;
1387 __u32 hcc_params;
1388
1389 spinlock_t lock;
1390
1391 /* packed release number */
1392 u8 sbrn;
1393 u16 hci_version;
1394 u8 max_slots;
1395 u8 max_interrupters;
1396 u8 max_ports;
1397 u8 isoc_threshold;
1398 int event_ring_max;
1399 int addr_64;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001400 /* 4KB min, 128MB max */
Sarah Sharp74c68742009-04-27 19:52:22 -07001401 int page_size;
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001402 /* Valid values are 12 to 20, inclusive */
1403 int page_shift;
Dong Nguyen43b86af2010-07-21 16:56:08 -07001404 /* msi-x vectors */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001405 int msix_count;
1406 struct msix_entry *msix_entries;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001407 /* data structures */
Sarah Sharpa74588f2009-04-27 19:53:42 -07001408 struct xhci_device_context_array *dcbaa;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001409 struct xhci_ring *cmd_ring;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001410 unsigned int cmd_ring_reserved_trbs;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001411 struct xhci_ring *event_ring;
1412 struct xhci_erst erst;
John Youn254c80a2009-07-27 12:05:03 -07001413 /* Scratchpad */
1414 struct xhci_scratchpad *scratchpad;
Andiry Xu95743232011-09-23 14:19:51 -07001415 /* Store LPM test failed devices' information */
1416 struct list_head lpm_failed_devs;
John Youn254c80a2009-07-27 12:05:03 -07001417
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001418 /* slot enabling and address device helpers */
1419 struct completion addr_dev;
1420 int slot_id;
1421 /* Internal mirror of the HW's dcbaa */
1422 struct xhci_virt_device *devs[MAX_HC_SLOTS];
Sarah Sharp839c8172011-09-02 11:05:47 -07001423 /* For keeping track of bandwidth domains per roothub. */
1424 struct xhci_root_port_bw_info *rh_bw;
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001425
1426 /* DMA pools */
1427 struct dma_pool *device_pool;
1428 struct dma_pool *segment_pool;
Sarah Sharp8df75f42010-04-02 15:34:16 -07001429 struct dma_pool *small_streams_pool;
1430 struct dma_pool *medium_streams_pool;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001431
1432#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1433 /* Poll the rings - for debugging */
1434 struct timer_list event_ring_timer;
1435 int zombie;
1436#endif
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001437 /* Host controller watchdog timer structures */
1438 unsigned int xhc_state;
Andiry Xu9777e3c2010-10-14 07:23:03 -07001439
Andiry Xu9777e3c2010-10-14 07:23:03 -07001440 u32 command;
Andiry Xu5535b1d2010-10-14 07:23:06 -07001441 struct s3_save s3;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001442/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1443 *
1444 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1445 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1446 * that sees this status (other than the timer that set it) should stop touching
1447 * hardware immediately. Interrupt handlers should return immediately when
1448 * they see this status (any time they drop and re-acquire xhci->lock).
1449 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1450 * putting the TD on the canceled list, etc.
1451 *
1452 * There are no reports of xHCI host controllers that display this issue.
1453 */
1454#define XHCI_STATE_DYING (1 << 0)
Sarah Sharpc6cc27c2011-03-11 10:20:58 -08001455#define XHCI_STATE_HALTED (1 << 1)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001456 /* Statistics */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001457 int error_bitmask;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001458 unsigned int quirks;
1459#define XHCI_LINK_TRB_QUIRK (1 << 0)
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001460#define XHCI_RESET_EP_QUIRK (1 << 1)
Sarah Sharp02386342010-05-24 13:25:28 -07001461#define XHCI_NEC_HOST (1 << 2)
Andiry Xuc41136b2011-03-22 17:08:14 +08001462#define XHCI_AMD_PLL_FIX (1 << 3)
Sarah Sharpad808332011-05-25 10:43:56 -07001463#define XHCI_SPURIOUS_SUCCESS (1 << 4)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001464/*
1465 * Certain Intel host controllers have a limit to the number of endpoint
1466 * contexts they can handle. Ideally, they would signal that they can't handle
1467 * anymore endpoint contexts by returning a Resource Error for the Configure
1468 * Endpoint command, but they don't. Instead they expect software to keep track
1469 * of the number of active endpoints for them, across configure endpoint
1470 * commands, reset device commands, disable slot commands, and address device
1471 * commands.
1472 */
1473#define XHCI_EP_LIMIT_QUIRK (1 << 5)
Sarah Sharpf5182b42011-06-02 11:33:02 -07001474#define XHCI_BROKEN_MSI (1 << 6)
Maarten Lankhorstc877b3b2011-06-15 23:47:21 +02001475#define XHCI_RESET_ON_RESUME (1 << 7)
Sarah Sharpc29eea62011-09-02 11:05:52 -07001476#define XHCI_SW_BW_CHECKING (1 << 8)
Andiry Xu7e393a82011-09-23 14:19:54 -07001477#define XHCI_AMD_0x96_HOST (1 << 9)
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001478 unsigned int num_active_eps;
1479 unsigned int limit_active_eps;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001480 /* There are two roothubs to keep track of bus suspend info for */
1481 struct xhci_bus_state bus_state[2];
Sarah Sharpda6699c2010-10-26 16:47:13 -07001482 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1483 u8 *port_array;
1484 /* Array of pointers to USB 3.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001485 __le32 __iomem **usb3_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001486 unsigned int num_usb3_ports;
1487 /* Array of pointers to USB 2.0 PORTSC registers */
Matt Evans28ccd292011-03-29 13:40:46 +11001488 __le32 __iomem **usb2_ports;
Sarah Sharpda6699c2010-10-26 16:47:13 -07001489 unsigned int num_usb2_ports;
Andiry Xufc71ff72011-09-23 14:19:51 -07001490 /* support xHCI 0.96 spec USB2 software LPM */
1491 unsigned sw_lpm_support:1;
1492 /* support xHCI 1.0 spec USB2 hardware LPM */
1493 unsigned hw_lpm_support:1;
Sarah Sharp74c68742009-04-27 19:52:22 -07001494};
1495
1496/* convert between an HCD pointer and the corresponding EHCI_HCD */
1497static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1498{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001499 return *((struct xhci_hcd **) (hcd->hcd_priv));
Sarah Sharp74c68742009-04-27 19:52:22 -07001500}
1501
1502static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1503{
Sarah Sharpb02d0ed2010-10-26 11:03:44 -07001504 return xhci->main_hcd;
Sarah Sharp74c68742009-04-27 19:52:22 -07001505}
1506
1507#ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
1508#define XHCI_DEBUG 1
1509#else
1510#define XHCI_DEBUG 0
1511#endif
1512
1513#define xhci_dbg(xhci, fmt, args...) \
1514 do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1515#define xhci_info(xhci, fmt, args...) \
1516 do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
1517#define xhci_err(xhci, fmt, args...) \
1518 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1519#define xhci_warn(xhci, fmt, args...) \
1520 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1521
1522/* TODO: copied from ehci.h - can be refactored? */
1523/* xHCI spec says all registers are little endian */
1524static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +11001525 __le32 __iomem *regs)
Sarah Sharp74c68742009-04-27 19:52:22 -07001526{
1527 return readl(regs);
1528}
Greg Kroah-Hartman045f1232009-04-29 19:12:44 -07001529static inline void xhci_writel(struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +11001530 const unsigned int val, __le32 __iomem *regs)
Sarah Sharp74c68742009-04-27 19:52:22 -07001531{
Sarah Sharp74c68742009-04-27 19:52:22 -07001532 writel(val, regs);
1533}
1534
Sarah Sharp8e595a52009-07-27 12:03:31 -07001535/*
1536 * Registers should always be accessed with double word or quad word accesses.
1537 *
1538 * Some xHCI implementations may support 64-bit address pointers. Registers
1539 * with 64-bit address pointers should be written to with dword accesses by
1540 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1541 * xHCI implementations that do not support 64-bit address pointers will ignore
1542 * the high dword, and write order is irrelevant.
1543 */
1544static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +11001545 __le64 __iomem *regs)
Sarah Sharp8e595a52009-07-27 12:03:31 -07001546{
1547 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1548 u64 val_lo = readl(ptr);
1549 u64 val_hi = readl(ptr + 1);
1550 return val_lo + (val_hi << 32);
1551}
1552static inline void xhci_write_64(struct xhci_hcd *xhci,
Matt Evans28ccd292011-03-29 13:40:46 +11001553 const u64 val, __le64 __iomem *regs)
Sarah Sharp8e595a52009-07-27 12:03:31 -07001554{
1555 __u32 __iomem *ptr = (__u32 __iomem *) regs;
1556 u32 val_lo = lower_32_bits(val);
1557 u32 val_hi = upper_32_bits(val);
1558
Sarah Sharp8e595a52009-07-27 12:03:31 -07001559 writel(val_lo, ptr);
1560 writel(val_hi, ptr + 1);
1561}
1562
Sarah Sharpb0567b32009-08-07 14:04:36 -07001563static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1564{
Sebastian Andrzej Siewiord7826592011-09-13 16:41:10 -07001565 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
Sarah Sharpb0567b32009-08-07 14:04:36 -07001566}
1567
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001568/* xHCI debugging */
Dmitry Torokhov09ece302011-02-08 16:29:33 -08001569void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001570void xhci_print_registers(struct xhci_hcd *xhci);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001571void xhci_dbg_regs(struct xhci_hcd *xhci);
1572void xhci_print_run_regs(struct xhci_hcd *xhci);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001573void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
1574void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001575void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
Sarah Sharp0ebbab32009-04-27 19:52:34 -07001576void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
1577void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1578void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001579void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
John Yound115b042009-07-27 12:05:15 -07001580void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
Sarah Sharp9c9a7dbf2010-01-04 12:20:17 -08001581char *xhci_get_slot_state(struct xhci_hcd *xhci,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001582 struct xhci_container_ctx *ctx);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001583void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
1584 unsigned int slot_id, unsigned int ep_index,
1585 struct xhci_virt_ep *ep);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001586
Uwe Kleine-Koenig3dbda772009-07-23 08:31:31 +02001587/* xHCI memory management */
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001588void xhci_mem_cleanup(struct xhci_hcd *xhci);
1589int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001590void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1591int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1592int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
Sarah Sharp2d1ee592010-07-09 17:08:54 +02001593void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1594 struct usb_device *udev);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001595unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001596unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001597unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
1598unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001599void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
Sarah Sharp2e279802011-09-02 11:05:50 -07001600void xhci_drop_ep_from_interval_table(struct xhci_hcd *xhci,
1601 struct xhci_bw_info *ep_bw,
1602 struct xhci_interval_bw_table *bw_table,
1603 struct usb_device *udev,
1604 struct xhci_virt_ep *virt_ep,
1605 struct xhci_tt_bw_info *tt_info);
1606void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1607 struct xhci_virt_device *virt_dev,
1608 int old_active_eps);
Sarah Sharp9af5d712011-09-02 11:05:48 -07001609void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1610void xhci_update_bw_info(struct xhci_hcd *xhci,
1611 struct xhci_container_ctx *in_ctx,
1612 struct xhci_input_control_ctx *ctrl_ctx,
1613 struct xhci_virt_device *virt_dev);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001614void xhci_endpoint_copy(struct xhci_hcd *xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001615 struct xhci_container_ctx *in_ctx,
1616 struct xhci_container_ctx *out_ctx,
1617 unsigned int ep_index);
1618void xhci_slot_copy(struct xhci_hcd *xhci,
1619 struct xhci_container_ctx *in_ctx,
1620 struct xhci_container_ctx *out_ctx);
Sarah Sharpf88ba782009-05-14 11:44:22 -07001621int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1622 struct usb_device *udev, struct usb_host_endpoint *ep,
1623 gfp_t mem_flags);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001624void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
Andiry Xu8dfec612012-03-05 17:49:37 +08001625int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1626 unsigned int num_trbs, gfp_t flags);
Sarah Sharp412566b2009-12-09 15:59:01 -08001627void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
1628 struct xhci_virt_device *virt_dev,
1629 unsigned int ep_index);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001630struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1631 unsigned int num_stream_ctxs,
1632 unsigned int num_streams, gfp_t flags);
1633void xhci_free_stream_info(struct xhci_hcd *xhci,
1634 struct xhci_stream_info *stream_info);
1635void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1636 struct xhci_ep_ctx *ep_ctx,
1637 struct xhci_stream_info *stream_info);
1638void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
1639 struct xhci_ep_ctx *ep_ctx,
1640 struct xhci_virt_ep *ep);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001641void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
1642 struct xhci_virt_device *virt_dev, bool drop_control_ep);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001643struct xhci_ring *xhci_dma_to_transfer_ring(
1644 struct xhci_virt_ep *ep,
1645 u64 address);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001646struct xhci_ring *xhci_stream_id_to_ring(
1647 struct xhci_virt_device *dev,
1648 unsigned int ep_index,
1649 unsigned int stream_id);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001650struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
Sarah Sharpa1d78c12009-12-09 15:59:03 -08001651 bool allocate_in_ctx, bool allocate_completion,
1652 gfp_t mem_flags);
Andiry Xu8e51adc2010-07-22 15:23:31 -07001653void xhci_urb_free_priv(struct xhci_hcd *xhci, struct urb_priv *urb_priv);
Sarah Sharp913a8a32009-09-04 10:53:13 -07001654void xhci_free_command(struct xhci_hcd *xhci,
1655 struct xhci_command *command);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001656
1657#ifdef CONFIG_PCI
1658/* xHCI PCI glue */
1659int xhci_register_pci(void);
1660void xhci_unregister_pci(void);
Sebastian Andrzej Siewior0cc47d52011-09-23 14:20:02 -07001661#else
1662static inline int xhci_register_pci(void) { return 0; }
1663static inline void xhci_unregister_pci(void) {}
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001664#endif
1665
Sebastian Andrzej Siewior3429e912012-03-13 16:57:41 +02001666#if defined(CONFIG_USB_XHCI_PLATFORM) \
1667 || defined(CONFIG_USB_XHCI_PLATFORM_MODULE)
1668int xhci_register_plat(void);
1669void xhci_unregister_plat(void);
1670#else
1671static inline int xhci_register_plat(void)
1672{ return 0; }
1673static inline void xhci_unregister_plat(void)
1674{ }
1675#endif
1676
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001677/* xHCI host controller glue */
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001678typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
Sarah Sharp4f0f0ba2009-10-27 10:56:33 -07001679void xhci_quiesce(struct xhci_hcd *xhci);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001680int xhci_halt(struct xhci_hcd *xhci);
1681int xhci_reset(struct xhci_hcd *xhci);
1682int xhci_init(struct usb_hcd *hcd);
1683int xhci_run(struct usb_hcd *hcd);
1684void xhci_stop(struct usb_hcd *hcd);
1685void xhci_shutdown(struct usb_hcd *hcd);
Sebastian Andrzej Siewior552e0c42011-09-23 14:20:01 -07001686int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
Sarah Sharp436a3892010-10-15 14:59:15 -07001687
1688#ifdef CONFIG_PM
Andiry Xu5535b1d2010-10-14 07:23:06 -07001689int xhci_suspend(struct xhci_hcd *xhci);
1690int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
Sarah Sharp436a3892010-10-15 14:59:15 -07001691#else
1692#define xhci_suspend NULL
1693#define xhci_resume NULL
1694#endif
1695
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001696int xhci_get_frame(struct usb_hcd *hcd);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001697irqreturn_t xhci_irq(struct usb_hcd *hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07001698irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001699int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
1700void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp839c8172011-09-02 11:05:47 -07001701int xhci_alloc_tt_info(struct xhci_hcd *xhci,
1702 struct xhci_virt_device *virt_dev,
1703 struct usb_device *hdev,
1704 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharp8df75f42010-04-02 15:34:16 -07001705int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
1706 struct usb_host_endpoint **eps, unsigned int num_eps,
1707 unsigned int num_streams, gfp_t mem_flags);
1708int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
1709 struct usb_host_endpoint **eps, unsigned int num_eps,
1710 gfp_t mem_flags);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001711int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu95743232011-09-23 14:19:51 -07001712int xhci_update_device(struct usb_hcd *hcd, struct usb_device *udev);
Andiry Xu65580b432011-09-23 14:19:52 -07001713int xhci_set_usb2_hardware_lpm(struct usb_hcd *hcd,
1714 struct usb_device *udev, int enable);
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001715int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
1716 struct usb_tt *tt, gfp_t mem_flags);
Sarah Sharpd0e96f5a2009-04-27 19:58:01 -07001717int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
1718int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001719int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
1720int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001721void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
Andiry Xuf0615c42010-10-14 07:22:48 -07001722int xhci_discover_or_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001723int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
1724void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001725
1726/* xHCI ring, segment, TRB, and TD functions */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001727dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
Sarah Sharp6648f292009-11-09 13:35:23 -08001728struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1729 union xhci_trb *start_trb, union xhci_trb *end_trb,
1730 dma_addr_t suspect_dma);
Sarah Sharpb45b5062009-12-09 15:59:06 -08001731int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001732void xhci_ring_cmd_db(struct xhci_hcd *xhci);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001733int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
1734int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1735 u32 slot_id);
Sarah Sharp02386342010-05-24 13:25:28 -07001736int xhci_queue_vendor_command(struct xhci_hcd *xhci,
1737 u32 field1, u32 field2, u32 field3, u32 field4);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001738int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07001739 unsigned int ep_index, int suspend);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001740int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1741 int slot_id, unsigned int ep_index);
1742int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1743 int slot_id, unsigned int ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07001744int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
1745 int slot_id, unsigned int ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07001746int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
1747 struct urb *urb, int slot_id, unsigned int ep_index);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001748int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001749 u32 slot_id, bool command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07001750int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
1751 u32 slot_id);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001752int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
1753 unsigned int ep_index);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001754int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001755void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
1756 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001757 unsigned int stream_id, struct xhci_td *cur_td,
1758 struct xhci_dequeue_state *state);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07001759void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001760 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001761 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001762 struct xhci_dequeue_state *deq_state);
Sarah Sharp82d10092009-08-07 14:04:52 -07001763void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001764 struct usb_device *udev, unsigned int ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001765void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
1766 unsigned int slot_id, unsigned int ep_index,
1767 struct xhci_dequeue_state *deq_state);
Sarah Sharp6f5165c2009-10-27 10:57:01 -07001768void xhci_stop_endpoint_command_watchdog(unsigned long arg);
Andiry Xube88fe42010-10-14 07:22:57 -07001769void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
1770 unsigned int ep_index, unsigned int stream_id);
Sarah Sharp66d4ead2009-04-27 19:52:28 -07001771
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001772/* xHCI roothub code */
Andiry Xuc9682df2011-09-23 14:19:48 -07001773void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1774 int port_id, u32 link_state);
Andiry Xud2f52c92011-09-23 14:19:49 -07001775void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
1776 int port_id, u32 port_bit);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001777int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
1778 char *buf, u16 wLength);
1779int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
Sarah Sharp436a3892010-10-15 14:59:15 -07001780
1781#ifdef CONFIG_PM
Andiry Xu9777e3c2010-10-14 07:23:03 -07001782int xhci_bus_suspend(struct usb_hcd *hcd);
1783int xhci_bus_resume(struct usb_hcd *hcd);
Sarah Sharp436a3892010-10-15 14:59:15 -07001784#else
1785#define xhci_bus_suspend NULL
1786#define xhci_bus_resume NULL
1787#endif /* CONFIG_PM */
1788
Andiry Xu56192532010-10-14 07:23:00 -07001789u32 xhci_port_state_to_neutral(u32 state);
Sarah Sharp52336302010-12-16 10:49:09 -08001790int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
1791 u16 port);
Andiry Xu56192532010-10-14 07:23:00 -07001792void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001793
John Yound115b042009-07-27 12:05:15 -07001794/* xHCI contexts */
1795struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1796struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
1797struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
1798
Sarah Sharp74c68742009-04-27 19:52:22 -07001799#endif /* __LINUX_XHCI_HCD_H */