Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 1 | /* |
| 2 | * OMAP2xxx CM module functions |
| 3 | * |
| 4 | * Copyright (C) 2009 Nokia Corporation |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 5 | * Copyright (C) 2008-2010, 2012 Texas Instruments, Inc. |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 6 | * Paul Walmsley |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 7 | * Rajendra Nayak <rnayak@ti.com> |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/kernel.h> |
| 15 | #include <linux/types.h> |
| 16 | #include <linux/delay.h> |
| 17 | #include <linux/errno.h> |
| 18 | #include <linux/err.h> |
| 19 | #include <linux/io.h> |
| 20 | |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 21 | #include "prm2xxx.h" |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 22 | #include "cm.h" |
| 23 | #include "cm2xxx.h" |
| 24 | #include "cm-regbits-24xx.h" |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 25 | #include "clockdomain.h" |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 26 | |
| 27 | /* CM_AUTOIDLE_PLL.AUTO_* bit values for DPLLs */ |
| 28 | #define DPLL_AUTOIDLE_DISABLE 0x0 |
| 29 | #define OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP 0x3 |
| 30 | |
| 31 | /* CM_AUTOIDLE_PLL.AUTO_* bit values for APLLs (OMAP2xxx only) */ |
| 32 | #define OMAP2XXX_APLL_AUTOIDLE_DISABLE 0x0 |
| 33 | #define OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP 0x3 |
| 34 | |
Paul Walmsley | b6ffa05 | 2012-10-29 20:56:17 -0600 | [diff] [blame] | 35 | /* CM_IDLEST_PLL bit value offset for APLLs (OMAP2xxx only) */ |
| 36 | #define EN_APLL_LOCKED 3 |
| 37 | |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 38 | static const u8 omap2xxx_cm_idlest_offs[] = { |
| 39 | CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3, OMAP24XX_CM_IDLEST4 |
| 40 | }; |
| 41 | |
| 42 | /* |
| 43 | * |
| 44 | */ |
| 45 | |
| 46 | static void _write_clktrctrl(u8 c, s16 module, u32 mask) |
| 47 | { |
| 48 | u32 v; |
| 49 | |
| 50 | v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL); |
| 51 | v &= ~mask; |
| 52 | v |= c << __ffs(mask); |
| 53 | omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL); |
| 54 | } |
| 55 | |
Tero Kristo | f2650d6 | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 56 | static bool omap2xxx_cm_is_clkdm_in_hwsup(s16 module, u32 mask) |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 57 | { |
| 58 | u32 v; |
| 59 | |
| 60 | v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL); |
| 61 | v &= mask; |
| 62 | v >>= __ffs(mask); |
| 63 | |
| 64 | return (v == OMAP24XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0; |
| 65 | } |
| 66 | |
Tero Kristo | f2650d6 | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 67 | static void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask) |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 68 | { |
| 69 | _write_clktrctrl(OMAP24XX_CLKSTCTRL_ENABLE_AUTO, module, mask); |
| 70 | } |
| 71 | |
Tero Kristo | f2650d6 | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 72 | static void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask) |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 73 | { |
| 74 | _write_clktrctrl(OMAP24XX_CLKSTCTRL_DISABLE_AUTO, module, mask); |
| 75 | } |
| 76 | |
| 77 | /* |
| 78 | * DPLL autoidle control |
| 79 | */ |
| 80 | |
| 81 | static void _omap2xxx_set_dpll_autoidle(u8 m) |
| 82 | { |
| 83 | u32 v; |
| 84 | |
| 85 | v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE); |
| 86 | v &= ~OMAP24XX_AUTO_DPLL_MASK; |
| 87 | v |= m << OMAP24XX_AUTO_DPLL_SHIFT; |
| 88 | omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE); |
| 89 | } |
| 90 | |
| 91 | void omap2xxx_cm_set_dpll_disable_autoidle(void) |
| 92 | { |
| 93 | _omap2xxx_set_dpll_autoidle(OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP); |
| 94 | } |
| 95 | |
| 96 | void omap2xxx_cm_set_dpll_auto_low_power_stop(void) |
| 97 | { |
| 98 | _omap2xxx_set_dpll_autoidle(DPLL_AUTOIDLE_DISABLE); |
| 99 | } |
| 100 | |
| 101 | /* |
Paul Walmsley | b6ffa05 | 2012-10-29 20:56:17 -0600 | [diff] [blame] | 102 | * APLL control |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 103 | */ |
| 104 | |
| 105 | static void _omap2xxx_set_apll_autoidle(u8 m, u32 mask) |
| 106 | { |
| 107 | u32 v; |
| 108 | |
| 109 | v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE); |
| 110 | v &= ~mask; |
| 111 | v |= m << __ffs(mask); |
| 112 | omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE); |
| 113 | } |
| 114 | |
| 115 | void omap2xxx_cm_set_apll54_disable_autoidle(void) |
| 116 | { |
| 117 | _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP, |
| 118 | OMAP24XX_AUTO_54M_MASK); |
| 119 | } |
| 120 | |
| 121 | void omap2xxx_cm_set_apll54_auto_low_power_stop(void) |
| 122 | { |
| 123 | _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE, |
| 124 | OMAP24XX_AUTO_54M_MASK); |
| 125 | } |
| 126 | |
| 127 | void omap2xxx_cm_set_apll96_disable_autoidle(void) |
| 128 | { |
| 129 | _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP, |
| 130 | OMAP24XX_AUTO_96M_MASK); |
| 131 | } |
| 132 | |
| 133 | void omap2xxx_cm_set_apll96_auto_low_power_stop(void) |
| 134 | { |
| 135 | _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE, |
| 136 | OMAP24XX_AUTO_96M_MASK); |
| 137 | } |
| 138 | |
Paul Walmsley | b6ffa05 | 2012-10-29 20:56:17 -0600 | [diff] [blame] | 139 | /* Enable an APLL if off */ |
| 140 | static int _omap2xxx_apll_enable(u8 enable_bit, u8 status_bit) |
| 141 | { |
| 142 | u32 v, m; |
| 143 | |
| 144 | m = EN_APLL_LOCKED << enable_bit; |
| 145 | |
| 146 | v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN); |
| 147 | if (v & m) |
| 148 | return 0; /* apll already enabled */ |
| 149 | |
| 150 | v |= m; |
| 151 | omap2_cm_write_mod_reg(v, PLL_MOD, CM_CLKEN); |
| 152 | |
Tero Kristo | 021b6ff | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 153 | omap2xxx_cm_wait_module_ready(0, PLL_MOD, 1, status_bit); |
Paul Walmsley | b6ffa05 | 2012-10-29 20:56:17 -0600 | [diff] [blame] | 154 | |
| 155 | /* |
| 156 | * REVISIT: Should we return an error code if |
| 157 | * omap2xxx_cm_wait_module_ready() fails? |
| 158 | */ |
| 159 | return 0; |
| 160 | } |
| 161 | |
| 162 | /* Stop APLL */ |
| 163 | static void _omap2xxx_apll_disable(u8 enable_bit) |
| 164 | { |
| 165 | u32 v; |
| 166 | |
| 167 | v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKEN); |
| 168 | v &= ~(EN_APLL_LOCKED << enable_bit); |
| 169 | omap2_cm_write_mod_reg(v, PLL_MOD, CM_CLKEN); |
| 170 | } |
| 171 | |
| 172 | /* Enable an APLL if off */ |
| 173 | int omap2xxx_cm_apll54_enable(void) |
| 174 | { |
| 175 | return _omap2xxx_apll_enable(OMAP24XX_EN_54M_PLL_SHIFT, |
| 176 | OMAP24XX_ST_54M_APLL_SHIFT); |
| 177 | } |
| 178 | |
| 179 | /* Enable an APLL if off */ |
| 180 | int omap2xxx_cm_apll96_enable(void) |
| 181 | { |
| 182 | return _omap2xxx_apll_enable(OMAP24XX_EN_96M_PLL_SHIFT, |
| 183 | OMAP24XX_ST_96M_APLL_SHIFT); |
| 184 | } |
| 185 | |
| 186 | /* Stop APLL */ |
| 187 | void omap2xxx_cm_apll54_disable(void) |
| 188 | { |
| 189 | _omap2xxx_apll_disable(OMAP24XX_EN_54M_PLL_SHIFT); |
| 190 | } |
| 191 | |
| 192 | /* Stop APLL */ |
| 193 | void omap2xxx_cm_apll96_disable(void) |
| 194 | { |
| 195 | _omap2xxx_apll_disable(OMAP24XX_EN_96M_PLL_SHIFT); |
| 196 | } |
| 197 | |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 198 | /** |
| 199 | * omap2xxx_cm_split_idlest_reg - split CM_IDLEST reg addr into its components |
| 200 | * @idlest_reg: CM_IDLEST* virtual address |
| 201 | * @prcm_inst: pointer to an s16 to return the PRCM instance offset |
| 202 | * @idlest_reg_id: pointer to a u8 to return the CM_IDLESTx register ID |
| 203 | * |
| 204 | * XXX This function is only needed until absolute register addresses are |
| 205 | * removed from the OMAP struct clk records. |
| 206 | */ |
Tero Kristo | 2196a9b | 2014-10-27 08:39:24 -0700 | [diff] [blame] | 207 | static int omap2xxx_cm_split_idlest_reg(void __iomem *idlest_reg, |
| 208 | s16 *prcm_inst, |
| 209 | u8 *idlest_reg_id) |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 210 | { |
| 211 | unsigned long offs; |
| 212 | u8 idlest_offs; |
| 213 | int i; |
| 214 | |
| 215 | if (idlest_reg < cm_base || idlest_reg > (cm_base + 0x0fff)) |
| 216 | return -EINVAL; |
| 217 | |
| 218 | idlest_offs = (unsigned long)idlest_reg & 0xff; |
| 219 | for (i = 0; i < ARRAY_SIZE(omap2xxx_cm_idlest_offs); i++) { |
| 220 | if (idlest_offs == omap2xxx_cm_idlest_offs[i]) { |
| 221 | *idlest_reg_id = i + 1; |
| 222 | break; |
| 223 | } |
| 224 | } |
| 225 | |
| 226 | if (i == ARRAY_SIZE(omap2xxx_cm_idlest_offs)) |
| 227 | return -EINVAL; |
| 228 | |
| 229 | offs = idlest_reg - cm_base; |
| 230 | offs &= 0xff00; |
| 231 | *prcm_inst = offs; |
| 232 | |
| 233 | return 0; |
| 234 | } |
| 235 | |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 236 | /* |
| 237 | * |
| 238 | */ |
| 239 | |
| 240 | /** |
| 241 | * omap2xxx_cm_wait_module_ready - wait for a module to leave idle or standby |
Tero Kristo | 021b6ff | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 242 | * @part: PRCM partition, ignored for OMAP2 |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 243 | * @prcm_mod: PRCM module offset |
| 244 | * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3) |
| 245 | * @idlest_shift: shift of the bit in the CM_IDLEST* register to check |
| 246 | * |
| 247 | * Wait for the PRCM to indicate that the module identified by |
| 248 | * (@prcm_mod, @idlest_id, @idlest_shift) is clocked. Return 0 upon |
| 249 | * success or -EBUSY if the module doesn't enable in time. |
| 250 | */ |
Tero Kristo | 021b6ff | 2014-10-27 08:39:23 -0700 | [diff] [blame] | 251 | int omap2xxx_cm_wait_module_ready(u8 part, s16 prcm_mod, u16 idlest_id, |
| 252 | u8 idlest_shift) |
Paul Walmsley | ff4ae5d | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 253 | { |
| 254 | int ena = 0, i = 0; |
| 255 | u8 cm_idlest_reg; |
| 256 | u32 mask; |
| 257 | |
| 258 | if (!idlest_id || (idlest_id > ARRAY_SIZE(omap2xxx_cm_idlest_offs))) |
| 259 | return -EINVAL; |
| 260 | |
| 261 | cm_idlest_reg = omap2xxx_cm_idlest_offs[idlest_id - 1]; |
| 262 | |
| 263 | mask = 1 << idlest_shift; |
| 264 | ena = mask; |
| 265 | |
| 266 | omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) & |
| 267 | mask) == ena), MAX_MODULE_READY_TIME, i); |
| 268 | |
| 269 | return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY; |
| 270 | } |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 271 | |
| 272 | /* Clockdomain low-level functions */ |
| 273 | |
| 274 | static void omap2xxx_clkdm_allow_idle(struct clockdomain *clkdm) |
| 275 | { |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 276 | omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs, |
| 277 | clkdm->clktrctrl_mask); |
| 278 | } |
| 279 | |
| 280 | static void omap2xxx_clkdm_deny_idle(struct clockdomain *clkdm) |
| 281 | { |
| 282 | omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs, |
| 283 | clkdm->clktrctrl_mask); |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 284 | } |
| 285 | |
| 286 | static int omap2xxx_clkdm_clk_enable(struct clockdomain *clkdm) |
| 287 | { |
| 288 | bool hwsup = false; |
| 289 | |
| 290 | if (!clkdm->clktrctrl_mask) |
| 291 | return 0; |
| 292 | |
| 293 | hwsup = omap2xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs, |
| 294 | clkdm->clktrctrl_mask); |
Paul Walmsley | cc3af91b | 2013-01-26 00:58:16 -0700 | [diff] [blame] | 295 | if (!hwsup && clkdm->flags & CLKDM_CAN_FORCE_WAKEUP) |
| 296 | omap2xxx_clkdm_wakeup(clkdm); |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 297 | |
| 298 | return 0; |
| 299 | } |
| 300 | |
| 301 | static int omap2xxx_clkdm_clk_disable(struct clockdomain *clkdm) |
| 302 | { |
| 303 | bool hwsup = false; |
| 304 | |
| 305 | if (!clkdm->clktrctrl_mask) |
| 306 | return 0; |
| 307 | |
| 308 | hwsup = omap2xxx_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs, |
| 309 | clkdm->clktrctrl_mask); |
| 310 | |
Paul Walmsley | cc3af91b | 2013-01-26 00:58:16 -0700 | [diff] [blame] | 311 | if (!hwsup && clkdm->flags & CLKDM_CAN_FORCE_SLEEP) |
| 312 | omap2xxx_clkdm_sleep(clkdm); |
Paul Walmsley | 4bd5259 | 2012-10-21 01:01:11 -0600 | [diff] [blame] | 313 | |
| 314 | return 0; |
| 315 | } |
| 316 | |
| 317 | struct clkdm_ops omap2_clkdm_operations = { |
| 318 | .clkdm_add_wkdep = omap2_clkdm_add_wkdep, |
| 319 | .clkdm_del_wkdep = omap2_clkdm_del_wkdep, |
| 320 | .clkdm_read_wkdep = omap2_clkdm_read_wkdep, |
| 321 | .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps, |
| 322 | .clkdm_sleep = omap2xxx_clkdm_sleep, |
| 323 | .clkdm_wakeup = omap2xxx_clkdm_wakeup, |
| 324 | .clkdm_allow_idle = omap2xxx_clkdm_allow_idle, |
| 325 | .clkdm_deny_idle = omap2xxx_clkdm_deny_idle, |
| 326 | .clkdm_clk_enable = omap2xxx_clkdm_clk_enable, |
| 327 | .clkdm_clk_disable = omap2xxx_clkdm_clk_disable, |
| 328 | }; |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 329 | |
Tero Kristo | cd6e9db | 2013-10-11 19:15:31 +0300 | [diff] [blame] | 330 | int omap2xxx_cm_fclks_active(void) |
| 331 | { |
| 332 | u32 f1, f2; |
| 333 | |
| 334 | f1 = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1); |
| 335 | f2 = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2); |
| 336 | |
| 337 | return (f1 | f2) ? 1 : 0; |
| 338 | } |
| 339 | |
| 340 | int omap2xxx_cm_mpu_retention_allowed(void) |
| 341 | { |
| 342 | u32 l; |
| 343 | |
| 344 | /* Check for MMC, UART2, UART1, McSPI2, McSPI1 and DSS1. */ |
| 345 | l = omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1); |
| 346 | if (l & (OMAP2420_EN_MMC_MASK | OMAP24XX_EN_UART2_MASK | |
| 347 | OMAP24XX_EN_UART1_MASK | OMAP24XX_EN_MCSPI2_MASK | |
| 348 | OMAP24XX_EN_MCSPI1_MASK | OMAP24XX_EN_DSS1_MASK)) |
| 349 | return 0; |
| 350 | /* Check for UART3. */ |
| 351 | l = omap2_cm_read_mod_reg(CORE_MOD, OMAP24XX_CM_FCLKEN2); |
| 352 | if (l & OMAP24XX_EN_UART3_MASK) |
| 353 | return 0; |
| 354 | |
| 355 | return 1; |
| 356 | } |
| 357 | |
| 358 | u32 omap2xxx_cm_get_core_clk_src(void) |
| 359 | { |
| 360 | u32 v; |
| 361 | |
| 362 | v = omap2_cm_read_mod_reg(PLL_MOD, CM_CLKSEL2); |
| 363 | v &= OMAP24XX_CORE_CLK_SRC_MASK; |
| 364 | |
| 365 | return v; |
| 366 | } |
| 367 | |
| 368 | u32 omap2xxx_cm_get_core_pll_config(void) |
| 369 | { |
| 370 | return omap2_cm_read_mod_reg(PLL_MOD, CM_CLKSEL2); |
| 371 | } |
| 372 | |
Tero Kristo | cd6e9db | 2013-10-11 19:15:31 +0300 | [diff] [blame] | 373 | void omap2xxx_cm_set_mod_dividers(u32 mpu, u32 dsp, u32 gfx, u32 core, u32 mdm) |
| 374 | { |
| 375 | u32 tmp; |
| 376 | |
| 377 | omap2_cm_write_mod_reg(mpu, MPU_MOD, CM_CLKSEL); |
| 378 | omap2_cm_write_mod_reg(dsp, OMAP24XX_DSP_MOD, CM_CLKSEL); |
| 379 | omap2_cm_write_mod_reg(gfx, GFX_MOD, CM_CLKSEL); |
| 380 | tmp = omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & |
| 381 | OMAP24XX_CLKSEL_DSS2_MASK; |
| 382 | omap2_cm_write_mod_reg(core | tmp, CORE_MOD, CM_CLKSEL1); |
Tero Kristo | 7af1363 | 2014-03-04 18:19:03 +0200 | [diff] [blame] | 383 | if (mdm) |
Tero Kristo | cd6e9db | 2013-10-11 19:15:31 +0300 | [diff] [blame] | 384 | omap2_cm_write_mod_reg(mdm, OMAP2430_MDM_MOD, CM_CLKSEL); |
| 385 | } |
| 386 | |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 387 | /* |
| 388 | * |
| 389 | */ |
| 390 | |
| 391 | static struct cm_ll_data omap2xxx_cm_ll_data = { |
| 392 | .split_idlest_reg = &omap2xxx_cm_split_idlest_reg, |
| 393 | .wait_module_ready = &omap2xxx_cm_wait_module_ready, |
| 394 | }; |
| 395 | |
Tero Kristo | 425dc8b | 2014-11-21 15:51:37 +0200 | [diff] [blame] | 396 | int __init omap2xxx_cm_init(const struct omap_prcm_init_data *data) |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 397 | { |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 398 | return cm_register(&omap2xxx_cm_ll_data); |
| 399 | } |
| 400 | |
| 401 | static void __exit omap2xxx_cm_exit(void) |
| 402 | { |
Tero Kristo | 7af1363 | 2014-03-04 18:19:03 +0200 | [diff] [blame] | 403 | cm_unregister(&omap2xxx_cm_ll_data); |
Paul Walmsley | c4ceedc | 2012-10-29 20:56:29 -0600 | [diff] [blame] | 404 | } |
| 405 | __exitcall(omap2xxx_cm_exit); |