blob: 8f271b83f9106c7c9753ce2601d3b59e1ffbdfc5 [file] [log] [blame]
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +00001/*
2 * Copyright (C) 2014 Linaro Ltd. <ard.biesheuvel@linaro.org>
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
9#ifndef __ASM_CPUFEATURE_H
10#define __ASM_CPUFEATURE_H
11
12#include <asm/hwcap.h>
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +010013#include <asm/sysreg.h>
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000014
15/*
16 * In the arm64 world (as in the ARM world), elf_hwcap is used both internally
17 * in the kernel and for user space to keep track of which optional features
18 * are supported by the current system. So let's map feature 'x' to HWCAP_x.
19 * Note that HWCAP_x constants are bit fields so we need to take the log.
20 */
21
22#define MAX_CPU_FEATURES (8 * sizeof(elf_hwcap))
23#define cpu_feature(x) ilog2(HWCAP_ ## x)
24
Andre Przywara5afaa1f2014-11-14 15:54:11 +000025#define ARM64_WORKAROUND_CLEAN_CACHE 0
26#define ARM64_WORKAROUND_DEVICE_LOAD_ACQUIRE 1
Will Deacon905e8c52015-03-23 19:07:02 +000027#define ARM64_WORKAROUND_845719 2
Marc Zyngier94a9e042015-06-12 12:06:36 +010028#define ARM64_HAS_SYSREG_GIC_CPUIF 3
James Morse338d4f42015-07-22 19:05:54 +010029#define ARM64_HAS_PAN 4
Will Deaconc739dc82015-07-27 14:11:55 +010030#define ARM64_HAS_LSE_ATOMICS 5
Robert Richter6d4e11c2015-09-21 22:58:35 +020031#define ARM64_WORKAROUND_CAVIUM_23154 6
Marc Zyngier498cd5c2015-11-16 10:28:18 +000032#define ARM64_WORKAROUND_834220 7
Andre Przywara301bcfa2014-11-14 15:54:10 +000033
Marc Zyngier498cd5c2015-11-16 10:28:18 +000034#define ARM64_NCAPS 8
Andre Przywara301bcfa2014-11-14 15:54:10 +000035
36#ifndef __ASSEMBLY__
Andre Przywara930da092014-11-14 15:54:07 +000037
Will Deacon144e9692015-04-30 18:55:50 +010038#include <linux/kernel.h>
39
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010040/* CPU feature register tracking */
41enum ftr_type {
42 FTR_EXACT, /* Use a predefined safe value */
43 FTR_LOWER_SAFE, /* Smaller value is safe */
44 FTR_HIGHER_SAFE,/* Bigger value is safe */
45};
46
47#define FTR_STRICT true /* SANITY check strict matching required */
48#define FTR_NONSTRICT false /* SANITY check ignored */
49
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000050#define FTR_SIGNED true /* Value should be treated as signed */
51#define FTR_UNSIGNED false /* Value should be treated as unsigned */
52
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010053struct arm64_ftr_bits {
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +000054 bool sign; /* Value is signed ? */
55 bool strict; /* CPU Sanity check: strict matching required ? */
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +010056 enum ftr_type type;
57 u8 shift;
58 u8 width;
59 s64 safe_val; /* safe value for discrete features */
60};
61
62/*
63 * @arm64_ftr_reg - Feature register
64 * @strict_mask Bits which should match across all CPUs for sanity.
65 * @sys_val Safe value across the CPUs (system view)
66 */
67struct arm64_ftr_reg {
68 u32 sys_id;
69 const char *name;
70 u64 strict_mask;
71 u64 sys_val;
72 struct arm64_ftr_bits *ftr_bits;
73};
74
Marc Zyngier359b7062015-03-27 13:09:23 +000075struct arm64_cpu_capabilities {
76 const char *desc;
77 u16 capability;
78 bool (*matches)(const struct arm64_cpu_capabilities *);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +010079 void (*enable)(void *); /* Called on all active CPUs */
Marc Zyngier359b7062015-03-27 13:09:23 +000080 union {
81 struct { /* To be used for erratum handling only */
82 u32 midr_model;
83 u32 midr_range_min, midr_range_max;
84 };
Marc Zyngier94a9e042015-06-12 12:06:36 +010085
86 struct { /* Feature register checking */
Suzuki K. Pouloseda8d02d2015-10-19 14:24:51 +010087 u32 sys_reg;
James Morse18ffa042015-07-21 13:23:29 +010088 int field_pos;
89 int min_field_value;
Suzuki K. Poulose37b01d532015-10-19 14:24:52 +010090 int hwcap_type;
91 unsigned long hwcap;
Marc Zyngier94a9e042015-06-12 12:06:36 +010092 };
Marc Zyngier359b7062015-03-27 13:09:23 +000093 };
94};
95
Fabio Estevam06f9eb82014-12-04 01:17:01 +000096extern DECLARE_BITMAP(cpu_hwcaps, ARM64_NCAPS);
Andre Przywara930da092014-11-14 15:54:07 +000097
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000098static inline bool cpu_have_feature(unsigned int num)
99{
100 return elf_hwcap & (1UL << num);
101}
102
Andre Przywara930da092014-11-14 15:54:07 +0000103static inline bool cpus_have_cap(unsigned int num)
104{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000105 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000106 return false;
107 return test_bit(num, cpu_hwcaps);
108}
109
110static inline void cpus_set_cap(unsigned int num)
111{
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000112 if (num >= ARM64_NCAPS)
Andre Przywara930da092014-11-14 15:54:07 +0000113 pr_warn("Attempt to set an illegal CPU capability (%d >= %d)\n",
Fabio Estevam06f9eb82014-12-04 01:17:01 +0000114 num, ARM64_NCAPS);
Andre Przywara930da092014-11-14 15:54:07 +0000115 else
116 __set_bit(num, cpu_hwcaps);
117}
118
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100119static inline int __attribute_const__
120cpuid_feature_extract_field_width(u64 features, int field, int width)
James Morse79b0e092015-07-21 13:23:26 +0100121{
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100122 return (s64)(features << (64 - width - field)) >> (64 - width);
James Morse79b0e092015-07-21 13:23:26 +0100123}
124
Suzuki K. Poulosece98a672015-10-19 14:24:44 +0100125static inline int __attribute_const__
126cpuid_feature_extract_field(u64 features, int field)
127{
128 return cpuid_feature_extract_field_width(features, field, 4);
James Morse79b0e092015-07-21 13:23:26 +0100129}
James Morse79b0e092015-07-21 13:23:26 +0100130
Suzuki K. Poulosed2118272015-11-18 17:08:56 +0000131static inline unsigned int __attribute_const__
132cpuid_feature_extract_unsigned_field_width(u64 features, int field, int width)
133{
134 return (u64)(features << (64 - width - field)) >> (64 - width);
135}
136
137static inline unsigned int __attribute_const__
138cpuid_feature_extract_unsigned_field(u64 features, int field)
139{
140 return cpuid_feature_extract_unsigned_field_width(features, field, 4);
141}
142
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100143static inline u64 arm64_ftr_mask(struct arm64_ftr_bits *ftrp)
144{
145 return (u64)GENMASK(ftrp->shift + ftrp->width - 1, ftrp->shift);
146}
147
148static inline s64 arm64_ftr_value(struct arm64_ftr_bits *ftrp, u64 val)
149{
Suzuki K. Poulose4f0a6062015-11-18 17:08:57 +0000150 return ftrp->sign ?
151 cpuid_feature_extract_field_width(val, ftrp->shift, ftrp->width) :
152 cpuid_feature_extract_unsigned_field_width(val, ftrp->shift, ftrp->width);
Suzuki K. Poulose3c739b52015-10-19 14:24:45 +0100153}
154
Suzuki K. Poulosecdcf8172015-10-19 14:24:42 +0100155static inline bool id_aa64mmfr0_mixed_endian_el0(u64 mmfr0)
156{
157 return cpuid_feature_extract_field(mmfr0, ID_AA64MMFR0_BIGENDEL_SHIFT) == 0x1 ||
158 cpuid_feature_extract_field(mmfr0, ID_AA64MMFR0_BIGENDEL0_SHIFT) == 0x1;
159}
160
Suzuki K. Poulose3a755782015-10-19 14:24:39 +0100161void __init setup_cpu_features(void);
Andre Przywarae116a372014-11-14 15:54:09 +0000162
Suzuki K. Poulosece8b6022015-10-19 14:24:49 +0100163void update_cpu_capabilities(const struct arm64_cpu_capabilities *caps,
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000164 const char *info);
165void check_local_cpu_errata(void);
Suzuki K. Poulosedbb4e152015-10-19 14:24:50 +0100166
167#ifdef CONFIG_HOTPLUG_CPU
168void verify_local_cpu_capabilities(void);
169#else
170static inline void verify_local_cpu_capabilities(void)
171{
172}
173#endif
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000174
Suzuki K. Pouloseb3f15372015-10-19 14:24:47 +0100175u64 read_system_reg(u32 id);
176
Suzuki K. Poulosec1e86562015-10-19 14:24:48 +0100177static inline bool cpu_supports_mixed_endian_el0(void)
178{
179 return id_aa64mmfr0_mixed_endian_el0(read_cpuid(ID_AA64MMFR0_EL1));
180}
181
182static inline bool system_supports_mixed_endian_el0(void)
183{
184 return id_aa64mmfr0_mixed_endian_el0(read_system_reg(SYS_ID_AA64MMFR0_EL1));
185}
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +0000186
187#endif /* __ASSEMBLY__ */
188
189#endif