blob: 3688dc5ba1aca0fb8f1bc4b90af285ff623fa553 [file] [log] [blame]
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001/******************************************************************************
2 *
Johannes Berg128e63e2013-01-21 21:39:26 +01003 * Copyright(c) 2003 - 2013 Intel Corporation. All rights reserved.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
25 * Intel Linux Wireless <ilw@linux.intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
29#include <linux/sched.h>
30#include <linux/wait.h>
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -070031#include <linux/gfp.h>
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070032
Johannes Berg1b29dc92012-03-06 13:30:50 -080033#include "iwl-prph.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070034#include "iwl-io.h"
Johannes Berg6468a012012-05-16 19:13:54 +020035#include "internal.h"
Emmanuel Grumbachdb70f292012-02-09 16:08:15 +020036#include "iwl-op-mode.h"
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070037
38/******************************************************************************
39 *
40 * RX path functions
41 *
42 ******************************************************************************/
43
44/*
45 * Rx theory of operation
46 *
47 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
48 * each of which point to Receive Buffers to be filled by the NIC. These get
49 * used not only for Rx frames, but for any command response or notification
50 * from the NIC. The driver and NIC manage the Rx buffers by means
51 * of indexes into the circular buffer.
52 *
53 * Rx Queue Indexes
54 * The host/firmware share two index registers for managing the Rx buffers.
55 *
56 * The READ index maps to the first position that the firmware may be writing
57 * to -- the driver can read up to (but not including) this position and get
58 * good data.
59 * The READ index is managed by the firmware once the card is enabled.
60 *
61 * The WRITE index maps to the last position the driver has read from -- the
62 * position preceding WRITE is the last slot the firmware can place a packet.
63 *
64 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
65 * WRITE = READ.
66 *
67 * During initialization, the host sets up the READ queue position to the first
68 * INDEX position, and WRITE to the last (READ - 1 wrapped)
69 *
70 * When the firmware places a packet in a buffer, it will advance the READ index
71 * and fire the RX interrupt. The driver can then query the READ index and
72 * process as many packets as possible, moving the WRITE index forward as it
73 * resets the Rx queue buffers with new memory.
74 *
75 * The management in the driver is as follows:
76 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
77 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
78 * to replenish the iwl->rxq->rx_free.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020079 * + In iwl_pcie_rx_replenish (scheduled) if 'processed' != 'read' then the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070080 * iwl->rxq is replenished and the READ INDEX is updated (updating the
81 * 'processed' and 'read' driver indexes as well)
82 * + A received packet is processed and handed to the kernel network stack,
83 * detached from the iwl->rxq. The driver 'processed' index is updated.
Johannes Berg2bfb5092012-12-27 21:43:48 +010084 * + The Host/Firmware iwl->rxq is replenished at irq thread time from the
85 * rx_free list. If there are no allocated buffers in iwl->rxq->rx_free,
86 * the READ INDEX is not incremented and iwl->status(RX_STALLED) is set.
87 * If there were enough free buffers and RX_STALLED is set it is cleared.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070088 *
89 *
90 * Driver sequence:
91 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020092 * iwl_rxq_alloc() Allocates rx_free
93 * iwl_pcie_rx_replenish() Replenishes rx_free list from rx_used, and calls
94 * iwl_pcie_rxq_restock
95 * iwl_pcie_rxq_restock() Moves available buffers from rx_free into Rx
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070096 * queue, updates firmware pointers, and updates
97 * the WRITE index. If insufficient rx_free buffers
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +020098 * are available, schedules iwl_pcie_rx_replenish
Emmanuel Grumbachab697a92011-07-11 07:35:34 -070099 *
100 * -- enable interrupts --
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200101 * ISR - iwl_rx() Detach iwl_rx_mem_buffers from pool up to the
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700102 * READ INDEX, detaching the SKB from the pool.
103 * Moves the packet buffer from queue to rx_used.
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200104 * Calls iwl_pcie_rxq_restock to refill any empty
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700105 * slots.
106 * ...
107 *
108 */
109
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200110/*
111 * iwl_rxq_space - Return number of free slots available in queue.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700112 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200113static int iwl_rxq_space(const struct iwl_rxq *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700114{
115 int s = q->read - q->write;
116 if (s <= 0)
117 s += RX_QUEUE_SIZE;
118 /* keep some buffer to not confuse full and empty queue */
119 s -= 2;
120 if (s < 0)
121 s = 0;
122 return s;
123}
124
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200125/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200126 * iwl_dma_addr2rbd_ptr - convert a DMA address to a uCode read buffer ptr
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700127 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200128static inline __le32 iwl_pcie_dma_addr2rbd_ptr(dma_addr_t dma_addr)
129{
130 return cpu_to_le32((u32)(dma_addr >> 8));
131}
132
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200133/*
134 * iwl_pcie_rx_stop - stops the Rx DMA
135 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200136int iwl_pcie_rx_stop(struct iwl_trans *trans)
137{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200138 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
139 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
140 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
141}
142
143/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200144 * iwl_pcie_rxq_inc_wr_ptr - Update the write pointer for the RX queue
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700145 */
Emmanuel Grumbach223b9cb2012-11-18 13:16:14 +0200146static void iwl_pcie_rxq_inc_wr_ptr(struct iwl_trans *trans, struct iwl_rxq *q)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700147{
148 unsigned long flags;
149 u32 reg;
150
151 spin_lock_irqsave(&q->lock, flags);
152
153 if (q->need_update == 0)
154 goto exit_unlock;
155
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700156 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700157 /* shadow register enabled */
158 /* Device expects a multiple of 8 */
159 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200160 iwl_write32(trans, FH_RSCSR_CHNL0_WPTR, q->write_actual);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700161 } else {
Don Fry47107e82012-03-15 13:27:06 -0700162 struct iwl_trans_pcie *trans_pcie =
163 IWL_TRANS_GET_PCIE_TRANS(trans);
164
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700165 /* If power-saving is in use, make sure device is awake */
Don Fry01d651d2012-03-23 08:34:31 -0700166 if (test_bit(STATUS_TPOWER_PMI, &trans_pcie->status)) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200167 reg = iwl_read32(trans, CSR_UCODE_DRV_GP1);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700168
169 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700170 IWL_DEBUG_INFO(trans,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700171 "Rx queue requesting wakeup,"
172 " GP1 = 0x%x\n", reg);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200173 iwl_set_bit(trans, CSR_GP_CNTRL,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700174 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
175 goto exit_unlock;
176 }
177
178 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200179 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700180 q->write_actual);
181
182 /* Else device is assumed to be awake */
183 } else {
184 /* Device expects a multiple of 8 */
185 q->write_actual = (q->write & ~0x7);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200186 iwl_write_direct32(trans, FH_RSCSR_CHNL0_WPTR,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700187 q->write_actual);
188 }
189 }
190 q->need_update = 0;
191
192 exit_unlock:
193 spin_unlock_irqrestore(&q->lock, flags);
194}
195
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200196/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200197 * iwl_pcie_rxq_restock - refill RX queue from pre-allocated pool
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700198 *
199 * If there are slots in the RX queue that need to be restocked,
200 * and we have free pre-allocated buffers, fill the ranks as much
201 * as we can, pulling from rx_free.
202 *
203 * This moves the 'write' index forward to catch up with 'processed', and
204 * also updates the memory address in the firmware to reference the new
205 * target buffer.
206 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200207static void iwl_pcie_rxq_restock(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700208{
Johannes Berg20d3b642012-05-16 22:54:29 +0200209 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200210 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700211 struct iwl_rx_mem_buffer *rxb;
212 unsigned long flags;
213
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300214 /*
215 * If the device isn't enabled - not need to try to add buffers...
216 * This can happen when we stop the device and still have an interrupt
Johannes Berg2bfb5092012-12-27 21:43:48 +0100217 * pending. We stop the APM before we sync the interrupts because we
218 * have to (see comment there). On the other hand, since the APM is
219 * stopped, we cannot access the HW (in particular not prph).
Emmanuel Grumbach74390462012-09-09 16:58:07 +0300220 * So don't try to restock if the APM has been already stopped.
221 */
222 if (!test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status))
223 return;
224
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700225 spin_lock_irqsave(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200226 while ((iwl_rxq_space(rxq) > 0) && (rxq->free_count)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700227 /* The overwritten rxb must be a used one */
228 rxb = rxq->queue[rxq->write];
229 BUG_ON(rxb && rxb->page);
230
231 /* Get next free Rx buffer, remove from free list */
Johannes Berge2b19302012-11-04 09:31:25 +0100232 rxb = list_first_entry(&rxq->rx_free, struct iwl_rx_mem_buffer,
233 list);
234 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700235
236 /* Point to Rx buffer via next RBD in circular buffer */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200237 rxq->bd[rxq->write] = iwl_pcie_dma_addr2rbd_ptr(rxb->page_dma);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700238 rxq->queue[rxq->write] = rxb;
239 rxq->write = (rxq->write + 1) & RX_QUEUE_MASK;
240 rxq->free_count--;
241 }
242 spin_unlock_irqrestore(&rxq->lock, flags);
243 /* If the pre-allocated buffer pool is dropping low, schedule to
244 * refill it */
245 if (rxq->free_count <= RX_LOW_WATERMARK)
Johannes Berg1ee158d2012-02-17 10:07:44 -0800246 schedule_work(&trans_pcie->rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700247
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700248 /* If we've added more space for the firmware to place data, tell it.
249 * Increment device's write pointer in multiples of 8. */
250 if (rxq->write_actual != (rxq->write & ~0x7)) {
251 spin_lock_irqsave(&rxq->lock, flags);
252 rxq->need_update = 1;
253 spin_unlock_irqrestore(&rxq->lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200254 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700255 }
256}
257
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300258/*
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200259 * iwl_pcie_rxq_alloc_rbs - allocate a page for each used RBD
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700260 *
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300261 * A used RBD is an Rx buffer that has been given to the stack. To use it again
262 * a page must be allocated and the RBD must point to the page. This function
263 * doesn't change the HW pointer but handles the list of pages that is used by
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200264 * iwl_pcie_rxq_restock. The latter function will update the HW to use the newly
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300265 * allocated buffers.
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700266 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200267static void iwl_pcie_rxq_alloc_rbs(struct iwl_trans *trans, gfp_t priority)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700268{
Johannes Berg20d3b642012-05-16 22:54:29 +0200269 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200270 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700271 struct iwl_rx_mem_buffer *rxb;
272 struct page *page;
273 unsigned long flags;
274 gfp_t gfp_mask = priority;
275
276 while (1) {
277 spin_lock_irqsave(&rxq->lock, flags);
278 if (list_empty(&rxq->rx_used)) {
279 spin_unlock_irqrestore(&rxq->lock, flags);
280 return;
281 }
282 spin_unlock_irqrestore(&rxq->lock, flags);
283
284 if (rxq->free_count > RX_LOW_WATERMARK)
285 gfp_mask |= __GFP_NOWARN;
286
Johannes Bergb2cf4102012-04-09 17:46:51 -0700287 if (trans_pcie->rx_page_order > 0)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700288 gfp_mask |= __GFP_COMP;
289
290 /* Alloc a new receive buffer */
Johannes Berg20d3b642012-05-16 22:54:29 +0200291 page = alloc_pages(gfp_mask, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700292 if (!page) {
293 if (net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700294 IWL_DEBUG_INFO(trans, "alloc_pages failed, "
Emmanuel Grumbachd6189122011-08-25 23:10:39 -0700295 "order: %d\n",
Johannes Bergb2cf4102012-04-09 17:46:51 -0700296 trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700297
298 if ((rxq->free_count <= RX_LOW_WATERMARK) &&
299 net_ratelimit())
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700300 IWL_CRIT(trans, "Failed to alloc_pages with %s."
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700301 "Only %u free buffers remaining.\n",
302 priority == GFP_ATOMIC ?
303 "GFP_ATOMIC" : "GFP_KERNEL",
304 rxq->free_count);
305 /* We don't reschedule replenish work here -- we will
306 * call the restock method and if it still needs
307 * more buffers it will schedule replenish */
308 return;
309 }
310
311 spin_lock_irqsave(&rxq->lock, flags);
312
313 if (list_empty(&rxq->rx_used)) {
314 spin_unlock_irqrestore(&rxq->lock, flags);
Johannes Bergb2cf4102012-04-09 17:46:51 -0700315 __free_pages(page, trans_pcie->rx_page_order);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700316 return;
317 }
Johannes Berge2b19302012-11-04 09:31:25 +0100318 rxb = list_first_entry(&rxq->rx_used, struct iwl_rx_mem_buffer,
319 list);
320 list_del(&rxb->list);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700321 spin_unlock_irqrestore(&rxq->lock, flags);
322
323 BUG_ON(rxb->page);
324 rxb->page = page;
325 /* Get physical address of the RB */
Johannes Berg20d3b642012-05-16 22:54:29 +0200326 rxb->page_dma =
327 dma_map_page(trans->dev, page, 0,
328 PAGE_SIZE << trans_pcie->rx_page_order,
329 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100330 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
331 rxb->page = NULL;
332 spin_lock_irqsave(&rxq->lock, flags);
333 list_add(&rxb->list, &rxq->rx_used);
334 spin_unlock_irqrestore(&rxq->lock, flags);
335 __free_pages(page, trans_pcie->rx_page_order);
336 return;
337 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700338 /* dma address must be no more than 36 bits */
339 BUG_ON(rxb->page_dma & ~DMA_BIT_MASK(36));
340 /* and also 256 byte aligned! */
341 BUG_ON(rxb->page_dma & DMA_BIT_MASK(8));
342
343 spin_lock_irqsave(&rxq->lock, flags);
344
345 list_add_tail(&rxb->list, &rxq->rx_free);
346 rxq->free_count++;
347
348 spin_unlock_irqrestore(&rxq->lock, flags);
349 }
350}
351
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200352static void iwl_pcie_rxq_free_rbs(struct iwl_trans *trans)
353{
354 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
355 struct iwl_rxq *rxq = &trans_pcie->rxq;
356 int i;
357
358 /* Fill the rx_used queue with _all_ of the Rx buffers */
359 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
360 /* In the reset function, these buffers may have been allocated
361 * to an SKB, so we need to unmap and free potential storage */
362 if (rxq->pool[i].page != NULL) {
363 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
364 PAGE_SIZE << trans_pcie->rx_page_order,
365 DMA_FROM_DEVICE);
366 __free_pages(rxq->pool[i].page,
367 trans_pcie->rx_page_order);
368 rxq->pool[i].page = NULL;
369 }
370 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
371 }
372}
373
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300374/*
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200375 * iwl_pcie_rx_replenish - Move all used buffers from rx_used to rx_free
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300376 *
377 * When moving to rx_free an page is allocated for the slot.
378 *
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200379 * Also restock the Rx queue via iwl_pcie_rxq_restock.
Emmanuel Grumbach358a46d2012-09-09 16:39:18 +0300380 * This is called as a scheduled work item (except for during initialization)
381 */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200382static void iwl_pcie_rx_replenish(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700383{
Johannes Berg7b114882012-02-05 13:55:11 -0800384 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700385 unsigned long flags;
386
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200387 iwl_pcie_rxq_alloc_rbs(trans, GFP_KERNEL);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700388
Johannes Berg7b114882012-02-05 13:55:11 -0800389 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200390 iwl_pcie_rxq_restock(trans);
Johannes Berg7b114882012-02-05 13:55:11 -0800391 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700392}
393
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200394static void iwl_pcie_rx_replenish_now(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700395{
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200396 iwl_pcie_rxq_alloc_rbs(trans, GFP_ATOMIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700397
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200398 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700399}
400
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200401static void iwl_pcie_rx_replenish_work(struct work_struct *data)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700402{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -0700403 struct iwl_trans_pcie *trans_pcie =
404 container_of(data, struct iwl_trans_pcie, rx_replenish);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700405
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200406 iwl_pcie_rx_replenish(trans_pcie->trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700407}
408
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200409static int iwl_pcie_rx_alloc(struct iwl_trans *trans)
410{
411 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
412 struct iwl_rxq *rxq = &trans_pcie->rxq;
413 struct device *dev = trans->dev;
414
415 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
416
417 spin_lock_init(&rxq->lock);
418
419 if (WARN_ON(rxq->bd || rxq->rb_stts))
420 return -EINVAL;
421
422 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
423 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
424 &rxq->bd_dma, GFP_KERNEL);
425 if (!rxq->bd)
426 goto err_bd;
427
428 /*Allocate the driver's pointer to receive buffer status */
429 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
430 &rxq->rb_stts_dma, GFP_KERNEL);
431 if (!rxq->rb_stts)
432 goto err_rb_stts;
433
434 return 0;
435
436err_rb_stts:
437 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
438 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100439 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200440 rxq->bd = NULL;
441err_bd:
442 return -ENOMEM;
443}
444
445static void iwl_pcie_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
446{
447 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
448 u32 rb_size;
449 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
450
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200451 if (trans_pcie->rx_buf_size_8k)
452 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
453 else
454 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
455
456 /* Stop Rx DMA */
457 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
Johannes Bergddaf5a52013-01-08 11:25:44 +0100458 /* reset and flush pointers */
459 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_RBDCB_WPTR, 0);
460 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_FLUSH_RB_REQ, 0);
461 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RDPTR, 0);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200462
463 /* Reset driver's Rx queue write index */
464 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
465
466 /* Tell device where to find RBD circular buffer in DRAM */
467 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
468 (u32)(rxq->bd_dma >> 8));
469
470 /* Tell device where in DRAM to update its Rx status */
471 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
472 rxq->rb_stts_dma >> 4);
473
474 /* Enable Rx DMA
475 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
476 * the credit mechanism in 5000 HW RX FIFO
477 * Direct rx interrupts to hosts
478 * Rx buffer size 4 or 8k
479 * RB timeout 0x10
480 * 256 RBDs
481 */
482 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
483 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
484 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
485 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
486 rb_size|
Emmanuel Grumbach49bd072d2012-11-18 13:14:51 +0200487 (RX_RB_TIMEOUT << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200488 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
489
490 /* Set interrupt coalescing timer to default (2048 usecs) */
491 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
492}
493
494int iwl_pcie_rx_init(struct iwl_trans *trans)
495{
496 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
497 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200498 int i, err;
499 unsigned long flags;
500
501 if (!rxq->bd) {
502 err = iwl_pcie_rx_alloc(trans);
503 if (err)
504 return err;
505 }
506
507 spin_lock_irqsave(&rxq->lock, flags);
508 INIT_LIST_HEAD(&rxq->rx_free);
509 INIT_LIST_HEAD(&rxq->rx_used);
510
511 INIT_WORK(&trans_pcie->rx_replenish,
512 iwl_pcie_rx_replenish_work);
513
514 iwl_pcie_rxq_free_rbs(trans);
515
516 for (i = 0; i < RX_QUEUE_SIZE; i++)
517 rxq->queue[i] = NULL;
518
519 /* Set us so that we have processed and used all buffers, but have
520 * not restocked the Rx queue with fresh buffers */
521 rxq->read = rxq->write = 0;
522 rxq->write_actual = 0;
523 rxq->free_count = 0;
Johannes Bergddaf5a52013-01-08 11:25:44 +0100524 memset(rxq->rb_stts, 0, sizeof(*rxq->rb_stts));
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200525 spin_unlock_irqrestore(&rxq->lock, flags);
526
527 iwl_pcie_rx_replenish(trans);
528
529 iwl_pcie_rx_hw_init(trans, rxq);
530
531 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
532 rxq->need_update = 1;
533 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
534 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
535
536 return 0;
537}
538
539void iwl_pcie_rx_free(struct iwl_trans *trans)
540{
541 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
542 struct iwl_rxq *rxq = &trans_pcie->rxq;
543 unsigned long flags;
544
545 /*if rxq->bd is NULL, it means that nothing has been allocated,
546 * exit now */
547 if (!rxq->bd) {
548 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
549 return;
550 }
551
Johannes Berg0aa86df2012-12-27 22:58:21 +0100552 cancel_work_sync(&trans_pcie->rx_replenish);
553
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200554 spin_lock_irqsave(&rxq->lock, flags);
555 iwl_pcie_rxq_free_rbs(trans);
556 spin_unlock_irqrestore(&rxq->lock, flags);
557
558 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
559 rxq->bd, rxq->bd_dma);
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100560 rxq->bd_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200561 rxq->bd = NULL;
562
563 if (rxq->rb_stts)
564 dma_free_coherent(trans->dev,
565 sizeof(struct iwl_rb_status),
566 rxq->rb_stts, rxq->rb_stts_dma);
567 else
568 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
Johannes Bergd21fa2d2013-01-08 00:25:21 +0100569 rxq->rb_stts_dma = 0;
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200570 rxq->rb_stts = NULL;
571}
572
573static void iwl_pcie_rx_handle_rb(struct iwl_trans *trans,
Johannes Bergdf2f3212012-03-05 11:24:40 -0800574 struct iwl_rx_mem_buffer *rxb)
575{
576 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200577 struct iwl_rxq *rxq = &trans_pcie->rxq;
578 struct iwl_txq *txq = &trans_pcie->txq[trans_pcie->cmd_queue];
Johannes Bergdf2f3212012-03-05 11:24:40 -0800579 unsigned long flags;
Johannes Berg0c197442012-03-15 13:26:43 -0700580 bool page_stolen = false;
Johannes Bergb2cf4102012-04-09 17:46:51 -0700581 int max_len = PAGE_SIZE << trans_pcie->rx_page_order;
Johannes Berg0c197442012-03-15 13:26:43 -0700582 u32 offset = 0;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800583
584 if (WARN_ON(!rxb))
585 return;
586
Johannes Berg0c197442012-03-15 13:26:43 -0700587 dma_unmap_page(trans->dev, rxb->page_dma, max_len, DMA_FROM_DEVICE);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800588
Johannes Berg0c197442012-03-15 13:26:43 -0700589 while (offset + sizeof(u32) + sizeof(struct iwl_cmd_header) < max_len) {
590 struct iwl_rx_packet *pkt;
591 struct iwl_device_cmd *cmd;
592 u16 sequence;
593 bool reclaim;
594 int index, cmd_index, err, len;
595 struct iwl_rx_cmd_buffer rxcb = {
596 ._offset = offset,
Emmanuel Grumbachd13f1862013-01-23 10:59:29 +0200597 ._rx_page_order = trans_pcie->rx_page_order,
Johannes Berg0c197442012-03-15 13:26:43 -0700598 ._page = rxb->page,
599 ._page_stolen = false,
David S. Miller0d6c4a22012-05-07 23:35:40 -0400600 .truesize = max_len,
Johannes Berg0c197442012-03-15 13:26:43 -0700601 };
Johannes Bergdf2f3212012-03-05 11:24:40 -0800602
Johannes Berg0c197442012-03-15 13:26:43 -0700603 pkt = rxb_addr(&rxcb);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800604
Johannes Berg0c197442012-03-15 13:26:43 -0700605 if (pkt->len_n_flags == cpu_to_le32(FH_RSCSR_FRAME_INVALID))
606 break;
Johannes Bergdf2f3212012-03-05 11:24:40 -0800607
Johannes Berg0c197442012-03-15 13:26:43 -0700608 IWL_DEBUG_RX(trans, "cmd at offset %d: %s (0x%.2x)\n",
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200609 rxcb._offset, get_cmd_string(trans_pcie, pkt->hdr.cmd),
Johannes Bergd9fb6462012-03-26 08:23:39 -0700610 pkt->hdr.cmd);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800611
Johannes Berg0c197442012-03-15 13:26:43 -0700612 len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
613 len += sizeof(u32); /* account for status word */
Johannes Bergf042c2e2012-09-05 22:34:44 +0200614 trace_iwlwifi_dev_rx(trans->dev, trans, pkt, len);
615 trace_iwlwifi_dev_rx_data(trans->dev, trans, pkt, len);
Johannes Bergd663ee72012-03-10 13:00:07 -0800616
Johannes Berg0c197442012-03-15 13:26:43 -0700617 /* Reclaim a command buffer only if this packet is a response
618 * to a (driver-originated) command.
619 * If the packet (e.g. Rx frame) originated from uCode,
620 * there is no command buffer to reclaim.
621 * Ucode should set SEQ_RX_FRAME bit if ucode-originated,
622 * but apparently a few don't get set; catch them here. */
623 reclaim = !(pkt->hdr.sequence & SEQ_RX_FRAME);
624 if (reclaim) {
625 int i;
626
627 for (i = 0; i < trans_pcie->n_no_reclaim_cmds; i++) {
628 if (trans_pcie->no_reclaim_cmds[i] ==
629 pkt->hdr.cmd) {
630 reclaim = false;
631 break;
632 }
Johannes Bergd663ee72012-03-10 13:00:07 -0800633 }
634 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800635
Johannes Berg0c197442012-03-15 13:26:43 -0700636 sequence = le16_to_cpu(pkt->hdr.sequence);
637 index = SEQ_TO_INDEX(sequence);
638 cmd_index = get_cmd_index(&txq->q, index);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800639
Johannes Berg38c0f3342013-02-27 13:18:50 +0100640 if (reclaim)
641 cmd = txq->entries[cmd_index].cmd;
642 else
Johannes Berg0c197442012-03-15 13:26:43 -0700643 cmd = NULL;
644
645 err = iwl_op_mode_rx(trans->op_mode, &rxcb, cmd);
646
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300647 if (reclaim) {
Johannes Bergf4feb8a2012-10-19 14:24:43 +0200648 kfree(txq->entries[cmd_index].free_buf);
649 txq->entries[cmd_index].free_buf = NULL;
Emmanuel Grumbach96791422012-07-24 01:58:32 +0300650 }
651
Johannes Berg0c197442012-03-15 13:26:43 -0700652 /*
653 * After here, we should always check rxcb._page_stolen,
654 * if it is true then one of the handlers took the page.
655 */
656
657 if (reclaim) {
658 /* Invoke any callbacks, transfer the buffer to caller,
659 * and fire off the (possibly) blocking
660 * iwl_trans_send_cmd()
661 * as we reclaim the driver command queue */
662 if (!rxcb._page_stolen)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200663 iwl_pcie_hcmd_complete(trans, &rxcb, err);
Johannes Berg0c197442012-03-15 13:26:43 -0700664 else
665 IWL_WARN(trans, "Claim null rxb?\n");
666 }
667
668 page_stolen |= rxcb._page_stolen;
669 offset += ALIGN(len, FH_RSCSR_FRAME_ALIGN);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800670 }
671
Johannes Berg0c197442012-03-15 13:26:43 -0700672 /* page was stolen from us -- free our reference */
673 if (page_stolen) {
Johannes Bergb2cf4102012-04-09 17:46:51 -0700674 __free_pages(rxb->page, trans_pcie->rx_page_order);
Johannes Bergdf2f3212012-03-05 11:24:40 -0800675 rxb->page = NULL;
Johannes Berg0c197442012-03-15 13:26:43 -0700676 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800677
678 /* Reuse the page if possible. For notification packets and
679 * SKBs that fail to Rx correctly, add them back into the
680 * rx_free list for reuse later. */
681 spin_lock_irqsave(&rxq->lock, flags);
682 if (rxb->page != NULL) {
683 rxb->page_dma =
684 dma_map_page(trans->dev, rxb->page, 0,
Johannes Berg20d3b642012-05-16 22:54:29 +0200685 PAGE_SIZE << trans_pcie->rx_page_order,
686 DMA_FROM_DEVICE);
Johannes Berg7c3415822012-11-04 09:29:17 +0100687 if (dma_mapping_error(trans->dev, rxb->page_dma)) {
688 /*
689 * free the page(s) as well to not break
690 * the invariant that the items on the used
691 * list have no page(s)
692 */
693 __free_pages(rxb->page, trans_pcie->rx_page_order);
694 rxb->page = NULL;
695 list_add_tail(&rxb->list, &rxq->rx_used);
696 } else {
697 list_add_tail(&rxb->list, &rxq->rx_free);
698 rxq->free_count++;
699 }
Johannes Bergdf2f3212012-03-05 11:24:40 -0800700 } else
701 list_add_tail(&rxb->list, &rxq->rx_used);
702 spin_unlock_irqrestore(&rxq->lock, flags);
703}
704
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200705/*
706 * iwl_pcie_rx_handle - Main entry function for receiving responses from fw
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700707 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200708static void iwl_pcie_rx_handle(struct iwl_trans *trans)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700709{
Johannes Bergdf2f3212012-03-05 11:24:40 -0800710 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200711 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700712 u32 r, i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700713 u8 fill_rx = 0;
714 u32 count = 8;
715 int total_empty;
716
717 /* uCode's read index (stored in shared DRAM) indicates the last Rx
718 * buffer that the driver may process (last buffer filled by ucode). */
Emmanuel Grumbach52e2a992012-11-25 14:42:25 +0200719 r = le16_to_cpu(ACCESS_ONCE(rxq->rb_stts->closed_rb_num)) & 0x0FFF;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700720 i = rxq->read;
721
722 /* Rx interrupt, but nothing sent from uCode */
723 if (i == r)
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200724 IWL_DEBUG_RX(trans, "HW = SW = %d\n", r);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700725
726 /* calculate total frames need to be restock after handling RX */
727 total_empty = r - rxq->write_actual;
728 if (total_empty < 0)
729 total_empty += RX_QUEUE_SIZE;
730
731 if (total_empty > (RX_QUEUE_SIZE / 2))
732 fill_rx = 1;
733
734 while (i != r) {
Johannes Berg48a2d662012-03-05 11:24:39 -0800735 struct iwl_rx_mem_buffer *rxb;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700736
737 rxb = rxq->queue[i];
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700738 rxq->queue[i] = NULL;
739
Emmanuel Grumbach726f23f2012-05-16 22:40:49 +0200740 IWL_DEBUG_RX(trans, "rxbuf: HW = %d, SW = %d (%p)\n",
741 r, i, rxb);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200742 iwl_pcie_rx_handle_rb(trans, rxb);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700743
744 i = (i + 1) & RX_QUEUE_MASK;
745 /* If there are a lot of unused frames,
746 * restock the Rx queue so ucode wont assert. */
747 if (fill_rx) {
748 count++;
749 if (count >= 8) {
750 rxq->read = i;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200751 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700752 count = 0;
753 }
754 }
755 }
756
757 /* Backtrack one entry */
758 rxq->read = i;
759 if (fill_rx)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200760 iwl_pcie_rx_replenish_now(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700761 else
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200762 iwl_pcie_rxq_restock(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700763}
764
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200765/*
766 * iwl_pcie_irq_handle_error - called for HW or SW error interrupt from card
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700767 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200768static void iwl_pcie_irq_handle_error(struct iwl_trans *trans)
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700769{
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200770 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
771
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700772 /* W/A for WiFi/WiMAX coex and WiMAX own the RF */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700773 if (trans->cfg->internal_wimax_coex &&
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200774 (!(iwl_read_prph(trans, APMG_CLK_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200775 APMS_CLK_VAL_MRB_FUNC_MODE) ||
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200776 (iwl_read_prph(trans, APMG_PS_CTRL_REG) &
Johannes Berg20d3b642012-05-16 22:54:29 +0200777 APMG_PS_CTRL_VAL_RESET_REQ))) {
Don Fry74fda972012-03-20 16:36:54 -0700778 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
Don Fry8a8bbdb2012-03-20 10:33:34 -0700779 iwl_op_mode_wimax_active(trans->op_mode);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200780 wake_up(&trans_pcie->wait_command_queue);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700781 return;
782 }
783
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200784 iwl_pcie_dump_csr(trans);
785 iwl_pcie_dump_fh(trans, NULL);
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700786
Johannes Bergd18aa872012-11-06 16:36:21 +0100787 set_bit(STATUS_FW_ERROR, &trans_pcie->status);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200788 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
789 wake_up(&trans_pcie->wait_command_queue);
790
Johannes Berg2bfb5092012-12-27 21:43:48 +0100791 local_bh_disable();
Emmanuel Grumbachbcb93212012-02-09 16:08:15 +0200792 iwl_op_mode_nic_error(trans->op_mode);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100793 local_bh_enable();
Emmanuel Grumbach7ff94702011-08-25 23:10:54 -0700794}
795
Johannes Berg2bfb5092012-12-27 21:43:48 +0100796irqreturn_t iwl_pcie_irq_handler(int irq, void *dev_id)
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700797{
Johannes Berg2bfb5092012-12-27 21:43:48 +0100798 struct iwl_trans *trans = dev_id;
Johannes Berg20d3b642012-05-16 22:54:29 +0200799 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
800 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700801 u32 inta = 0;
802 u32 handled = 0;
803 unsigned long flags;
804 u32 i;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700805
Johannes Berg2bfb5092012-12-27 21:43:48 +0100806 lock_map_acquire(&trans->sync_cmd_lockdep_map);
807
Johannes Berg7b114882012-02-05 13:55:11 -0800808 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700809
810 /* Ack/clear/reset pending uCode interrupts.
811 * Note: Some bits in CSR_INT are "OR" of bits in CSR_FH_INT_STATUS,
812 */
813 /* There is a hardware bug in the interrupt mask function that some
814 * interrupts (i.e. CSR_INT_BIT_SCD) can still be generated even if
815 * they are disabled in the CSR_INT_MASK register. Furthermore the
816 * ICT interrupt handling mechanism has another bug that might cause
817 * these unmasked interrupts fail to be detected. We workaround the
818 * hardware bugs here by ACKing all the possible interrupts so that
819 * interrupt coalescing can still be achieved.
820 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200821 iwl_write32(trans, CSR_INT,
Johannes Berg20d3b642012-05-16 22:54:29 +0200822 trans_pcie->inta | ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700823
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700824 inta = trans_pcie->inta;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700825
Johannes Berg51cd53a2013-06-12 09:56:51 +0200826 if (iwl_have_debug_level(IWL_DL_ISR))
Johannes Berg0ca24da2012-03-15 13:26:46 -0700827 IWL_DEBUG_ISR(trans, "inta 0x%08x, enabled 0x%08x\n",
Johannes Berg51cd53a2013-06-12 09:56:51 +0200828 inta, iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700829
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700830 /* saved interrupt in inta variable now we can reset trans_pcie->inta */
831 trans_pcie->inta = 0;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700832
Johannes Berg7b114882012-02-05 13:55:11 -0800833 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Johannes Bergb49ba042012-01-19 08:20:57 -0800834
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700835 /* Now service all interrupt bits discovered above. */
836 if (inta & CSR_INT_BIT_HW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700837 IWL_ERR(trans, "Hardware error detected. Restarting.\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700838
839 /* Tell the device to stop sending interrupts */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700840 iwl_disable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700841
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700842 isr_stats->hw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200843 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700844
845 handled |= CSR_INT_BIT_HW_ERR;
846
Johannes Berg2bfb5092012-12-27 21:43:48 +0100847 goto out;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700848 }
849
Johannes Berga8bceb32012-03-05 11:24:30 -0800850 if (iwl_have_debug_level(IWL_DL_ISR)) {
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700851 /* NIC fires this, but we don't use it, redundant with WAKEUP */
852 if (inta & CSR_INT_BIT_SCD) {
Johannes Berg51cd53a2013-06-12 09:56:51 +0200853 IWL_DEBUG_ISR(trans,
854 "Scheduler finished to transmit the frame/frames.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700855 isr_stats->sch++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700856 }
857
858 /* Alive notification via Rx interrupt will do the real work */
859 if (inta & CSR_INT_BIT_ALIVE) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700860 IWL_DEBUG_ISR(trans, "Alive interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700861 isr_stats->alive++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700862 }
863 }
Johannes Berg51cd53a2013-06-12 09:56:51 +0200864
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700865 /* Safely ignore these bits for debug checks below */
866 inta &= ~(CSR_INT_BIT_SCD | CSR_INT_BIT_ALIVE);
867
868 /* HW RF KILL switch toggled */
869 if (inta & CSR_INT_BIT_RF_KILL) {
Johannes Bergc9eec952012-03-06 13:30:43 -0800870 bool hw_rfkill;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700871
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200872 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700873 IWL_WARN(trans, "RF_KILL bit toggled to %s.\n",
Johannes Berg20d3b642012-05-16 22:54:29 +0200874 hw_rfkill ? "disable radio" : "enable radio");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700875
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700876 isr_stats->rfkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700877
Johannes Bergc9eec952012-03-06 13:30:43 -0800878 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
Emmanuel Grumbachf946b522012-10-25 17:25:52 +0200879 if (hw_rfkill) {
880 set_bit(STATUS_RFKILL, &trans_pcie->status);
881 if (test_and_clear_bit(STATUS_HCMD_ACTIVE,
882 &trans_pcie->status))
883 IWL_DEBUG_RF_KILL(trans,
884 "Rfkill while SYNC HCMD in flight\n");
885 wake_up(&trans_pcie->wait_command_queue);
886 } else {
887 clear_bit(STATUS_RFKILL, &trans_pcie->status);
888 }
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700889
890 handled |= CSR_INT_BIT_RF_KILL;
891 }
892
893 /* Chip got too hot and stopped itself */
894 if (inta & CSR_INT_BIT_CT_KILL) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700895 IWL_ERR(trans, "Microcode CT kill error detected.\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700896 isr_stats->ctkill++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700897 handled |= CSR_INT_BIT_CT_KILL;
898 }
899
900 /* Error detected by uCode */
901 if (inta & CSR_INT_BIT_SW_ERR) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700902 IWL_ERR(trans, "Microcode SW error detected. "
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700903 " Restarting 0x%X.\n", inta);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700904 isr_stats->sw++;
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200905 iwl_pcie_irq_handle_error(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700906 handled |= CSR_INT_BIT_SW_ERR;
907 }
908
909 /* uCode wakes up after power-down sleep */
910 if (inta & CSR_INT_BIT_WAKEUP) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700911 IWL_DEBUG_ISR(trans, "Wakeup interrupt\n");
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200912 iwl_pcie_rxq_inc_wr_ptr(trans, &trans_pcie->rxq);
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700913 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++)
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200914 iwl_pcie_txq_inc_wr_ptr(trans, &trans_pcie->txq[i]);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700915
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700916 isr_stats->wakeup++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700917
918 handled |= CSR_INT_BIT_WAKEUP;
919 }
920
921 /* All uCode command responses, including Tx command responses,
922 * Rx "responses" (frame-received notification), and other
923 * notifications from uCode come through here*/
924 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX |
Johannes Berg20d3b642012-05-16 22:54:29 +0200925 CSR_INT_BIT_RX_PERIODIC)) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700926 IWL_DEBUG_ISR(trans, "Rx interrupt\n");
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700927 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX)) {
928 handled |= (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200929 iwl_write32(trans, CSR_FH_INT_STATUS,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700930 CSR_FH_INT_RX_MASK);
931 }
932 if (inta & CSR_INT_BIT_RX_PERIODIC) {
933 handled |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200934 iwl_write32(trans,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700935 CSR_INT, CSR_INT_BIT_RX_PERIODIC);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700936 }
937 /* Sending RX interrupt require many steps to be done in the
938 * the device:
939 * 1- write interrupt to current index in ICT table.
940 * 2- dma RX frame.
941 * 3- update RX shared data to indicate last write index.
942 * 4- send interrupt.
943 * This could lead to RX race, driver could receive RX interrupt
944 * but the shared data changes does not reflect this;
945 * periodic interrupt will detect any dangling Rx activity.
946 */
947
948 /* Disable periodic interrupt; we use it as just a one-shot. */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200949 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700950 CSR_INT_PERIODIC_DIS);
Johannes Berg63791032012-09-06 15:33:42 +0200951
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +0200952 iwl_pcie_rx_handle(trans);
Johannes Berg63791032012-09-06 15:33:42 +0200953
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700954 /*
955 * Enable periodic interrupt in 8 msec only if we received
956 * real RX interrupt (instead of just periodic int), to catch
957 * any dangling Rx interrupt. If it was just the periodic
958 * interrupt, there was no dangling Rx activity, and no need
959 * to extend the periodic interrupt; one-shot is enough.
960 */
961 if (inta & (CSR_INT_BIT_FH_RX | CSR_INT_BIT_SW_RX))
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200962 iwl_write8(trans, CSR_INT_PERIODIC_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200963 CSR_INT_PERIODIC_ENA);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700964
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700965 isr_stats->rx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700966 }
967
968 /* This "Tx" DMA channel is used only for loading uCode */
969 if (inta & CSR_INT_BIT_FH_TX) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200970 iwl_write32(trans, CSR_FH_INT_STATUS, CSR_FH_INT_TX_MASK);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700971 IWL_DEBUG_ISR(trans, "uCode load interrupt\n");
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700972 isr_stats->tx++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700973 handled |= CSR_INT_BIT_FH_TX;
974 /* Wake up uCode load routine, now that load is complete */
Johannes Berg13df1aa2012-03-06 13:31:00 -0800975 trans_pcie->ucode_write_complete = true;
976 wake_up(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700977 }
978
979 if (inta & ~handled) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700980 IWL_ERR(trans, "Unhandled INTA bits 0x%08x\n", inta & ~handled);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -0700981 isr_stats->unhandled++;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700982 }
983
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700984 if (inta & ~(trans_pcie->inta_mask)) {
985 IWL_WARN(trans, "Disabled INTA bits 0x%08x were pending\n",
986 inta & ~trans_pcie->inta_mask);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700987 }
988
989 /* Re-enable all interrupts */
990 /* only Re-enable if disabled by irq */
Don Fry83626402012-03-07 09:52:37 -0800991 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status))
Emmanuel Grumbach0c325762011-08-25 23:10:53 -0700992 iwl_enable_interrupts(trans);
Emmanuel Grumbachab697a92011-07-11 07:35:34 -0700993 /* Re-enable RF_KILL if it occurred */
Stanislaw Gruszka8722c892012-03-07 09:52:28 -0800994 else if (handled & CSR_INT_BIT_RF_KILL)
995 iwl_enable_rfkill_int(trans);
Johannes Berg2bfb5092012-12-27 21:43:48 +0100996
997out:
998 lock_map_release(&trans->sync_cmd_lockdep_map);
999 return IRQ_HANDLED;
Emmanuel Grumbachab697a92011-07-11 07:35:34 -07001000}
1001
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001002/******************************************************************************
1003 *
1004 * ICT functions
1005 *
1006 ******************************************************************************/
Johannes Berg10667132011-12-19 14:00:59 -08001007
1008/* a device (PCI-E) page is 4096 bytes long */
1009#define ICT_SHIFT 12
1010#define ICT_SIZE (1 << ICT_SHIFT)
1011#define ICT_COUNT (ICT_SIZE / sizeof(u32))
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001012
1013/* Free dram table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001014void iwl_pcie_free_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001015{
Johannes Berg20d3b642012-05-16 22:54:29 +02001016 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001017
Johannes Berg10667132011-12-19 14:00:59 -08001018 if (trans_pcie->ict_tbl) {
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001019 dma_free_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001020 trans_pcie->ict_tbl,
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001021 trans_pcie->ict_tbl_dma);
Johannes Berg10667132011-12-19 14:00:59 -08001022 trans_pcie->ict_tbl = NULL;
1023 trans_pcie->ict_tbl_dma = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001024 }
1025}
1026
Johannes Berg10667132011-12-19 14:00:59 -08001027/*
1028 * allocate dram shared table, it is an aligned memory
1029 * block of ICT_SIZE.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001030 * also reset all data related to ICT table interrupt.
1031 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001032int iwl_pcie_alloc_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001033{
Johannes Berg20d3b642012-05-16 22:54:29 +02001034 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001035
Johannes Berg10667132011-12-19 14:00:59 -08001036 trans_pcie->ict_tbl =
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001037 dma_alloc_coherent(trans->dev, ICT_SIZE,
Johannes Berg10667132011-12-19 14:00:59 -08001038 &trans_pcie->ict_tbl_dma,
1039 GFP_KERNEL);
1040 if (!trans_pcie->ict_tbl)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001041 return -ENOMEM;
1042
Johannes Berg10667132011-12-19 14:00:59 -08001043 /* just an API sanity check ... it is guaranteed to be aligned */
1044 if (WARN_ON(trans_pcie->ict_tbl_dma & (ICT_SIZE - 1))) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001045 iwl_pcie_free_ict(trans);
Johannes Berg10667132011-12-19 14:00:59 -08001046 return -EINVAL;
1047 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001048
Johannes Berg10667132011-12-19 14:00:59 -08001049 IWL_DEBUG_ISR(trans, "ict dma addr %Lx\n",
1050 (unsigned long long)trans_pcie->ict_tbl_dma);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001051
Johannes Berg10667132011-12-19 14:00:59 -08001052 IWL_DEBUG_ISR(trans, "ict vir addr %p\n", trans_pcie->ict_tbl);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001053
1054 /* reset table and index to all 0 */
Johannes Berg10667132011-12-19 14:00:59 -08001055 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001056 trans_pcie->ict_index = 0;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001057
1058 /* add periodic RX interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001059 trans_pcie->inta_mask |= CSR_INT_BIT_RX_PERIODIC;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001060 return 0;
1061}
1062
1063/* Device is going up inform it about using ICT interrupt table,
1064 * also we need to tell the driver to start using ICT interrupt.
1065 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001066void iwl_pcie_reset_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001067{
Johannes Berg20d3b642012-05-16 22:54:29 +02001068 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001069 u32 val;
1070 unsigned long flags;
1071
Johannes Berg10667132011-12-19 14:00:59 -08001072 if (!trans_pcie->ict_tbl)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001073 return;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001074
Johannes Berg7b114882012-02-05 13:55:11 -08001075 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001076 iwl_disable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001077
Johannes Berg10667132011-12-19 14:00:59 -08001078 memset(trans_pcie->ict_tbl, 0, ICT_SIZE);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001079
Johannes Berg10667132011-12-19 14:00:59 -08001080 val = trans_pcie->ict_tbl_dma >> ICT_SHIFT;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001081
1082 val |= CSR_DRAM_INT_TBL_ENABLE;
1083 val |= CSR_DRAM_INIT_TBL_WRAP_CHECK;
1084
Johannes Berg10667132011-12-19 14:00:59 -08001085 IWL_DEBUG_ISR(trans, "CSR_DRAM_INT_TBL_REG =0x%x\n", val);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001086
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001087 iwl_write32(trans, CSR_DRAM_INT_TBL_REG, val);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001088 trans_pcie->use_ict = true;
1089 trans_pcie->ict_index = 0;
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001090 iwl_write32(trans, CSR_INT, trans_pcie->inta_mask);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001091 iwl_enable_interrupts(trans);
Johannes Berg7b114882012-02-05 13:55:11 -08001092 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001093}
1094
1095/* Device is going down disable ict interrupt usage */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001096void iwl_pcie_disable_ict(struct iwl_trans *trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001097{
Johannes Berg20d3b642012-05-16 22:54:29 +02001098 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001099 unsigned long flags;
1100
Johannes Berg7b114882012-02-05 13:55:11 -08001101 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001102 trans_pcie->use_ict = false;
Johannes Berg7b114882012-02-05 13:55:11 -08001103 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001104}
1105
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001106/* legacy (non-ICT) ISR. Assumes that trans_pcie->irq_lock is held */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001107static irqreturn_t iwl_pcie_isr(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001108{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001109 struct iwl_trans *trans = data;
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001110 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001111 u32 inta, inta_mask;
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001112
1113 lockdep_assert_held(&trans_pcie->irq_lock);
1114
Johannes Berg6c1011e2012-03-06 13:30:48 -08001115 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001116
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001117 /* Disable (but don't clear!) interrupts here to avoid
1118 * back-to-back ISRs and sporadic interrupts from our NIC.
Johannes Berg2bfb5092012-12-27 21:43:48 +01001119 * If we have something to service, the irq thread will re-enable ints.
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001120 * If we *don't* have something, we'll re-enable before leaving here. */
Emmanuel Grumbach25a17262012-11-28 10:51:34 +02001121 inta_mask = iwl_read32(trans, CSR_INT_MASK);
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001122 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001123
1124 /* Discover which interrupts are active/pending */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001125 inta = iwl_read32(trans, CSR_INT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001126
Emmanuel Grumbach25a17262012-11-28 10:51:34 +02001127 if (inta & (~inta_mask)) {
1128 IWL_DEBUG_ISR(trans,
1129 "We got a masked interrupt (0x%08x)...Ack and ignore\n",
1130 inta & (~inta_mask));
1131 iwl_write32(trans, CSR_INT, inta & (~inta_mask));
1132 inta &= inta_mask;
1133 }
1134
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001135 /* Ignore interrupt if there's nothing in NIC to service.
1136 * This may be due to IRQ shared with another device,
1137 * or due to sporadic interrupts thrown from our NIC. */
1138 if (!inta) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001139 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001140 goto none;
1141 }
1142
1143 if ((inta == 0xFFFFFFFF) || ((inta & 0xFFFFFFF0) == 0xa5a5a5a0)) {
1144 /* Hardware disappeared. It might have already raised
1145 * an interrupt */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001146 IWL_WARN(trans, "HARDWARE GONE?? INTA == 0x%08x\n", inta);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001147 return IRQ_HANDLED;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001148 }
1149
Johannes Berg51cd53a2013-06-12 09:56:51 +02001150 if (iwl_have_debug_level(IWL_DL_ISR))
1151 IWL_DEBUG_ISR(trans,
1152 "ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n",
1153 inta, inta_mask,
1154 iwl_read32(trans, CSR_FH_INT_STATUS));
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001155
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001156 trans_pcie->inta |= inta;
Johannes Berg2bfb5092012-12-27 21:43:48 +01001157 /* the thread will service interrupts and re-enable them */
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001158 if (likely(inta))
Johannes Berg2bfb5092012-12-27 21:43:48 +01001159 return IRQ_WAKE_THREAD;
Don Fry83626402012-03-07 09:52:37 -08001160 else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +02001161 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001162 iwl_enable_interrupts(trans);
Johannes Berg392d4ca2012-12-27 21:37:04 +01001163 return IRQ_HANDLED;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001164
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001165none:
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001166 /* re-enable interrupts here since we don't have anything to service. */
1167 /* only Re-enable if disabled by irq and no schedules tasklet. */
Don Fry83626402012-03-07 09:52:37 -08001168 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Berg20d3b642012-05-16 22:54:29 +02001169 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001170 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001171
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001172 return IRQ_NONE;
1173}
1174
1175/* interrupt handler using ict table, with this interrupt driver will
1176 * stop using INTA register to get device's interrupt, reading this register
1177 * is expensive, device will write interrupts in ICT dram table, increment
1178 * index then will fire interrupt to driver, driver will OR all ICT table
1179 * entries from current index up to table entry with 0 value. the result is
1180 * the interrupt we need to service, driver will set the entries back to 0 and
1181 * set index.
1182 */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001183irqreturn_t iwl_pcie_isr_ict(int irq, void *data)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001184{
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001185 struct iwl_trans *trans = data;
1186 struct iwl_trans_pcie *trans_pcie;
Johannes Berg01911da2013-06-11 21:12:29 +02001187 u32 inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001188 u32 val = 0;
Johannes Bergb80667e2011-12-09 07:26:13 -08001189 u32 read;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001190 unsigned long flags;
1191
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001192 if (!trans)
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001193 return IRQ_NONE;
1194
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001195 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1196
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001197 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1198
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001199 /* dram interrupt table not set yet,
1200 * use legacy interrupt.
1201 */
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001202 if (unlikely(!trans_pcie->use_ict)) {
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001203 irqreturn_t ret = iwl_pcie_isr(irq, data);
Emmanuel Grumbacheb647642012-06-14 14:23:02 +03001204 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1205 return ret;
1206 }
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001207
Johannes Berg6c1011e2012-03-06 13:30:48 -08001208 trace_iwlwifi_dev_irq(trans->dev);
Johannes Bergb80667e2011-12-09 07:26:13 -08001209
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001210 /* Disable (but don't clear!) interrupts here to avoid
1211 * back-to-back ISRs and sporadic interrupts from our NIC.
1212 * If we have something to service, the tasklet will re-enable ints.
1213 * If we *don't* have something, we'll re-enable before leaving here.
1214 */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001215 iwl_write32(trans, CSR_INT_MASK, 0x00000000);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001216
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001217 /* Ignore interrupt if there's nothing in NIC to service.
1218 * This may be due to IRQ shared with another device,
1219 * or due to sporadic interrupts thrown from our NIC. */
Johannes Bergb80667e2011-12-09 07:26:13 -08001220 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001221 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index, read);
Johannes Bergb80667e2011-12-09 07:26:13 -08001222 if (!read) {
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001223 IWL_DEBUG_ISR(trans, "Ignore interrupt, inta == 0\n");
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001224 goto none;
1225 }
1226
Johannes Bergb80667e2011-12-09 07:26:13 -08001227 /*
1228 * Collect all entries up to the first 0, starting from ict_index;
1229 * note we already read at ict_index.
1230 */
1231 do {
1232 val |= read;
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001233 IWL_DEBUG_ISR(trans, "ICT index %d value 0x%08X\n",
Johannes Bergb80667e2011-12-09 07:26:13 -08001234 trans_pcie->ict_index, read);
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001235 trans_pcie->ict_tbl[trans_pcie->ict_index] = 0;
1236 trans_pcie->ict_index =
1237 iwl_queue_inc_wrap(trans_pcie->ict_index, ICT_COUNT);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001238
Johannes Bergb80667e2011-12-09 07:26:13 -08001239 read = le32_to_cpu(trans_pcie->ict_tbl[trans_pcie->ict_index]);
Johannes Berg6c1011e2012-03-06 13:30:48 -08001240 trace_iwlwifi_dev_ict_read(trans->dev, trans_pcie->ict_index,
Johannes Bergb80667e2011-12-09 07:26:13 -08001241 read);
1242 } while (read);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001243
1244 /* We should not get this value, just ignore it. */
1245 if (val == 0xffffffff)
1246 val = 0;
1247
1248 /*
1249 * this is a w/a for a h/w bug. the h/w bug may cause the Rx bit
1250 * (bit 15 before shifting it to 31) to clear when using interrupt
1251 * coalescing. fortunately, bits 18 and 19 stay set when this happens
1252 * so we use them to decide on the real state of the Rx bit.
1253 * In order words, bit 15 is set if bit 18 or bit 19 are set.
1254 */
1255 if (val & 0xC0000)
1256 val |= 0x8000;
1257
1258 inta = (0xff & val) | ((0xff00 & val) << 16);
Johannes Berg01911da2013-06-11 21:12:29 +02001259 IWL_DEBUG_ISR(trans, "ISR inta 0x%08x, enabled(sw) 0x%08x ict 0x%08x\n",
1260 inta, trans_pcie->inta_mask, val);
Johannes Berg01911da2013-06-11 21:12:29 +02001261 if (iwl_have_debug_level(IWL_DL_ISR))
1262 IWL_DEBUG_ISR(trans, "enabled(hw) 0x%08x\n",
1263 iwl_read32(trans, CSR_INT_MASK));
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001264
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001265 inta &= trans_pcie->inta_mask;
1266 trans_pcie->inta |= inta;
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001267
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001268 /* iwl_pcie_tasklet() will service interrupts and re-enable them */
Johannes Berg2bfb5092012-12-27 21:43:48 +01001269 if (likely(inta)) {
1270 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1271 return IRQ_WAKE_THREAD;
1272 } else if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001273 !trans_pcie->inta) {
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001274 /* Allow interrupt if was disabled by this handler and
1275 * no tasklet was schedules, We should not enable interrupt,
1276 * tasklet will enable it.
1277 */
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001278 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001279 }
1280
Johannes Berg7b114882012-02-05 13:55:11 -08001281 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001282 return IRQ_HANDLED;
1283
1284 none:
1285 /* re-enable interrupts here since we don't have anything to service.
1286 * only Re-enable if disabled by irq.
1287 */
Don Fry83626402012-03-07 09:52:37 -08001288 if (test_bit(STATUS_INT_ENABLED, &trans_pcie->status) &&
Johannes Bergb80667e2011-12-09 07:26:13 -08001289 !trans_pcie->inta)
Emmanuel Grumbach0c325762011-08-25 23:10:53 -07001290 iwl_enable_interrupts(trans);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001291
Johannes Berg7b114882012-02-05 13:55:11 -08001292 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
Emmanuel Grumbach1a361cd2011-07-11 07:44:57 -07001293 return IRQ_NONE;
1294}