blob: bf0431f788c1e75c483407a68dedb401c2defc94 [file] [log] [blame]
Tomi Valkeinenb2886272009-08-05 16:18:06 +03001/*
2 * linux/drivers/video/omap2/dss/venc.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * VENC settings from TI's DSS driver
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
17 *
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
20 */
21
22#define DSS_SUBSYS_NAME "VENC"
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/clk.h>
27#include <linux/err.h>
28#include <linux/io.h>
29#include <linux/mutex.h>
30#include <linux/completion.h>
31#include <linux/delay.h>
32#include <linux/string.h>
33#include <linux/seq_file.h>
34#include <linux/platform_device.h>
35#include <linux/regulator/consumer.h>
36
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030037#include <video/omapdss.h>
Tomi Valkeinenb2886272009-08-05 16:18:06 +030038#include <plat/cpu.h>
39
40#include "dss.h"
Tomi Valkeinen525dae62011-05-18 11:59:21 +030041#include "dss_features.h"
Tomi Valkeinenb2886272009-08-05 16:18:06 +030042
Tomi Valkeinenb2886272009-08-05 16:18:06 +030043/* Venc registers */
44#define VENC_REV_ID 0x00
45#define VENC_STATUS 0x04
46#define VENC_F_CONTROL 0x08
47#define VENC_VIDOUT_CTRL 0x10
48#define VENC_SYNC_CTRL 0x14
49#define VENC_LLEN 0x1C
50#define VENC_FLENS 0x20
51#define VENC_HFLTR_CTRL 0x24
52#define VENC_CC_CARR_WSS_CARR 0x28
53#define VENC_C_PHASE 0x2C
54#define VENC_GAIN_U 0x30
55#define VENC_GAIN_V 0x34
56#define VENC_GAIN_Y 0x38
57#define VENC_BLACK_LEVEL 0x3C
58#define VENC_BLANK_LEVEL 0x40
59#define VENC_X_COLOR 0x44
60#define VENC_M_CONTROL 0x48
61#define VENC_BSTAMP_WSS_DATA 0x4C
62#define VENC_S_CARR 0x50
63#define VENC_LINE21 0x54
64#define VENC_LN_SEL 0x58
65#define VENC_L21__WC_CTL 0x5C
66#define VENC_HTRIGGER_VTRIGGER 0x60
67#define VENC_SAVID__EAVID 0x64
68#define VENC_FLEN__FAL 0x68
69#define VENC_LAL__PHASE_RESET 0x6C
70#define VENC_HS_INT_START_STOP_X 0x70
71#define VENC_HS_EXT_START_STOP_X 0x74
72#define VENC_VS_INT_START_X 0x78
73#define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
74#define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
75#define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
76#define VENC_VS_EXT_STOP_Y 0x88
77#define VENC_AVID_START_STOP_X 0x90
78#define VENC_AVID_START_STOP_Y 0x94
79#define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
80#define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
81#define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
82#define VENC_TVDETGP_INT_START_STOP_X 0xB0
83#define VENC_TVDETGP_INT_START_STOP_Y 0xB4
84#define VENC_GEN_CTRL 0xB8
85#define VENC_OUTPUT_CONTROL 0xC4
86#define VENC_OUTPUT_TEST 0xC8
87#define VENC_DAC_B__DAC_C 0xC8
88
89struct venc_config {
90 u32 f_control;
91 u32 vidout_ctrl;
92 u32 sync_ctrl;
93 u32 llen;
94 u32 flens;
95 u32 hfltr_ctrl;
96 u32 cc_carr_wss_carr;
97 u32 c_phase;
98 u32 gain_u;
99 u32 gain_v;
100 u32 gain_y;
101 u32 black_level;
102 u32 blank_level;
103 u32 x_color;
104 u32 m_control;
105 u32 bstamp_wss_data;
106 u32 s_carr;
107 u32 line21;
108 u32 ln_sel;
109 u32 l21__wc_ctl;
110 u32 htrigger_vtrigger;
111 u32 savid__eavid;
112 u32 flen__fal;
113 u32 lal__phase_reset;
114 u32 hs_int_start_stop_x;
115 u32 hs_ext_start_stop_x;
116 u32 vs_int_start_x;
117 u32 vs_int_stop_x__vs_int_start_y;
118 u32 vs_int_stop_y__vs_ext_start_x;
119 u32 vs_ext_stop_x__vs_ext_start_y;
120 u32 vs_ext_stop_y;
121 u32 avid_start_stop_x;
122 u32 avid_start_stop_y;
123 u32 fid_int_start_x__fid_int_start_y;
124 u32 fid_int_offset_y__fid_ext_start_x;
125 u32 fid_ext_start_y__fid_ext_offset_y;
126 u32 tvdetgp_int_start_stop_x;
127 u32 tvdetgp_int_start_stop_y;
128 u32 gen_ctrl;
129};
130
131/* from TRM */
132static const struct venc_config venc_config_pal_trm = {
133 .f_control = 0,
134 .vidout_ctrl = 1,
135 .sync_ctrl = 0x40,
136 .llen = 0x35F, /* 863 */
137 .flens = 0x270, /* 624 */
138 .hfltr_ctrl = 0,
139 .cc_carr_wss_carr = 0x2F7225ED,
140 .c_phase = 0,
141 .gain_u = 0x111,
142 .gain_v = 0x181,
143 .gain_y = 0x140,
144 .black_level = 0x3B,
145 .blank_level = 0x3B,
146 .x_color = 0x7,
147 .m_control = 0x2,
148 .bstamp_wss_data = 0x3F,
149 .s_carr = 0x2A098ACB,
150 .line21 = 0,
151 .ln_sel = 0x01290015,
152 .l21__wc_ctl = 0x0000F603,
153 .htrigger_vtrigger = 0,
154
155 .savid__eavid = 0x06A70108,
156 .flen__fal = 0x00180270,
157 .lal__phase_reset = 0x00040135,
158 .hs_int_start_stop_x = 0x00880358,
159 .hs_ext_start_stop_x = 0x000F035F,
160 .vs_int_start_x = 0x01A70000,
161 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
162 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
163 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
164 .vs_ext_stop_y = 0x00000025,
165 .avid_start_stop_x = 0x03530083,
166 .avid_start_stop_y = 0x026C002E,
167 .fid_int_start_x__fid_int_start_y = 0x0001008A,
168 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
169 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
170
171 .tvdetgp_int_start_stop_x = 0x00140001,
172 .tvdetgp_int_start_stop_y = 0x00010001,
173 .gen_ctrl = 0x00FF0000,
174};
175
176/* from TRM */
177static const struct venc_config venc_config_ntsc_trm = {
178 .f_control = 0,
179 .vidout_ctrl = 1,
180 .sync_ctrl = 0x8040,
181 .llen = 0x359,
182 .flens = 0x20C,
183 .hfltr_ctrl = 0,
184 .cc_carr_wss_carr = 0x043F2631,
185 .c_phase = 0,
186 .gain_u = 0x102,
187 .gain_v = 0x16C,
188 .gain_y = 0x12F,
189 .black_level = 0x43,
190 .blank_level = 0x38,
191 .x_color = 0x7,
192 .m_control = 0x1,
193 .bstamp_wss_data = 0x38,
194 .s_carr = 0x21F07C1F,
195 .line21 = 0,
196 .ln_sel = 0x01310011,
197 .l21__wc_ctl = 0x0000F003,
198 .htrigger_vtrigger = 0,
199
200 .savid__eavid = 0x069300F4,
201 .flen__fal = 0x0016020C,
202 .lal__phase_reset = 0x00060107,
203 .hs_int_start_stop_x = 0x008E0350,
204 .hs_ext_start_stop_x = 0x000F0359,
205 .vs_int_start_x = 0x01A00000,
206 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
207 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
208 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
209 .vs_ext_stop_y = 0x00000006,
210 .avid_start_stop_x = 0x03480078,
211 .avid_start_stop_y = 0x02060024,
212 .fid_int_start_x__fid_int_start_y = 0x0001008A,
213 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
214 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
215
216 .tvdetgp_int_start_stop_x = 0x00140001,
217 .tvdetgp_int_start_stop_y = 0x00010001,
218 .gen_ctrl = 0x00F90000,
219};
220
221static const struct venc_config venc_config_pal_bdghi = {
222 .f_control = 0,
223 .vidout_ctrl = 0,
224 .sync_ctrl = 0,
225 .hfltr_ctrl = 0,
226 .x_color = 0,
227 .line21 = 0,
228 .ln_sel = 21,
229 .htrigger_vtrigger = 0,
230 .tvdetgp_int_start_stop_x = 0x00140001,
231 .tvdetgp_int_start_stop_y = 0x00010001,
232 .gen_ctrl = 0x00FB0000,
233
234 .llen = 864-1,
235 .flens = 625-1,
236 .cc_carr_wss_carr = 0x2F7625ED,
237 .c_phase = 0xDF,
238 .gain_u = 0x111,
239 .gain_v = 0x181,
240 .gain_y = 0x140,
241 .black_level = 0x3e,
242 .blank_level = 0x3e,
243 .m_control = 0<<2 | 1<<1,
244 .bstamp_wss_data = 0x42,
245 .s_carr = 0x2a098acb,
246 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
247 .savid__eavid = 0x06A70108,
248 .flen__fal = 23<<16 | 624<<0,
249 .lal__phase_reset = 2<<17 | 310<<0,
250 .hs_int_start_stop_x = 0x00920358,
251 .hs_ext_start_stop_x = 0x000F035F,
252 .vs_int_start_x = 0x1a7<<16,
253 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
254 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
255 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
256 .vs_ext_stop_y = 0x05,
257 .avid_start_stop_x = 0x03530082,
258 .avid_start_stop_y = 0x0270002E,
259 .fid_int_start_x__fid_int_start_y = 0x0005008A,
260 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
261 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
262};
263
264const struct omap_video_timings omap_dss_pal_timings = {
265 .x_res = 720,
266 .y_res = 574,
267 .pixel_clock = 13500,
268 .hsw = 64,
269 .hfp = 12,
270 .hbp = 68,
271 .vsw = 5,
272 .vfp = 5,
273 .vbp = 41,
274};
275EXPORT_SYMBOL(omap_dss_pal_timings);
276
277const struct omap_video_timings omap_dss_ntsc_timings = {
278 .x_res = 720,
279 .y_res = 482,
280 .pixel_clock = 13500,
281 .hsw = 64,
282 .hfp = 16,
283 .hbp = 58,
284 .vsw = 6,
285 .vfp = 6,
286 .vbp = 31,
287};
288EXPORT_SYMBOL(omap_dss_ntsc_timings);
289
290static struct {
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000291 struct platform_device *pdev;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300292 void __iomem *base;
293 struct mutex venc_lock;
294 u32 wss_data;
295 struct regulator *vdda_dac_reg;
296} venc;
297
298static inline void venc_write_reg(int idx, u32 val)
299{
300 __raw_writel(val, venc.base + idx);
301}
302
303static inline u32 venc_read_reg(int idx)
304{
305 u32 l = __raw_readl(venc.base + idx);
306 return l;
307}
308
309static void venc_write_config(const struct venc_config *config)
310{
311 DSSDBG("write venc conf\n");
312
313 venc_write_reg(VENC_LLEN, config->llen);
314 venc_write_reg(VENC_FLENS, config->flens);
315 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
316 venc_write_reg(VENC_C_PHASE, config->c_phase);
317 venc_write_reg(VENC_GAIN_U, config->gain_u);
318 venc_write_reg(VENC_GAIN_V, config->gain_v);
319 venc_write_reg(VENC_GAIN_Y, config->gain_y);
320 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
321 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
322 venc_write_reg(VENC_M_CONTROL, config->m_control);
323 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
324 venc.wss_data);
325 venc_write_reg(VENC_S_CARR, config->s_carr);
326 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
327 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
328 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
329 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
330 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
331 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
332 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
333 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
334 config->vs_int_stop_x__vs_int_start_y);
335 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
336 config->vs_int_stop_y__vs_ext_start_x);
337 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
338 config->vs_ext_stop_x__vs_ext_start_y);
339 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
340 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
341 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
342 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
343 config->fid_int_start_x__fid_int_start_y);
344 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
345 config->fid_int_offset_y__fid_ext_start_x);
346 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
347 config->fid_ext_start_y__fid_ext_offset_y);
348
349 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
350 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
351 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
352 venc_write_reg(VENC_X_COLOR, config->x_color);
353 venc_write_reg(VENC_LINE21, config->line21);
354 venc_write_reg(VENC_LN_SEL, config->ln_sel);
355 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
356 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
357 config->tvdetgp_int_start_stop_x);
358 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
359 config->tvdetgp_int_start_stop_y);
360 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
361 venc_write_reg(VENC_F_CONTROL, config->f_control);
362 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
363}
364
365static void venc_reset(void)
366{
367 int t = 1000;
368
369 venc_write_reg(VENC_F_CONTROL, 1<<8);
370 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
371 if (--t == 0) {
372 DSSERR("Failed to reset venc\n");
373 return;
374 }
375 }
376
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300377#ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300378 /* the magical sleep that makes things work */
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300379 /* XXX more info? What bug this circumvents? */
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300380 msleep(20);
Tomi Valkeinenc6f65e12010-06-02 17:48:22 +0300381#endif
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300382}
383
384static void venc_enable_clocks(int enable)
385{
Tomi Valkeinen525dae62011-05-18 11:59:21 +0300386 if (enable) {
387 dss_clk_enable(DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_TVFCK);
388 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK))
389 dss_clk_enable(DSS_CLK_VIDFCK);
390 } else {
391 dss_clk_disable(DSS_CLK_ICK | DSS_CLK_FCK | DSS_CLK_TVFCK);
392 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK))
393 dss_clk_disable(DSS_CLK_VIDFCK);
394 }
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300395}
396
397static const struct venc_config *venc_timings_to_config(
398 struct omap_video_timings *timings)
399{
400 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
401 return &venc_config_pal_trm;
402
403 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
404 return &venc_config_ntsc_trm;
405
406 BUG();
407}
408
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200409static void venc_power_on(struct omap_dss_device *dssdev)
410{
411 u32 l;
412
413 venc_enable_clocks(1);
414
415 venc_reset();
416 venc_write_config(venc_timings_to_config(&dssdev->panel.timings));
417
418 dss_set_venc_output(dssdev->phy.venc.type);
419 dss_set_dac_pwrdn_bgz(1);
420
421 l = 0;
422
423 if (dssdev->phy.venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
424 l |= 1 << 1;
425 else /* S-Video */
426 l |= (1 << 0) | (1 << 2);
427
428 if (dssdev->phy.venc.invert_polarity == false)
429 l |= 1 << 3;
430
431 venc_write_reg(VENC_OUTPUT_CONTROL, l);
432
433 dispc_set_digit_size(dssdev->panel.timings.x_res,
434 dssdev->panel.timings.y_res/2);
435
436 regulator_enable(venc.vdda_dac_reg);
437
438 if (dssdev->platform_enable)
439 dssdev->platform_enable(dssdev);
440
441 dssdev->manager->enable(dssdev->manager);
442}
443
444static void venc_power_off(struct omap_dss_device *dssdev)
445{
446 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
447 dss_set_dac_pwrdn_bgz(0);
448
449 dssdev->manager->disable(dssdev->manager);
450
451 if (dssdev->platform_disable)
452 dssdev->platform_disable(dssdev);
453
454 regulator_disable(venc.vdda_dac_reg);
455
456 venc_enable_clocks(0);
457}
458
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300459
460
461
462
463/* driver */
464static int venc_panel_probe(struct omap_dss_device *dssdev)
465{
466 dssdev->panel.timings = omap_dss_pal_timings;
467
468 return 0;
469}
470
471static void venc_panel_remove(struct omap_dss_device *dssdev)
472{
473}
474
475static int venc_panel_enable(struct omap_dss_device *dssdev)
476{
477 int r = 0;
478
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200479 DSSDBG("venc_enable_display\n");
480
481 mutex_lock(&venc.venc_lock);
482
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300483 r = omap_dss_start_device(dssdev);
484 if (r) {
485 DSSERR("failed to start device\n");
486 goto err0;
487 }
488
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200489 if (dssdev->state != OMAP_DSS_DISPLAY_DISABLED) {
490 r = -EINVAL;
491 goto err1;
492 }
493
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200494 venc_power_on(dssdev);
495
496 venc.wss_data = 0;
497
498 dssdev->state = OMAP_DSS_DISPLAY_ACTIVE;
499
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300500 mutex_unlock(&venc.venc_lock);
501 return 0;
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200502err1:
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300503 omap_dss_stop_device(dssdev);
504err0:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200505 mutex_unlock(&venc.venc_lock);
Jani Nikula35bc42c2010-03-24 11:59:37 +0100506
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200507 return r;
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300508}
509
510static void venc_panel_disable(struct omap_dss_device *dssdev)
511{
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200512 DSSDBG("venc_disable_display\n");
513
514 mutex_lock(&venc.venc_lock);
515
516 if (dssdev->state == OMAP_DSS_DISPLAY_DISABLED)
517 goto end;
518
519 if (dssdev->state == OMAP_DSS_DISPLAY_SUSPENDED) {
520 /* suspended is the same as disabled with venc */
521 dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
522 goto end;
523 }
524
525 venc_power_off(dssdev);
526
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200527 dssdev->state = OMAP_DSS_DISPLAY_DISABLED;
Tomi Valkeinen14572c62010-10-28 16:46:38 +0300528
529 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +0200530end:
531 mutex_unlock(&venc.venc_lock);
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300532}
533
534static int venc_panel_suspend(struct omap_dss_device *dssdev)
535{
536 venc_panel_disable(dssdev);
537 return 0;
538}
539
540static int venc_panel_resume(struct omap_dss_device *dssdev)
541{
542 return venc_panel_enable(dssdev);
543}
544
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200545static void venc_get_timings(struct omap_dss_device *dssdev,
546 struct omap_video_timings *timings)
547{
548 *timings = dssdev->panel.timings;
549}
550
551static void venc_set_timings(struct omap_dss_device *dssdev,
552 struct omap_video_timings *timings)
553{
554 DSSDBG("venc_set_timings\n");
555
556 /* Reset WSS data when the TV standard changes. */
557 if (memcmp(&dssdev->panel.timings, timings, sizeof(*timings)))
558 venc.wss_data = 0;
559
560 dssdev->panel.timings = *timings;
561 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE) {
562 /* turn the venc off and on to get new timings to use */
563 venc_panel_disable(dssdev);
564 venc_panel_enable(dssdev);
565 }
566}
567
568static int venc_check_timings(struct omap_dss_device *dssdev,
569 struct omap_video_timings *timings)
570{
571 DSSDBG("venc_check_timings\n");
572
573 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
574 return 0;
575
576 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
577 return 0;
578
579 return -EINVAL;
580}
581
Tomi Valkeinen36511312010-01-19 15:53:16 +0200582static u32 venc_get_wss(struct omap_dss_device *dssdev)
583{
584 /* Invert due to VENC_L21_WC_CTL:INV=1 */
585 return (venc.wss_data >> 8) ^ 0xfffff;
586}
587
588static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
589{
590 const struct venc_config *config;
591
592 DSSDBG("venc_set_wss\n");
593
594 mutex_lock(&venc.venc_lock);
595
596 config = venc_timings_to_config(&dssdev->panel.timings);
597
598 /* Invert due to VENC_L21_WC_CTL:INV=1 */
599 venc.wss_data = (wss ^ 0xfffff) << 8;
600
601 venc_enable_clocks(1);
602
603 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
604 venc.wss_data);
605
606 venc_enable_clocks(0);
607
608 mutex_unlock(&venc.venc_lock);
609
610 return 0;
611}
612
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300613static struct omap_dss_driver venc_driver = {
614 .probe = venc_panel_probe,
615 .remove = venc_panel_remove,
616
617 .enable = venc_panel_enable,
618 .disable = venc_panel_disable,
619 .suspend = venc_panel_suspend,
620 .resume = venc_panel_resume,
621
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200622 .get_resolution = omapdss_default_get_resolution,
Tomi Valkeinena2699502010-01-11 14:33:40 +0200623 .get_recommended_bpp = omapdss_default_get_recommended_bpp,
Tomi Valkeinen96adcec2010-01-11 13:54:33 +0200624
Tomi Valkeinen69b20482010-01-20 12:11:25 +0200625 .get_timings = venc_get_timings,
626 .set_timings = venc_set_timings,
627 .check_timings = venc_check_timings,
628
Tomi Valkeinen36511312010-01-19 15:53:16 +0200629 .get_wss = venc_get_wss,
630 .set_wss = venc_set_wss,
631
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300632 .driver = {
633 .name = "venc",
634 .owner = THIS_MODULE,
635 },
636};
637/* driver end */
638
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300639int venc_init_display(struct omap_dss_device *dssdev)
640{
641 DSSDBG("init_display\n");
642
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +0200643 if (venc.vdda_dac_reg == NULL) {
644 struct regulator *vdda_dac;
645
646 vdda_dac = regulator_get(&venc.pdev->dev, "vdda_dac");
647
648 if (IS_ERR(vdda_dac)) {
649 DSSERR("can't get VDDA_DAC regulator\n");
650 return PTR_ERR(vdda_dac);
651 }
652
653 venc.vdda_dac_reg = vdda_dac;
654 }
655
Tomi Valkeinenb2886272009-08-05 16:18:06 +0300656 return 0;
657}
658
659void venc_dump_regs(struct seq_file *s)
660{
661#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
662
663 venc_enable_clocks(1);
664
665 DUMPREG(VENC_F_CONTROL);
666 DUMPREG(VENC_VIDOUT_CTRL);
667 DUMPREG(VENC_SYNC_CTRL);
668 DUMPREG(VENC_LLEN);
669 DUMPREG(VENC_FLENS);
670 DUMPREG(VENC_HFLTR_CTRL);
671 DUMPREG(VENC_CC_CARR_WSS_CARR);
672 DUMPREG(VENC_C_PHASE);
673 DUMPREG(VENC_GAIN_U);
674 DUMPREG(VENC_GAIN_V);
675 DUMPREG(VENC_GAIN_Y);
676 DUMPREG(VENC_BLACK_LEVEL);
677 DUMPREG(VENC_BLANK_LEVEL);
678 DUMPREG(VENC_X_COLOR);
679 DUMPREG(VENC_M_CONTROL);
680 DUMPREG(VENC_BSTAMP_WSS_DATA);
681 DUMPREG(VENC_S_CARR);
682 DUMPREG(VENC_LINE21);
683 DUMPREG(VENC_LN_SEL);
684 DUMPREG(VENC_L21__WC_CTL);
685 DUMPREG(VENC_HTRIGGER_VTRIGGER);
686 DUMPREG(VENC_SAVID__EAVID);
687 DUMPREG(VENC_FLEN__FAL);
688 DUMPREG(VENC_LAL__PHASE_RESET);
689 DUMPREG(VENC_HS_INT_START_STOP_X);
690 DUMPREG(VENC_HS_EXT_START_STOP_X);
691 DUMPREG(VENC_VS_INT_START_X);
692 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
693 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
694 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
695 DUMPREG(VENC_VS_EXT_STOP_Y);
696 DUMPREG(VENC_AVID_START_STOP_X);
697 DUMPREG(VENC_AVID_START_STOP_Y);
698 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
699 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
700 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
701 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
702 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
703 DUMPREG(VENC_GEN_CTRL);
704 DUMPREG(VENC_OUTPUT_CONTROL);
705 DUMPREG(VENC_OUTPUT_TEST);
706
707 venc_enable_clocks(0);
708
709#undef DUMPREG
710}
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000711
712/* VENC HW IP initialisation */
713static int omap_venchw_probe(struct platform_device *pdev)
714{
715 u8 rev_id;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000716 struct resource *venc_mem;
717
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000718 venc.pdev = pdev;
719
720 mutex_init(&venc.venc_lock);
721
722 venc.wss_data = 0;
723
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +0000724 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
725 if (!venc_mem) {
726 DSSERR("can't get IORESOURCE_MEM VENC\n");
727 return -EINVAL;
728 }
729 venc.base = ioremap(venc_mem->start, resource_size(venc_mem));
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000730 if (!venc.base) {
731 DSSERR("can't ioremap VENC\n");
732 return -ENOMEM;
733 }
734
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000735 venc_enable_clocks(1);
736
737 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
Sumit Semwala06b62f2011-01-24 06:22:03 +0000738 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000739
740 venc_enable_clocks(0);
741
742 return omap_dss_register_driver(&venc_driver);
743}
744
745static int omap_venchw_remove(struct platform_device *pdev)
746{
747 if (venc.vdda_dac_reg != NULL) {
748 regulator_put(venc.vdda_dac_reg);
749 venc.vdda_dac_reg = NULL;
750 }
751 omap_dss_unregister_driver(&venc_driver);
752
753 iounmap(venc.base);
754 return 0;
755}
756
757static struct platform_driver omap_venchw_driver = {
758 .probe = omap_venchw_probe,
759 .remove = omap_venchw_remove,
760 .driver = {
761 .name = "omapdss_venc",
762 .owner = THIS_MODULE,
763 },
764};
765
766int venc_init_platform_driver(void)
767{
Tomi Valkeinenba02fa32011-03-11 09:28:06 +0200768 if (cpu_is_omap44xx())
769 return 0;
770
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000771 return platform_driver_register(&omap_venchw_driver);
772}
773
774void venc_uninit_platform_driver(void)
775{
Tomi Valkeinenba02fa32011-03-11 09:28:06 +0200776 if (cpu_is_omap44xx())
777 return;
778
Senthilvadivu Guruswamy30ea50c2011-01-24 06:22:01 +0000779 return platform_driver_unregister(&omap_venchw_driver);
780}