blob: 466da572e3f5350de690b3bcd4a20188f2b17021 [file] [log] [blame]
Alan Ott3731a332012-09-02 15:44:13 +00001/*
2 * Driver for Microchip MRF24J40 802.15.4 Wireless-PAN Networking controller
3 *
4 * Copyright (C) 2012 Alan Ott <alan@signal11.us>
5 * Signal 11 Software
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 */
21
22#include <linux/spi/spi.h>
23#include <linux/interrupt.h>
24#include <linux/module.h>
25#include <net/wpan-phy.h>
26#include <net/mac802154.h>
Alan Ottcbde8122013-04-05 10:34:51 +000027#include <net/ieee802154.h>
Alan Ott3731a332012-09-02 15:44:13 +000028
29/* MRF24J40 Short Address Registers */
30#define REG_RXMCR 0x00 /* Receive MAC control */
31#define REG_PANIDL 0x01 /* PAN ID (low) */
32#define REG_PANIDH 0x02 /* PAN ID (high) */
33#define REG_SADRL 0x03 /* Short address (low) */
34#define REG_SADRH 0x04 /* Short address (high) */
35#define REG_EADR0 0x05 /* Long address (low) (high is EADR7) */
36#define REG_TXMCR 0x11 /* Transmit MAC control */
37#define REG_PACON0 0x16 /* Power Amplifier Control */
38#define REG_PACON1 0x17 /* Power Amplifier Control */
39#define REG_PACON2 0x18 /* Power Amplifier Control */
40#define REG_TXNCON 0x1B /* Transmit Normal FIFO Control */
41#define REG_TXSTAT 0x24 /* TX MAC Status Register */
42#define REG_SOFTRST 0x2A /* Soft Reset */
43#define REG_TXSTBL 0x2E /* TX Stabilization */
44#define REG_INTSTAT 0x31 /* Interrupt Status */
45#define REG_INTCON 0x32 /* Interrupt Control */
46#define REG_RFCTL 0x36 /* RF Control Mode Register */
47#define REG_BBREG1 0x39 /* Baseband Registers */
48#define REG_BBREG2 0x3A /* */
49#define REG_BBREG6 0x3E /* */
50#define REG_CCAEDTH 0x3F /* Energy Detection Threshold */
51
52/* MRF24J40 Long Address Registers */
53#define REG_RFCON0 0x200 /* RF Control Registers */
54#define REG_RFCON1 0x201
55#define REG_RFCON2 0x202
56#define REG_RFCON3 0x203
57#define REG_RFCON5 0x205
58#define REG_RFCON6 0x206
59#define REG_RFCON7 0x207
60#define REG_RFCON8 0x208
61#define REG_RSSI 0x210
62#define REG_SLPCON0 0x211 /* Sleep Clock Control Registers */
63#define REG_SLPCON1 0x220
64#define REG_WAKETIMEL 0x222 /* Wake-up Time Match Value Low */
65#define REG_WAKETIMEH 0x223 /* Wake-up Time Match Value High */
66#define REG_RX_FIFO 0x300 /* Receive FIFO */
67
68/* Device configuration: Only channels 11-26 on page 0 are supported. */
69#define MRF24J40_CHAN_MIN 11
70#define MRF24J40_CHAN_MAX 26
71#define CHANNEL_MASK (((u32)1 << (MRF24J40_CHAN_MAX + 1)) \
72 - ((u32)1 << MRF24J40_CHAN_MIN))
73
74#define TX_FIFO_SIZE 128 /* From datasheet */
75#define RX_FIFO_SIZE 144 /* From datasheet */
76#define SET_CHANNEL_DELAY_US 192 /* From datasheet */
77
78/* Device Private Data */
79struct mrf24j40 {
80 struct spi_device *spi;
81 struct ieee802154_dev *dev;
82
83 struct mutex buffer_mutex; /* only used to protect buf */
84 struct completion tx_complete;
Alan Ott3731a332012-09-02 15:44:13 +000085 u8 *buf; /* 3 bytes. Used for SPI single-register transfers. */
86};
87
88/* Read/Write SPI Commands for Short and Long Address registers. */
89#define MRF24J40_READSHORT(reg) ((reg) << 1)
90#define MRF24J40_WRITESHORT(reg) ((reg) << 1 | 1)
91#define MRF24J40_READLONG(reg) (1 << 15 | (reg) << 5)
92#define MRF24J40_WRITELONG(reg) (1 << 15 | (reg) << 5 | 1 << 4)
93
Alan Ottcf82dab2013-03-18 12:06:42 +000094/* The datasheet indicates the theoretical maximum for SCK to be 10MHz */
95#define MAX_SPI_SPEED_HZ 10000000
Alan Ott3731a332012-09-02 15:44:13 +000096
97#define printdev(X) (&X->spi->dev)
98
99static int write_short_reg(struct mrf24j40 *devrec, u8 reg, u8 value)
100{
101 int ret;
102 struct spi_message msg;
103 struct spi_transfer xfer = {
104 .len = 2,
105 .tx_buf = devrec->buf,
106 .rx_buf = devrec->buf,
107 };
108
109 spi_message_init(&msg);
110 spi_message_add_tail(&xfer, &msg);
111
112 mutex_lock(&devrec->buffer_mutex);
113 devrec->buf[0] = MRF24J40_WRITESHORT(reg);
114 devrec->buf[1] = value;
115
116 ret = spi_sync(devrec->spi, &msg);
117 if (ret)
118 dev_err(printdev(devrec),
119 "SPI write Failed for short register 0x%hhx\n", reg);
120
121 mutex_unlock(&devrec->buffer_mutex);
122 return ret;
123}
124
125static int read_short_reg(struct mrf24j40 *devrec, u8 reg, u8 *val)
126{
127 int ret = -1;
128 struct spi_message msg;
129 struct spi_transfer xfer = {
130 .len = 2,
131 .tx_buf = devrec->buf,
132 .rx_buf = devrec->buf,
133 };
134
135 spi_message_init(&msg);
136 spi_message_add_tail(&xfer, &msg);
137
138 mutex_lock(&devrec->buffer_mutex);
139 devrec->buf[0] = MRF24J40_READSHORT(reg);
140 devrec->buf[1] = 0;
141
142 ret = spi_sync(devrec->spi, &msg);
143 if (ret)
144 dev_err(printdev(devrec),
145 "SPI read Failed for short register 0x%hhx\n", reg);
146 else
147 *val = devrec->buf[1];
148
149 mutex_unlock(&devrec->buffer_mutex);
150 return ret;
151}
152
153static int read_long_reg(struct mrf24j40 *devrec, u16 reg, u8 *value)
154{
155 int ret;
156 u16 cmd;
157 struct spi_message msg;
158 struct spi_transfer xfer = {
159 .len = 3,
160 .tx_buf = devrec->buf,
161 .rx_buf = devrec->buf,
162 };
163
164 spi_message_init(&msg);
165 spi_message_add_tail(&xfer, &msg);
166
167 cmd = MRF24J40_READLONG(reg);
168 mutex_lock(&devrec->buffer_mutex);
169 devrec->buf[0] = cmd >> 8 & 0xff;
170 devrec->buf[1] = cmd & 0xff;
171 devrec->buf[2] = 0;
172
173 ret = spi_sync(devrec->spi, &msg);
174 if (ret)
175 dev_err(printdev(devrec),
176 "SPI read Failed for long register 0x%hx\n", reg);
177 else
178 *value = devrec->buf[2];
179
180 mutex_unlock(&devrec->buffer_mutex);
181 return ret;
182}
183
184static int write_long_reg(struct mrf24j40 *devrec, u16 reg, u8 val)
185{
186 int ret;
187 u16 cmd;
188 struct spi_message msg;
189 struct spi_transfer xfer = {
190 .len = 3,
191 .tx_buf = devrec->buf,
192 .rx_buf = devrec->buf,
193 };
194
195 spi_message_init(&msg);
196 spi_message_add_tail(&xfer, &msg);
197
198 cmd = MRF24J40_WRITELONG(reg);
199 mutex_lock(&devrec->buffer_mutex);
200 devrec->buf[0] = cmd >> 8 & 0xff;
201 devrec->buf[1] = cmd & 0xff;
202 devrec->buf[2] = val;
203
204 ret = spi_sync(devrec->spi, &msg);
205 if (ret)
206 dev_err(printdev(devrec),
207 "SPI write Failed for long register 0x%hx\n", reg);
208
209 mutex_unlock(&devrec->buffer_mutex);
210 return ret;
211}
212
213/* This function relies on an undocumented write method. Once a write command
214 and address is set, as many bytes of data as desired can be clocked into
215 the device. The datasheet only shows setting one byte at a time. */
216static int write_tx_buf(struct mrf24j40 *devrec, u16 reg,
217 const u8 *data, size_t length)
218{
219 int ret;
220 u16 cmd;
221 u8 lengths[2];
222 struct spi_message msg;
223 struct spi_transfer addr_xfer = {
224 .len = 2,
225 .tx_buf = devrec->buf,
226 };
227 struct spi_transfer lengths_xfer = {
228 .len = 2,
229 .tx_buf = &lengths, /* TODO: Is DMA really required for SPI? */
230 };
231 struct spi_transfer data_xfer = {
232 .len = length,
233 .tx_buf = data,
234 };
235
236 /* Range check the length. 2 bytes are used for the length fields.*/
237 if (length > TX_FIFO_SIZE-2) {
238 dev_err(printdev(devrec), "write_tx_buf() was passed too large a buffer. Performing short write.\n");
239 length = TX_FIFO_SIZE-2;
240 }
241
242 spi_message_init(&msg);
243 spi_message_add_tail(&addr_xfer, &msg);
244 spi_message_add_tail(&lengths_xfer, &msg);
245 spi_message_add_tail(&data_xfer, &msg);
246
247 cmd = MRF24J40_WRITELONG(reg);
248 mutex_lock(&devrec->buffer_mutex);
249 devrec->buf[0] = cmd >> 8 & 0xff;
250 devrec->buf[1] = cmd & 0xff;
251 lengths[0] = 0x0; /* Header Length. Set to 0 for now. TODO */
252 lengths[1] = length; /* Total length */
253
254 ret = spi_sync(devrec->spi, &msg);
255 if (ret)
256 dev_err(printdev(devrec), "SPI write Failed for TX buf\n");
257
258 mutex_unlock(&devrec->buffer_mutex);
259 return ret;
260}
261
262static int mrf24j40_read_rx_buf(struct mrf24j40 *devrec,
263 u8 *data, u8 *len, u8 *lqi)
264{
265 u8 rx_len;
266 u8 addr[2];
267 u8 lqi_rssi[2];
268 u16 cmd;
269 int ret;
270 struct spi_message msg;
271 struct spi_transfer addr_xfer = {
272 .len = 2,
273 .tx_buf = &addr,
274 };
275 struct spi_transfer data_xfer = {
276 .len = 0x0, /* set below */
277 .rx_buf = data,
278 };
279 struct spi_transfer status_xfer = {
280 .len = 2,
281 .rx_buf = &lqi_rssi,
282 };
283
284 /* Get the length of the data in the RX FIFO. The length in this
285 * register exclues the 1-byte length field at the beginning. */
286 ret = read_long_reg(devrec, REG_RX_FIFO, &rx_len);
287 if (ret)
288 goto out;
289
290 /* Range check the RX FIFO length, accounting for the one-byte
291 * length field at the begining. */
292 if (rx_len > RX_FIFO_SIZE-1) {
293 dev_err(printdev(devrec), "Invalid length read from device. Performing short read.\n");
294 rx_len = RX_FIFO_SIZE-1;
295 }
296
297 if (rx_len > *len) {
298 /* Passed in buffer wasn't big enough. Should never happen. */
299 dev_err(printdev(devrec), "Buffer not big enough. Performing short read\n");
300 rx_len = *len;
301 }
302
303 /* Set up the commands to read the data. */
304 cmd = MRF24J40_READLONG(REG_RX_FIFO+1);
305 addr[0] = cmd >> 8 & 0xff;
306 addr[1] = cmd & 0xff;
307 data_xfer.len = rx_len;
308
309 spi_message_init(&msg);
310 spi_message_add_tail(&addr_xfer, &msg);
311 spi_message_add_tail(&data_xfer, &msg);
312 spi_message_add_tail(&status_xfer, &msg);
313
314 ret = spi_sync(devrec->spi, &msg);
315 if (ret) {
316 dev_err(printdev(devrec), "SPI RX Buffer Read Failed.\n");
317 goto out;
318 }
319
320 *lqi = lqi_rssi[0];
321 *len = rx_len;
322
323#ifdef DEBUG
324 print_hex_dump(KERN_DEBUG, "mrf24j40 rx: ",
325 DUMP_PREFIX_OFFSET, 16, 1, data, *len, 0);
326 printk(KERN_DEBUG "mrf24j40 rx: lqi: %02hhx rssi: %02hhx\n",
327 lqi_rssi[0], lqi_rssi[1]);
328#endif
329
330out:
331 return ret;
332}
333
334static int mrf24j40_tx(struct ieee802154_dev *dev, struct sk_buff *skb)
335{
336 struct mrf24j40 *devrec = dev->priv;
337 u8 val;
338 int ret = 0;
339
340 dev_dbg(printdev(devrec), "tx packet of %d bytes\n", skb->len);
341
342 ret = write_tx_buf(devrec, 0x000, skb->data, skb->len);
343 if (ret)
344 goto err;
345
Wolfram Sang16735d02013-11-14 14:32:02 -0800346 reinit_completion(&devrec->tx_complete);
Alan Ott9757f1d2013-10-05 23:52:22 -0400347
Alan Ott3731a332012-09-02 15:44:13 +0000348 /* Set TXNTRIG bit of TXNCON to send packet */
349 ret = read_short_reg(devrec, REG_TXNCON, &val);
350 if (ret)
351 goto err;
352 val |= 0x1;
Alan Ottcbde8122013-04-05 10:34:51 +0000353 /* Set TXNACKREQ if the ACK bit is set in the packet. */
354 if (skb->data[0] & IEEE802154_FC_ACK_REQ)
355 val |= 0x4;
Alan Ott3731a332012-09-02 15:44:13 +0000356 write_short_reg(devrec, REG_TXNCON, val);
357
Alan Ott3731a332012-09-02 15:44:13 +0000358 /* Wait for the device to send the TX complete interrupt. */
359 ret = wait_for_completion_interruptible_timeout(
360 &devrec->tx_complete,
361 5 * HZ);
362 if (ret == -ERESTARTSYS)
363 goto err;
364 if (ret == 0) {
Alan Ott7a1c2312013-03-18 12:06:41 +0000365 dev_warn(printdev(devrec), "Timeout waiting for TX interrupt\n");
Alan Ott3731a332012-09-02 15:44:13 +0000366 ret = -ETIMEDOUT;
367 goto err;
368 }
369
370 /* Check for send error from the device. */
371 ret = read_short_reg(devrec, REG_TXSTAT, &val);
372 if (ret)
373 goto err;
374 if (val & 0x1) {
Alan Ottcbde8122013-04-05 10:34:51 +0000375 dev_dbg(printdev(devrec), "Error Sending. Retry count exceeded\n");
Alan Ott3731a332012-09-02 15:44:13 +0000376 ret = -ECOMM; /* TODO: Better error code ? */
377 } else
378 dev_dbg(printdev(devrec), "Packet Sent\n");
379
380err:
381
382 return ret;
383}
384
385static int mrf24j40_ed(struct ieee802154_dev *dev, u8 *level)
386{
387 /* TODO: */
388 printk(KERN_WARNING "mrf24j40: ed not implemented\n");
389 *level = 0;
390 return 0;
391}
392
393static int mrf24j40_start(struct ieee802154_dev *dev)
394{
395 struct mrf24j40 *devrec = dev->priv;
396 u8 val;
397 int ret;
398
399 dev_dbg(printdev(devrec), "start\n");
400
401 ret = read_short_reg(devrec, REG_INTCON, &val);
402 if (ret)
403 return ret;
404 val &= ~(0x1|0x8); /* Clear TXNIE and RXIE. Enable interrupts */
405 write_short_reg(devrec, REG_INTCON, val);
406
407 return 0;
408}
409
410static void mrf24j40_stop(struct ieee802154_dev *dev)
411{
412 struct mrf24j40 *devrec = dev->priv;
413 u8 val;
414 int ret;
Varka Bhadram529160d2014-09-24 12:21:30 +0200415
Alan Ott3731a332012-09-02 15:44:13 +0000416 dev_dbg(printdev(devrec), "stop\n");
417
418 ret = read_short_reg(devrec, REG_INTCON, &val);
419 if (ret)
420 return;
421 val |= 0x1|0x8; /* Set TXNIE and RXIE. Disable Interrupts */
422 write_short_reg(devrec, REG_INTCON, val);
423
424 return;
425}
426
427static int mrf24j40_set_channel(struct ieee802154_dev *dev,
428 int page, int channel)
429{
430 struct mrf24j40 *devrec = dev->priv;
431 u8 val;
432 int ret;
433
434 dev_dbg(printdev(devrec), "Set Channel %d\n", channel);
435
436 WARN_ON(page != 0);
437 WARN_ON(channel < MRF24J40_CHAN_MIN);
438 WARN_ON(channel > MRF24J40_CHAN_MAX);
439
440 /* Set Channel TODO */
441 val = (channel-11) << 4 | 0x03;
442 write_long_reg(devrec, REG_RFCON0, val);
443
444 /* RF Reset */
445 ret = read_short_reg(devrec, REG_RFCTL, &val);
446 if (ret)
447 return ret;
448 val |= 0x04;
449 write_short_reg(devrec, REG_RFCTL, val);
450 val &= ~0x04;
451 write_short_reg(devrec, REG_RFCTL, val);
452
453 udelay(SET_CHANNEL_DELAY_US); /* per datasheet */
454
455 return 0;
456}
457
458static int mrf24j40_filter(struct ieee802154_dev *dev,
459 struct ieee802154_hw_addr_filt *filt,
460 unsigned long changed)
461{
462 struct mrf24j40 *devrec = dev->priv;
463
464 dev_dbg(printdev(devrec), "filter\n");
465
466 if (changed & IEEE802515_AFILT_SADDR_CHANGED) {
467 /* Short Addr */
468 u8 addrh, addrl;
Varka Bhadram529160d2014-09-24 12:21:30 +0200469
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +0100470 addrh = le16_to_cpu(filt->short_addr) >> 8 & 0xff;
471 addrl = le16_to_cpu(filt->short_addr) & 0xff;
Alan Ott3731a332012-09-02 15:44:13 +0000472
473 write_short_reg(devrec, REG_SADRH, addrh);
474 write_short_reg(devrec, REG_SADRL, addrl);
475 dev_dbg(printdev(devrec),
476 "Set short addr to %04hx\n", filt->short_addr);
477 }
478
479 if (changed & IEEE802515_AFILT_IEEEADDR_CHANGED) {
480 /* Device Address */
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +0100481 u8 i, addr[8];
482
483 memcpy(addr, &filt->ieee_addr, 8);
Alan Ott3731a332012-09-02 15:44:13 +0000484 for (i = 0; i < 8; i++)
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +0100485 write_short_reg(devrec, REG_EADR0 + i, addr[i]);
Alan Ott3731a332012-09-02 15:44:13 +0000486
487#ifdef DEBUG
488 printk(KERN_DEBUG "Set long addr to: ");
489 for (i = 0; i < 8; i++)
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +0100490 printk("%02hhx ", addr[7 - i]);
Alan Ott3731a332012-09-02 15:44:13 +0000491 printk(KERN_DEBUG "\n");
492#endif
493 }
494
495 if (changed & IEEE802515_AFILT_PANID_CHANGED) {
496 /* PAN ID */
497 u8 panidl, panidh;
Varka Bhadram529160d2014-09-24 12:21:30 +0200498
Phoebe Buckheisterb70ab2e2014-03-14 21:23:59 +0100499 panidh = le16_to_cpu(filt->pan_id) >> 8 & 0xff;
500 panidl = le16_to_cpu(filt->pan_id) & 0xff;
Alan Ott3731a332012-09-02 15:44:13 +0000501 write_short_reg(devrec, REG_PANIDH, panidh);
502 write_short_reg(devrec, REG_PANIDL, panidl);
503
504 dev_dbg(printdev(devrec), "Set PANID to %04hx\n", filt->pan_id);
505 }
506
507 if (changed & IEEE802515_AFILT_PANC_CHANGED) {
508 /* Pan Coordinator */
509 u8 val;
510 int ret;
511
512 ret = read_short_reg(devrec, REG_RXMCR, &val);
513 if (ret)
514 return ret;
515 if (filt->pan_coord)
516 val |= 0x8;
517 else
518 val &= ~0x8;
519 write_short_reg(devrec, REG_RXMCR, val);
520
521 /* REG_SLOTTED is maintained as default (unslotted/CSMA-CA).
522 * REG_ORDER is maintained as default (no beacon/superframe).
523 */
524
525 dev_dbg(printdev(devrec), "Set Pan Coord to %s\n",
526 filt->pan_coord ? "on" : "off");
527 }
528
529 return 0;
530}
531
532static int mrf24j40_handle_rx(struct mrf24j40 *devrec)
533{
534 u8 len = RX_FIFO_SIZE;
535 u8 lqi = 0;
536 u8 val;
537 int ret = 0;
538 struct sk_buff *skb;
539
540 /* Turn off reception of packets off the air. This prevents the
541 * device from overwriting the buffer while we're reading it. */
542 ret = read_short_reg(devrec, REG_BBREG1, &val);
543 if (ret)
544 goto out;
545 val |= 4; /* SET RXDECINV */
546 write_short_reg(devrec, REG_BBREG1, val);
547
548 skb = alloc_skb(len, GFP_KERNEL);
549 if (!skb) {
550 ret = -ENOMEM;
551 goto out;
552 }
553
554 ret = mrf24j40_read_rx_buf(devrec, skb_put(skb, len), &len, &lqi);
555 if (ret < 0) {
556 dev_err(printdev(devrec), "Failure reading RX FIFO\n");
557 kfree_skb(skb);
558 ret = -EINVAL;
559 goto out;
560 }
561
562 /* Cut off the checksum */
563 skb_trim(skb, len-2);
564
565 /* TODO: Other drivers call ieee20154_rx_irqsafe() here (eg: cc2040,
566 * also from a workqueue). I think irqsafe is not necessary here.
567 * Can someone confirm? */
568 ieee802154_rx_irqsafe(devrec->dev, skb, lqi);
569
570 dev_dbg(printdev(devrec), "RX Handled\n");
571
572out:
573 /* Turn back on reception of packets off the air. */
574 ret = read_short_reg(devrec, REG_BBREG1, &val);
575 if (ret)
576 return ret;
577 val &= ~0x4; /* Clear RXDECINV */
578 write_short_reg(devrec, REG_BBREG1, val);
579
580 return ret;
581}
582
583static struct ieee802154_ops mrf24j40_ops = {
584 .owner = THIS_MODULE,
585 .xmit = mrf24j40_tx,
586 .ed = mrf24j40_ed,
587 .start = mrf24j40_start,
588 .stop = mrf24j40_stop,
589 .set_channel = mrf24j40_set_channel,
590 .set_hw_addr_filt = mrf24j40_filter,
591};
592
593static irqreturn_t mrf24j40_isr(int irq, void *data)
594{
595 struct mrf24j40 *devrec = data;
Alan Ott3731a332012-09-02 15:44:13 +0000596 u8 intstat;
597 int ret;
598
599 /* Read the interrupt status */
600 ret = read_short_reg(devrec, REG_INTSTAT, &intstat);
601 if (ret)
602 goto out;
603
604 /* Check for TX complete */
605 if (intstat & 0x1)
606 complete(&devrec->tx_complete);
607
608 /* Check for Rx */
609 if (intstat & 0x8)
610 mrf24j40_handle_rx(devrec);
611
612out:
Alan Ott4a4e1da2013-10-05 23:52:23 -0400613 return IRQ_HANDLED;
Alan Ott3731a332012-09-02 15:44:13 +0000614}
615
Varka Bhadram3dac9a72014-06-16 09:12:31 +0530616static int mrf24j40_hw_init(struct mrf24j40 *devrec)
617{
618 int ret;
619 u8 val;
620
621 /* Initialize the device.
622 From datasheet section 3.2: Initialization. */
623 ret = write_short_reg(devrec, REG_SOFTRST, 0x07);
624 if (ret)
625 goto err_ret;
626
627 ret = write_short_reg(devrec, REG_PACON2, 0x98);
628 if (ret)
629 goto err_ret;
630
631 ret = write_short_reg(devrec, REG_TXSTBL, 0x95);
632 if (ret)
633 goto err_ret;
634
635 ret = write_long_reg(devrec, REG_RFCON0, 0x03);
636 if (ret)
637 goto err_ret;
638
639 ret = write_long_reg(devrec, REG_RFCON1, 0x01);
640 if (ret)
641 goto err_ret;
642
643 ret = write_long_reg(devrec, REG_RFCON2, 0x80);
644 if (ret)
645 goto err_ret;
646
647 ret = write_long_reg(devrec, REG_RFCON6, 0x90);
648 if (ret)
649 goto err_ret;
650
651 ret = write_long_reg(devrec, REG_RFCON7, 0x80);
652 if (ret)
653 goto err_ret;
654
655 ret = write_long_reg(devrec, REG_RFCON8, 0x10);
656 if (ret)
657 goto err_ret;
658
659 ret = write_long_reg(devrec, REG_SLPCON1, 0x21);
660 if (ret)
661 goto err_ret;
662
663 ret = write_short_reg(devrec, REG_BBREG2, 0x80);
664 if (ret)
665 goto err_ret;
666
667 ret = write_short_reg(devrec, REG_CCAEDTH, 0x60);
668 if (ret)
669 goto err_ret;
670
671 ret = write_short_reg(devrec, REG_BBREG6, 0x40);
672 if (ret)
673 goto err_ret;
674
675 ret = write_short_reg(devrec, REG_RFCTL, 0x04);
676 if (ret)
677 goto err_ret;
678
679 ret = write_short_reg(devrec, REG_RFCTL, 0x0);
680 if (ret)
681 goto err_ret;
682
683 udelay(192);
684
685 /* Set RX Mode. RXMCR<1:0>: 0x0 normal, 0x1 promisc, 0x2 error */
686 ret = read_short_reg(devrec, REG_RXMCR, &val);
687 if (ret)
688 goto err_ret;
689
690 val &= ~0x3; /* Clear RX mode (normal) */
691
692 ret = write_short_reg(devrec, REG_RXMCR, val);
693 if (ret)
694 goto err_ret;
695
696 return 0;
697
698err_ret:
699 return ret;
700}
701
Bill Pembertonbb1f4602012-12-03 09:24:12 -0500702static int mrf24j40_probe(struct spi_device *spi)
Alan Ott3731a332012-09-02 15:44:13 +0000703{
704 int ret = -ENOMEM;
Alan Ott3731a332012-09-02 15:44:13 +0000705 struct mrf24j40 *devrec;
706
707 printk(KERN_INFO "mrf24j40: probe(). IRQ: %d\n", spi->irq);
708
Varka Bhadram0aaf43f2014-06-11 10:04:44 +0530709 devrec = devm_kzalloc(&spi->dev, sizeof(struct mrf24j40), GFP_KERNEL);
Alan Ott3731a332012-09-02 15:44:13 +0000710 if (!devrec)
Varka Bhadram0aaf43f2014-06-11 10:04:44 +0530711 goto err_ret;
712 devrec->buf = devm_kzalloc(&spi->dev, 3, GFP_KERNEL);
Alan Ott3731a332012-09-02 15:44:13 +0000713 if (!devrec->buf)
Varka Bhadram0aaf43f2014-06-11 10:04:44 +0530714 goto err_ret;
Alan Ott3731a332012-09-02 15:44:13 +0000715
716 spi->mode = SPI_MODE_0; /* TODO: Is this appropriate for right here? */
717 if (spi->max_speed_hz > MAX_SPI_SPEED_HZ)
718 spi->max_speed_hz = MAX_SPI_SPEED_HZ;
719
720 mutex_init(&devrec->buffer_mutex);
721 init_completion(&devrec->tx_complete);
Alan Ott3731a332012-09-02 15:44:13 +0000722 devrec->spi = spi;
Jingoo Han4fa0a0e2013-04-05 20:34:18 +0000723 spi_set_drvdata(spi, devrec);
Alan Ott3731a332012-09-02 15:44:13 +0000724
725 /* Register with the 802154 subsystem */
726
727 devrec->dev = ieee802154_alloc_device(0, &mrf24j40_ops);
728 if (!devrec->dev)
Varka Bhadram0aaf43f2014-06-11 10:04:44 +0530729 goto err_ret;
Alan Ott3731a332012-09-02 15:44:13 +0000730
731 devrec->dev->priv = devrec;
732 devrec->dev->parent = &devrec->spi->dev;
733 devrec->dev->phy->channels_supported[0] = CHANNEL_MASK;
734 devrec->dev->flags = IEEE802154_HW_OMIT_CKSUM|IEEE802154_HW_AACK;
735
736 dev_dbg(printdev(devrec), "registered mrf24j40\n");
737 ret = ieee802154_register_device(devrec->dev);
738 if (ret)
739 goto err_register_device;
740
Varka Bhadram3dac9a72014-06-16 09:12:31 +0530741 ret = mrf24j40_hw_init(devrec);
Alan Ott3731a332012-09-02 15:44:13 +0000742 if (ret)
Varka Bhadram3dac9a72014-06-16 09:12:31 +0530743 goto err_hw_init;
Alan Ott3731a332012-09-02 15:44:13 +0000744
Varka Bhadram0aaf43f2014-06-11 10:04:44 +0530745 ret = devm_request_threaded_irq(&spi->dev,
746 spi->irq,
747 NULL,
748 mrf24j40_isr,
749 IRQF_TRIGGER_LOW|IRQF_ONESHOT,
750 dev_name(&spi->dev),
751 devrec);
Alan Ott3731a332012-09-02 15:44:13 +0000752
753 if (ret) {
754 dev_err(printdev(devrec), "Unable to get IRQ");
755 goto err_irq;
756 }
757
758 return 0;
759
760err_irq:
Varka Bhadram3dac9a72014-06-16 09:12:31 +0530761err_hw_init:
Alan Ott3731a332012-09-02 15:44:13 +0000762 ieee802154_unregister_device(devrec->dev);
763err_register_device:
764 ieee802154_free_device(devrec->dev);
Varka Bhadram0aaf43f2014-06-11 10:04:44 +0530765err_ret:
Alan Ott3731a332012-09-02 15:44:13 +0000766 return ret;
767}
768
Bill Pembertonbb1f4602012-12-03 09:24:12 -0500769static int mrf24j40_remove(struct spi_device *spi)
Alan Ott3731a332012-09-02 15:44:13 +0000770{
Jingoo Han4fa0a0e2013-04-05 20:34:18 +0000771 struct mrf24j40 *devrec = spi_get_drvdata(spi);
Alan Ott3731a332012-09-02 15:44:13 +0000772
773 dev_dbg(printdev(devrec), "remove\n");
774
Alan Ott3731a332012-09-02 15:44:13 +0000775 ieee802154_unregister_device(devrec->dev);
776 ieee802154_free_device(devrec->dev);
777 /* TODO: Will ieee802154_free_device() wait until ->xmit() is
778 * complete? */
779
Alan Ott3731a332012-09-02 15:44:13 +0000780 return 0;
781}
782
783static const struct spi_device_id mrf24j40_ids[] = {
784 { "mrf24j40", 0 },
785 { "mrf24j40ma", 0 },
786 { },
787};
788MODULE_DEVICE_TABLE(spi, mrf24j40_ids);
789
790static struct spi_driver mrf24j40_driver = {
791 .driver = {
792 .name = "mrf24j40",
793 .bus = &spi_bus_type,
794 .owner = THIS_MODULE,
795 },
796 .id_table = mrf24j40_ids,
797 .probe = mrf24j40_probe,
Bill Pembertonbb1f4602012-12-03 09:24:12 -0500798 .remove = mrf24j40_remove,
Alan Ott3731a332012-09-02 15:44:13 +0000799};
800
Wei Yongjun3d4a1312013-04-08 20:34:44 +0000801module_spi_driver(mrf24j40_driver);
Alan Ott3731a332012-09-02 15:44:13 +0000802
803MODULE_LICENSE("GPL");
804MODULE_AUTHOR("Alan Ott");
805MODULE_DESCRIPTION("MRF24J40 SPI 802.15.4 Controller Driver");