blob: 9e3bd4fa781082fb4832ad26d96518edabb548fe [file] [log] [blame]
Paul Walmsleyf2ab9972009-01-28 12:27:37 -07001/*
2 * SMS/SDRC (SDRAM controller) common code for OMAP2/3
3 *
4 * Copyright (C) 2005, 2008 Texas Instruments Inc.
5 * Copyright (C) 2005, 2008 Nokia Corporation
6 *
7 * Tony Lindgren <tony@atomide.com>
8 * Paul Walmsley
9 * Richard Woodruff <r-woodruff2@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
Paul Walmsley87246b72009-01-28 12:27:39 -070015#undef DEBUG
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070016
17#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/device.h>
20#include <linux/list.h>
21#include <linux/errno.h>
22#include <linux/delay.h>
23#include <linux/clk.h>
24#include <linux/io.h>
25
26#include <mach/common.h>
27#include <mach/clock.h>
28#include <mach/sram.h>
29
30#include "prm.h"
31
32#include <mach/sdrc.h>
33#include "sdrc.h"
34
Jean Pihet58cda882009-07-24 19:43:25 -060035static struct omap_sdrc_params *sdrc_init_params_cs0, *sdrc_init_params_cs1;
Paul Walmsley87246b72009-01-28 12:27:39 -070036
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070037void __iomem *omap2_sdrc_base;
38void __iomem *omap2_sms_base;
39
Paul Walmsley98cfe5a2009-05-12 17:27:09 -060040/* SDRC_POWER register bits */
41#define SDRC_POWER_EXTCLKDIS_SHIFT 3
42#define SDRC_POWER_PWDENA_SHIFT 2
43#define SDRC_POWER_PAGEPOLICY_SHIFT 0
Paul Walmsley87246b72009-01-28 12:27:39 -070044
45/**
46 * omap2_sdrc_get_params - return SDRC register values for a given clock rate
47 * @r: SDRC clock rate (in Hz)
Jean Pihet58cda882009-07-24 19:43:25 -060048 * @sdrc_cs0: chip select 0 ram timings **
49 * @sdrc_cs1: chip select 1 ram timings **
Paul Walmsley87246b72009-01-28 12:27:39 -070050 *
51 * Return pre-calculated values for the SDRC_ACTIM_CTRLA,
Jean Pihet58cda882009-07-24 19:43:25 -060052 * SDRC_ACTIM_CTRLB, SDRC_RFR_CTRL and SDRC_MR registers in sdrc_cs[01]
53 * structs,for a given SDRC clock rate 'r'.
54 * These parameters control various timing delays in the SDRAM controller
55 * that are expressed in terms of the number of SDRC clock cycles to
56 * wait; hence the clock rate dependency.
57 *
58 * Supports 2 different timing parameters for both chip selects.
59 *
60 * Note 1: the sdrc_init_params_cs[01] must be sorted rate descending.
61 * Note 2: If sdrc_init_params_cs_1 is not NULL it must be of same size
62 * as sdrc_init_params_cs_0.
63 *
64 * Fills in the struct omap_sdrc_params * for each chip select.
65 * Returns 0 upon success or -1 upon failure.
Paul Walmsley87246b72009-01-28 12:27:39 -070066 */
Jean Pihet58cda882009-07-24 19:43:25 -060067int omap2_sdrc_get_params(unsigned long r,
68 struct omap_sdrc_params **sdrc_cs0,
69 struct omap_sdrc_params **sdrc_cs1)
Paul Walmsley87246b72009-01-28 12:27:39 -070070{
Jean Pihet58cda882009-07-24 19:43:25 -060071 struct omap_sdrc_params *sp0, *sp1;
Paul Walmsley87246b72009-01-28 12:27:39 -070072
Jean Pihet58cda882009-07-24 19:43:25 -060073 if (!sdrc_init_params_cs0)
74 return -1;
Kevin Hilman8bd22942009-05-28 10:56:16 -070075
Jean Pihet58cda882009-07-24 19:43:25 -060076 sp0 = sdrc_init_params_cs0;
77 sp1 = sdrc_init_params_cs1;
Paul Walmsley87246b72009-01-28 12:27:39 -070078
Jean Pihet58cda882009-07-24 19:43:25 -060079 while (sp0->rate && sp0->rate != r) {
80 sp0++;
81 if (sdrc_init_params_cs1)
82 sp1++;
83 }
Paul Walmsley87246b72009-01-28 12:27:39 -070084
Jean Pihet58cda882009-07-24 19:43:25 -060085 if (!sp0->rate)
86 return -1;
Paul Walmsley87246b72009-01-28 12:27:39 -070087
Jean Pihet58cda882009-07-24 19:43:25 -060088 *sdrc_cs0 = sp0;
89 *sdrc_cs1 = sp1;
90 return 0;
Paul Walmsley87246b72009-01-28 12:27:39 -070091}
92
93
Paul Walmsleyf2ab9972009-01-28 12:27:37 -070094void __init omap2_set_globals_sdrc(struct omap_globals *omap2_globals)
95{
96 omap2_sdrc_base = omap2_globals->sdrc;
97 omap2_sms_base = omap2_globals->sms;
98}
99
Paul Walmsley98cfe5a2009-05-12 17:27:09 -0600100/**
101 * omap2_sdrc_init - initialize SMS, SDRC devices on boot
Jean Pihet58cda882009-07-24 19:43:25 -0600102 * @sdrc_cs[01]: pointers to a null-terminated list of struct omap_sdrc_params
103 * Support for 2 chip selects timings
Paul Walmsley98cfe5a2009-05-12 17:27:09 -0600104 *
105 * Turn on smart idle modes for SDRAM scheduler and controller.
106 * Program a known-good configuration for the SDRC to deal with buggy
107 * bootloaders.
108 */
Jean Pihet58cda882009-07-24 19:43:25 -0600109void __init omap2_sdrc_init(struct omap_sdrc_params *sdrc_cs0,
110 struct omap_sdrc_params *sdrc_cs1)
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700111{
112 u32 l;
113
114 l = sms_read_reg(SMS_SYSCONFIG);
115 l &= ~(0x3 << 3);
116 l |= (0x2 << 3);
117 sms_write_reg(l, SMS_SYSCONFIG);
118
119 l = sdrc_read_reg(SDRC_SYSCONFIG);
120 l &= ~(0x3 << 3);
121 l |= (0x2 << 3);
122 sdrc_write_reg(l, SDRC_SYSCONFIG);
Paul Walmsley87246b72009-01-28 12:27:39 -0700123
Jean Pihet58cda882009-07-24 19:43:25 -0600124 sdrc_init_params_cs0 = sdrc_cs0;
125 sdrc_init_params_cs1 = sdrc_cs1;
Paul Walmsley98cfe5a2009-05-12 17:27:09 -0600126
127 /* XXX Enable SRFRONIDLEREQ here also? */
Paul Walmsley75f251e2009-07-24 19:44:01 -0600128 /*
129 * PWDENA should not be set due to 34xx erratum 1.150 - PWDENA
130 * can cause random memory corruption
131 */
Paul Walmsley98cfe5a2009-05-12 17:27:09 -0600132 l = (1 << SDRC_POWER_EXTCLKDIS_SHIFT) |
Paul Walmsley98cfe5a2009-05-12 17:27:09 -0600133 (1 << SDRC_POWER_PAGEPOLICY_SHIFT);
134 sdrc_write_reg(l, SDRC_POWER);
Paul Walmsleyf2ab9972009-01-28 12:27:37 -0700135}