blob: 25a81f73cecf021ea8d3a6bc470a0ef6c769005f [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
9 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file COPYING in the main directory of this archive
12 * for more details.
13 */
14
15#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110016#undef DEBUG_IPI
17#undef DEBUG_IRQ
18#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100019
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020#include <linux/types.h>
21#include <linux/kernel.h>
22#include <linux/init.h>
23#include <linux/irq.h>
24#include <linux/smp.h>
25#include <linux/interrupt.h>
26#include <linux/bootmem.h>
27#include <linux/spinlock.h>
28#include <linux/pci.h>
29
30#include <asm/ptrace.h>
31#include <asm/signal.h>
32#include <asm/io.h>
33#include <asm/pgtable.h>
34#include <asm/irq.h>
35#include <asm/machdep.h>
36#include <asm/mpic.h>
37#include <asm/smp.h>
38
Michael Ellermana7de7c72007-05-08 12:58:36 +100039#include "mpic.h"
40
Paul Mackerras14cf11a2005-09-26 16:04:21 +100041#ifdef DEBUG
42#define DBG(fmt...) printk(fmt)
43#else
44#define DBG(fmt...)
45#endif
46
47static struct mpic *mpics;
48static struct mpic *mpic_primary;
49static DEFINE_SPINLOCK(mpic_lock);
50
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100051#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000052#ifdef CONFIG_IRQ_ALL_CPUS
53#define distribute_irqs (1)
54#else
55#define distribute_irqs (0)
56#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100057#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100058
Zang Roy-r6191172335932006-08-25 14:16:30 +100059#ifdef CONFIG_MPIC_WEIRD
60static u32 mpic_infos[][MPIC_IDX_END] = {
61 [0] = { /* Original OpenPIC compatible MPIC */
62 MPIC_GREG_BASE,
63 MPIC_GREG_FEATURE_0,
64 MPIC_GREG_GLOBAL_CONF_0,
65 MPIC_GREG_VENDOR_ID,
66 MPIC_GREG_IPI_VECTOR_PRI_0,
67 MPIC_GREG_IPI_STRIDE,
68 MPIC_GREG_SPURIOUS,
69 MPIC_GREG_TIMER_FREQ,
70
71 MPIC_TIMER_BASE,
72 MPIC_TIMER_STRIDE,
73 MPIC_TIMER_CURRENT_CNT,
74 MPIC_TIMER_BASE_CNT,
75 MPIC_TIMER_VECTOR_PRI,
76 MPIC_TIMER_DESTINATION,
77
78 MPIC_CPU_BASE,
79 MPIC_CPU_STRIDE,
80 MPIC_CPU_IPI_DISPATCH_0,
81 MPIC_CPU_IPI_DISPATCH_STRIDE,
82 MPIC_CPU_CURRENT_TASK_PRI,
83 MPIC_CPU_WHOAMI,
84 MPIC_CPU_INTACK,
85 MPIC_CPU_EOI,
86
87 MPIC_IRQ_BASE,
88 MPIC_IRQ_STRIDE,
89 MPIC_IRQ_VECTOR_PRI,
90 MPIC_VECPRI_VECTOR_MASK,
91 MPIC_VECPRI_POLARITY_POSITIVE,
92 MPIC_VECPRI_POLARITY_NEGATIVE,
93 MPIC_VECPRI_SENSE_LEVEL,
94 MPIC_VECPRI_SENSE_EDGE,
95 MPIC_VECPRI_POLARITY_MASK,
96 MPIC_VECPRI_SENSE_MASK,
97 MPIC_IRQ_DESTINATION
98 },
99 [1] = { /* Tsi108/109 PIC */
100 TSI108_GREG_BASE,
101 TSI108_GREG_FEATURE_0,
102 TSI108_GREG_GLOBAL_CONF_0,
103 TSI108_GREG_VENDOR_ID,
104 TSI108_GREG_IPI_VECTOR_PRI_0,
105 TSI108_GREG_IPI_STRIDE,
106 TSI108_GREG_SPURIOUS,
107 TSI108_GREG_TIMER_FREQ,
108
109 TSI108_TIMER_BASE,
110 TSI108_TIMER_STRIDE,
111 TSI108_TIMER_CURRENT_CNT,
112 TSI108_TIMER_BASE_CNT,
113 TSI108_TIMER_VECTOR_PRI,
114 TSI108_TIMER_DESTINATION,
115
116 TSI108_CPU_BASE,
117 TSI108_CPU_STRIDE,
118 TSI108_CPU_IPI_DISPATCH_0,
119 TSI108_CPU_IPI_DISPATCH_STRIDE,
120 TSI108_CPU_CURRENT_TASK_PRI,
121 TSI108_CPU_WHOAMI,
122 TSI108_CPU_INTACK,
123 TSI108_CPU_EOI,
124
125 TSI108_IRQ_BASE,
126 TSI108_IRQ_STRIDE,
127 TSI108_IRQ_VECTOR_PRI,
128 TSI108_VECPRI_VECTOR_MASK,
129 TSI108_VECPRI_POLARITY_POSITIVE,
130 TSI108_VECPRI_POLARITY_NEGATIVE,
131 TSI108_VECPRI_SENSE_LEVEL,
132 TSI108_VECPRI_SENSE_EDGE,
133 TSI108_VECPRI_POLARITY_MASK,
134 TSI108_VECPRI_SENSE_MASK,
135 TSI108_IRQ_DESTINATION
136 },
137};
138
139#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
140
141#else /* CONFIG_MPIC_WEIRD */
142
143#define MPIC_INFO(name) MPIC_##name
144
145#endif /* CONFIG_MPIC_WEIRD */
146
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000147/*
148 * Register accessor functions
149 */
150
151
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100152static inline u32 _mpic_read(enum mpic_reg_type type,
153 struct mpic_reg_bank *rb,
154 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000155{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100156 switch(type) {
157#ifdef CONFIG_PPC_DCR
158 case mpic_access_dcr:
159 return dcr_read(rb->dhost,
160 rb->dbase + reg + rb->doff);
161#endif
162 case mpic_access_mmio_be:
163 return in_be32(rb->base + (reg >> 2));
164 case mpic_access_mmio_le:
165 default:
166 return in_le32(rb->base + (reg >> 2));
167 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000168}
169
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100170static inline void _mpic_write(enum mpic_reg_type type,
171 struct mpic_reg_bank *rb,
172 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000173{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100174 switch(type) {
175#ifdef CONFIG_PPC_DCR
176 case mpic_access_dcr:
177 return dcr_write(rb->dhost,
178 rb->dbase + reg + rb->doff, value);
179#endif
180 case mpic_access_mmio_be:
181 return out_be32(rb->base + (reg >> 2), value);
182 case mpic_access_mmio_le:
183 default:
184 return out_le32(rb->base + (reg >> 2), value);
185 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000186}
187
188static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
189{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100190 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000191 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
192 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000193
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100194 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
195 type = mpic_access_mmio_be;
196 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000197}
198
199static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
200{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000201 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
202 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000203
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100204 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000205}
206
207static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
208{
209 unsigned int cpu = 0;
210
211 if (mpic->flags & MPIC_PRIMARY)
212 cpu = hard_smp_processor_id();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100213 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000214}
215
216static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
217{
218 unsigned int cpu = 0;
219
220 if (mpic->flags & MPIC_PRIMARY)
221 cpu = hard_smp_processor_id();
222
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100223 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000224}
225
226static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
227{
228 unsigned int isu = src_no >> mpic->isu_shift;
229 unsigned int idx = src_no & mpic->isu_mask;
230
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100231 return _mpic_read(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000232 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000233}
234
235static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
236 unsigned int reg, u32 value)
237{
238 unsigned int isu = src_no >> mpic->isu_shift;
239 unsigned int idx = src_no & mpic->isu_mask;
240
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100241 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000242 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000243}
244
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100245#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
246#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000247#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
248#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
249#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
250#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
251#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
252#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
253
254
255/*
256 * Low level utility functions
257 */
258
259
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100260static void _mpic_map_mmio(struct mpic *mpic, unsigned long phys_addr,
261 struct mpic_reg_bank *rb, unsigned int offset,
262 unsigned int size)
263{
264 rb->base = ioremap(phys_addr + offset, size);
265 BUG_ON(rb->base == NULL);
266}
267
268#ifdef CONFIG_PPC_DCR
269static void _mpic_map_dcr(struct mpic *mpic, struct mpic_reg_bank *rb,
270 unsigned int offset, unsigned int size)
271{
272 rb->dbase = mpic->dcr_base;
273 rb->doff = offset;
Michael Ellerman52964f82007-08-28 18:47:54 +1000274 rb->dhost = dcr_map(mpic->irqhost->of_node, rb->dbase + rb->doff, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100275 BUG_ON(!DCR_MAP_OK(rb->dhost));
276}
277
278static inline void mpic_map(struct mpic *mpic, unsigned long phys_addr,
279 struct mpic_reg_bank *rb, unsigned int offset,
280 unsigned int size)
281{
282 if (mpic->flags & MPIC_USES_DCR)
283 _mpic_map_dcr(mpic, rb, offset, size);
284 else
285 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
286}
287#else /* CONFIG_PPC_DCR */
288#define mpic_map(m,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
289#endif /* !CONFIG_PPC_DCR */
290
291
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000292
293/* Check if we have one of those nice broken MPICs with a flipped endian on
294 * reads from IPI registers
295 */
296static void __init mpic_test_broken_ipi(struct mpic *mpic)
297{
298 u32 r;
299
Zang Roy-r6191172335932006-08-25 14:16:30 +1000300 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
301 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000302
303 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
304 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
305 mpic->flags |= MPIC_BROKEN_IPI;
306 }
307}
308
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000309#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000310
311/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
312 * to force the edge setting on the MPIC and do the ack workaround.
313 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100314static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000315{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100316 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000317 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100318 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000319}
320
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100321
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100322static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000323{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100324 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000325
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100326 if (fixup->applebase) {
327 unsigned int soff = (fixup->index >> 3) & ~3;
328 unsigned int mask = 1U << (fixup->index & 0x1f);
329 writel(mask, fixup->applebase + soff);
330 } else {
331 spin_lock(&mpic->fixup_lock);
332 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
333 writel(fixup->data, fixup->base + 4);
334 spin_unlock(&mpic->fixup_lock);
335 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000336}
337
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100338static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
339 unsigned int irqflags)
340{
341 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
342 unsigned long flags;
343 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000344
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100345 if (fixup->base == NULL)
346 return;
347
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700348 DBG("startup_ht_interrupt(0x%x, 0x%x) index: %d\n",
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100349 source, irqflags, fixup->index);
350 spin_lock_irqsave(&mpic->fixup_lock, flags);
351 /* Enable and configure */
352 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
353 tmp = readl(fixup->base + 4);
354 tmp &= ~(0x23U);
355 if (irqflags & IRQ_LEVEL)
356 tmp |= 0x22;
357 writel(tmp, fixup->base + 4);
358 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000359
360#ifdef CONFIG_PM
361 /* use the lowest bit inverted to the actual HW,
362 * set if this fixup was enabled, clear otherwise */
363 mpic->save_data[source].fixup_data = tmp | 1;
364#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100365}
366
367static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source,
368 unsigned int irqflags)
369{
370 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
371 unsigned long flags;
372 u32 tmp;
373
374 if (fixup->base == NULL)
375 return;
376
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700377 DBG("shutdown_ht_interrupt(0x%x, 0x%x)\n", source, irqflags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100378
379 /* Disable */
380 spin_lock_irqsave(&mpic->fixup_lock, flags);
381 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
382 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100383 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100384 writel(tmp, fixup->base + 4);
385 spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000386
387#ifdef CONFIG_PM
388 /* use the lowest bit inverted to the actual HW,
389 * set if this fixup was enabled, clear otherwise */
390 mpic->save_data[source].fixup_data = tmp & ~1;
391#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100392}
393
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000394#ifdef CONFIG_PCI_MSI
395static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
396 unsigned int devfn)
397{
398 u8 __iomem *base;
399 u8 pos, flags;
400 u64 addr = 0;
401
402 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
403 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
404 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
405 if (id == PCI_CAP_ID_HT) {
406 id = readb(devbase + pos + 3);
407 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
408 break;
409 }
410 }
411
412 if (pos == 0)
413 return;
414
415 base = devbase + pos;
416
417 flags = readb(base + HT_MSI_FLAGS);
418 if (!(flags & HT_MSI_FLAGS_FIXED)) {
419 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
420 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
421 }
422
423 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%lx\n",
424 PCI_SLOT(devfn), PCI_FUNC(devfn),
425 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
426
427 if (!(flags & HT_MSI_FLAGS_ENABLE))
428 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
429}
430#else
431static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
432 unsigned int devfn)
433{
434 return;
435}
436#endif
437
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100438static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
439 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000440{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100441 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100442 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000443 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100444 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000445
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100446 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
447 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
448 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400449 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100450 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100451 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100452 break;
453 }
454 }
455 if (pos == 0)
456 return;
457
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100458 base = devbase + pos;
459 writeb(0x01, base + 2);
460 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100461
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100462 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
463 " has %d irqs\n",
464 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100465
466 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100467 writeb(0x10 + 2 * i, base + 2);
468 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000469 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100470 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
471 /* mask it , will be unmasked later */
472 tmp |= 0x1;
473 writel(tmp, base + 4);
474 mpic->fixups[irq].index = i;
475 mpic->fixups[irq].base = base;
476 /* Apple HT PIC has a non-standard way of doing EOIs */
477 if ((vdid & 0xffff) == 0x106b)
478 mpic->fixups[irq].applebase = devbase + 0x60;
479 else
480 mpic->fixups[irq].applebase = NULL;
481 writeb(0x11 + 2 * i, base + 2);
482 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000483 }
484}
485
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000486
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100487static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000488{
489 unsigned int devfn;
490 u8 __iomem *cfgspace;
491
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100492 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000493
494 /* Allocate fixups array */
495 mpic->fixups = alloc_bootmem(128 * sizeof(struct mpic_irq_fixup));
496 BUG_ON(mpic->fixups == NULL);
497 memset(mpic->fixups, 0, 128 * sizeof(struct mpic_irq_fixup));
498
499 /* Init spinlock */
500 spin_lock_init(&mpic->fixup_lock);
501
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100502 /* Map U3 config space. We assume all IO-APICs are on the primary bus
503 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000504 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100505 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000506 BUG_ON(cfgspace == NULL);
507
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100508 /* Now we scan all slots. We do a very quick scan, we read the header
509 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000510 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100511 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000512 u8 __iomem *devbase = cfgspace + (devfn << 8);
513 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
514 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100515 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000516
517 DBG("devfn %x, l: %x\n", devfn, l);
518
519 /* If no device, skip */
520 if (l == 0xffffffff || l == 0x00000000 ||
521 l == 0x0000ffff || l == 0xffff0000)
522 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100523 /* Check if is supports capability lists */
524 s = readw(devbase + PCI_STATUS);
525 if (!(s & PCI_STATUS_CAP_LIST))
526 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000527
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100528 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000529 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000530
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000531 next:
532 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100533 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000534 devfn += 7;
535 }
536}
537
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000538#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700539
540static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
541{
542 return 0;
543}
544
545static void __init mpic_scan_ht_pics(struct mpic *mpic)
546{
547}
548
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000549#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000550
551
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000552#define mpic_irq_to_hw(virq) ((unsigned int)irq_map[virq].hwirq)
553
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000554/* Find an mpic associated with a given linux interrupt */
555static struct mpic *mpic_find(unsigned int irq, unsigned int *is_ipi)
556{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000557 unsigned int src = mpic_irq_to_hw(irq);
Olof Johansson7df24572007-01-28 23:33:18 -0600558 struct mpic *mpic;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000559
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000560 if (irq < NUM_ISA_INTERRUPTS)
561 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000562
Olof Johansson7df24572007-01-28 23:33:18 -0600563 mpic = irq_desc[irq].chip_data;
564
565 if (is_ipi)
566 *is_ipi = (src >= mpic->ipi_vecs[0] &&
567 src <= mpic->ipi_vecs[3]);
568
569 return mpic;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000570}
571
572/* Convert a cpu mask from logical to physical cpu numbers. */
573static inline u32 mpic_physmask(u32 cpumask)
574{
575 int i;
576 u32 mask = 0;
577
578 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
579 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
580 return mask;
581}
582
583#ifdef CONFIG_SMP
584/* Get the mpic structure from the IPI number */
585static inline struct mpic * mpic_from_ipi(unsigned int ipi)
586{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000587 return irq_desc[ipi].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000588}
589#endif
590
591/* Get the mpic structure from the irq number */
592static inline struct mpic * mpic_from_irq(unsigned int irq)
593{
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000594 return irq_desc[irq].chip_data;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000595}
596
597/* Send an EOI */
598static inline void mpic_eoi(struct mpic *mpic)
599{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000600 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
601 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000602}
603
604#ifdef CONFIG_SMP
David Howells7d12e782006-10-05 14:55:46 +0100605static irqreturn_t mpic_ipi_action(int irq, void *dev_id)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000606{
Olof Johansson7df24572007-01-28 23:33:18 -0600607 struct mpic *mpic;
608
609 mpic = mpic_find(irq, NULL);
610 smp_message_recv(mpic_irq_to_hw(irq) - mpic->ipi_vecs[0]);
611
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000612 return IRQ_HANDLED;
613}
614#endif /* CONFIG_SMP */
615
616/*
617 * Linux descriptor level callbacks
618 */
619
620
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000621void mpic_unmask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000622{
623 unsigned int loops = 100000;
624 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000625 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000626
Paul Mackerrasbd561c72005-10-26 21:55:33 +1000627 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000628
Zang Roy-r6191172335932006-08-25 14:16:30 +1000629 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
630 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100631 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000632 /* make sure mask gets to controller before we return to user */
633 do {
634 if (!loops--) {
635 printk(KERN_ERR "mpic_enable_irq timeout\n");
636 break;
637 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000638 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100639}
640
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000641void mpic_mask_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000642{
643 unsigned int loops = 100000;
644 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000645 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000646
647 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, irq, src);
648
Zang Roy-r6191172335932006-08-25 14:16:30 +1000649 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
650 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100651 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000652
653 /* make sure mask gets to controller before we return to user */
654 do {
655 if (!loops--) {
656 printk(KERN_ERR "mpic_enable_irq timeout\n");
657 break;
658 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000659 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000660}
661
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000662void mpic_end_irq(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000663{
664 struct mpic *mpic = mpic_from_irq(irq);
665
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100666#ifdef DEBUG_IRQ
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667 DBG("%s: end_irq: %d\n", mpic->name, irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100668#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000669 /* We always EOI on end_irq() even for edge interrupts since that
670 * should only lower the priority, the MPIC should have properly
671 * latched another edge interrupt coming in anyway
672 */
673
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000674 mpic_eoi(mpic);
675}
676
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000677#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000678
679static void mpic_unmask_ht_irq(unsigned int irq)
680{
681 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000682 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000683
684 mpic_unmask_irq(irq);
685
686 if (irq_desc[irq].status & IRQ_LEVEL)
687 mpic_ht_end_irq(mpic, src);
688}
689
690static unsigned int mpic_startup_ht_irq(unsigned int irq)
691{
692 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000693 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000694
695 mpic_unmask_irq(irq);
696 mpic_startup_ht_interrupt(mpic, src, irq_desc[irq].status);
697
698 return 0;
699}
700
701static void mpic_shutdown_ht_irq(unsigned int irq)
702{
703 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000704 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000705
706 mpic_shutdown_ht_interrupt(mpic, src, irq_desc[irq].status);
707 mpic_mask_irq(irq);
708}
709
710static void mpic_end_ht_irq(unsigned int irq)
711{
712 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000713 unsigned int src = mpic_irq_to_hw(irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000714
715#ifdef DEBUG_IRQ
716 DBG("%s: end_irq: %d\n", mpic->name, irq);
717#endif
718 /* We always EOI on end_irq() even for edge interrupts since that
719 * should only lower the priority, the MPIC should have properly
720 * latched another edge interrupt coming in anyway
721 */
722
723 if (irq_desc[irq].status & IRQ_LEVEL)
724 mpic_ht_end_irq(mpic, src);
725 mpic_eoi(mpic);
726}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000727#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000728
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000729#ifdef CONFIG_SMP
730
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000731static void mpic_unmask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000732{
733 struct mpic *mpic = mpic_from_ipi(irq);
Olof Johansson7df24572007-01-28 23:33:18 -0600734 unsigned int src = mpic_irq_to_hw(irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000735
736 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, irq, src);
737 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
738}
739
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000740static void mpic_mask_ipi(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000741{
742 /* NEVER disable an IPI... that's just plain wrong! */
743}
744
745static void mpic_end_ipi(unsigned int irq)
746{
747 struct mpic *mpic = mpic_from_ipi(irq);
748
749 /*
750 * IPIs are marked IRQ_PER_CPU. This has the side effect of
751 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
752 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700753 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000754 * irqs disabled.
755 */
756 mpic_eoi(mpic);
757}
758
759#endif /* CONFIG_SMP */
760
761static void mpic_set_affinity(unsigned int irq, cpumask_t cpumask)
762{
763 struct mpic *mpic = mpic_from_irq(irq);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000764 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000765
766 cpumask_t tmp;
767
768 cpus_and(tmp, cpumask, cpu_online_map);
769
Zang Roy-r6191172335932006-08-25 14:16:30 +1000770 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000771 mpic_physmask(cpus_addr(tmp)[0]));
772}
773
Zang Roy-r6191172335932006-08-25 14:16:30 +1000774static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000775{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000776 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700777 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000778 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000779 return MPIC_INFO(VECPRI_SENSE_EDGE) |
780 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000781 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700782 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000783 return MPIC_INFO(VECPRI_SENSE_EDGE) |
784 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000785 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000786 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
787 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000788 case IRQ_TYPE_LEVEL_LOW:
789 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000790 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
791 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000792 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700793}
794
Michael Ellerman05af7bd2007-05-08 12:58:37 +1000795int mpic_set_irq_type(unsigned int virq, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700796{
797 struct mpic *mpic = mpic_from_irq(virq);
798 unsigned int src = mpic_irq_to_hw(virq);
799 struct irq_desc *desc = get_irq_desc(virq);
800 unsigned int vecpri, vold, vnew;
801
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700802 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
803 mpic, virq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700804
805 if (src >= mpic->irq_count)
806 return -EINVAL;
807
808 if (flow_type == IRQ_TYPE_NONE)
809 if (mpic->senses && src < mpic->senses_count)
810 flow_type = mpic->senses[src];
811 if (flow_type == IRQ_TYPE_NONE)
812 flow_type = IRQ_TYPE_LEVEL_LOW;
813
814 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
815 desc->status |= flow_type & IRQ_TYPE_SENSE_MASK;
816 if (flow_type & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW))
817 desc->status |= IRQ_LEVEL;
818
819 if (mpic_is_ht_interrupt(mpic, src))
820 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
821 MPIC_VECPRI_SENSE_EDGE;
822 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000823 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700824
Zang Roy-r6191172335932006-08-25 14:16:30 +1000825 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
826 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
827 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700828 vnew |= vecpri;
829 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000830 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700831
832 return 0;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000833}
834
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000835static struct irq_chip mpic_irq_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700836 .mask = mpic_mask_irq,
837 .unmask = mpic_unmask_irq,
838 .eoi = mpic_end_irq,
839 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000840};
841
842#ifdef CONFIG_SMP
843static struct irq_chip mpic_ipi_chip = {
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700844 .mask = mpic_mask_ipi,
845 .unmask = mpic_unmask_ipi,
846 .eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000847};
848#endif /* CONFIG_SMP */
849
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000850#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000851static struct irq_chip mpic_irq_ht_chip = {
852 .startup = mpic_startup_ht_irq,
853 .shutdown = mpic_shutdown_ht_irq,
854 .mask = mpic_mask_irq,
855 .unmask = mpic_unmask_ht_irq,
856 .eoi = mpic_end_ht_irq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700857 .set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000858};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000859#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000860
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000861
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000862static int mpic_host_match(struct irq_host *h, struct device_node *node)
863{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000864 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000865 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000866}
867
868static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700869 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000870{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000871 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700872 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000873
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700874 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000875
Olof Johansson7df24572007-01-28 23:33:18 -0600876 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000877 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000878 if (mpic->protected && test_bit(hw, mpic->protected))
879 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700880
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000881#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600882 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000883 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
884
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700885 DBG("mpic: mapping as IPI\n");
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000886 set_irq_chip_data(virq, mpic);
887 set_irq_chip_and_handler(virq, &mpic->hc_ipi,
888 handle_percpu_irq);
889 return 0;
890 }
891#endif /* CONFIG_SMP */
892
893 if (hw >= mpic->irq_count)
894 return -EINVAL;
895
Michael Ellermana7de7c72007-05-08 12:58:36 +1000896 mpic_msi_reserve_hwirq(mpic, hw);
897
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700898 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000899 chip = &mpic->hc_irq;
900
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000901#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000902 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700903 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000904 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000905#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000906
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700907 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000908
909 set_irq_chip_data(virq, mpic);
910 set_irq_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700911
912 /* Set default irq type */
913 set_irq_type(virq, IRQ_TYPE_NONE);
914
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000915 return 0;
916}
917
918static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
919 u32 *intspec, unsigned int intsize,
920 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
921
922{
923 static unsigned char map_mpic_senses[4] = {
924 IRQ_TYPE_EDGE_RISING,
925 IRQ_TYPE_LEVEL_LOW,
926 IRQ_TYPE_LEVEL_HIGH,
927 IRQ_TYPE_EDGE_FALLING,
928 };
929
930 *out_hwirq = intspec[0];
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700931 if (intsize > 1) {
932 u32 mask = 0x3;
933
934 /* Apple invented a new race of encoding on machines with
935 * an HT APIC. They encode, among others, the index within
936 * the HT APIC. We don't care about it here since thankfully,
937 * it appears that they have the APIC already properly
938 * configured, and thus our current fixup code that reads the
939 * APIC config works fine. However, we still need to mask out
940 * bits in the specifier to make sure we only get bit 0 which
941 * is the level/edge bit (the only sense bit exposed by Apple),
942 * as their bit 1 means something else.
943 */
944 if (machine_is(powermac))
945 mask = 0x1;
946 *out_flags = map_mpic_senses[intspec[1] & mask];
947 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000948 *out_flags = IRQ_TYPE_NONE;
949
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700950 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
951 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
952
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000953 return 0;
954}
955
956static struct irq_host_ops mpic_host_ops = {
957 .match = mpic_host_match,
958 .map = mpic_host_map,
959 .xlate = mpic_host_xlate,
960};
961
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000962/*
963 * Exported functions
964 */
965
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000966struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +1100967 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000968 unsigned int flags,
969 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000970 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000971 const char *name)
972{
973 struct mpic *mpic;
974 u32 reg;
975 const char *vers;
976 int i;
Olof Johansson7df24572007-01-28 23:33:18 -0600977 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +1100978 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000979
980 mpic = alloc_bootmem(sizeof(struct mpic));
981 if (mpic == NULL)
982 return NULL;
983
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000984 memset(mpic, 0, sizeof(struct mpic));
985 mpic->name = name;
986
Michael Ellerman52964f82007-08-28 18:47:54 +1000987 mpic->irqhost = irq_alloc_host(of_node_get(node), IRQ_HOST_MAP_LINEAR,
988 isu_size, &mpic_host_ops,
Olof Johansson7df24572007-01-28 23:33:18 -0600989 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000990 if (mpic->irqhost == NULL) {
991 of_node_put(node);
992 return NULL;
993 }
994
995 mpic->irqhost->host_data = mpic;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000996 mpic->hc_irq = mpic_irq_chip;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000997 mpic->hc_irq.typename = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000998 if (flags & MPIC_PRIMARY)
999 mpic->hc_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001000#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001001 mpic->hc_ht_irq = mpic_irq_ht_chip;
1002 mpic->hc_ht_irq.typename = name;
1003 if (flags & MPIC_PRIMARY)
1004 mpic->hc_ht_irq.set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001005#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001006
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001007#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001008 mpic->hc_ipi = mpic_ipi_chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001009 mpic->hc_ipi.typename = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001010#endif /* CONFIG_SMP */
1011
1012 mpic->flags = flags;
1013 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001014 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001015 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001016
Olof Johansson7df24572007-01-28 23:33:18 -06001017 if (flags & MPIC_LARGE_VECTORS)
1018 intvec_top = 2047;
1019 else
1020 intvec_top = 255;
1021
1022 mpic->timer_vecs[0] = intvec_top - 8;
1023 mpic->timer_vecs[1] = intvec_top - 7;
1024 mpic->timer_vecs[2] = intvec_top - 6;
1025 mpic->timer_vecs[3] = intvec_top - 5;
1026 mpic->ipi_vecs[0] = intvec_top - 4;
1027 mpic->ipi_vecs[1] = intvec_top - 3;
1028 mpic->ipi_vecs[2] = intvec_top - 2;
1029 mpic->ipi_vecs[3] = intvec_top - 1;
1030 mpic->spurious_vec = intvec_top;
1031
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001032 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001033 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001034 mpic->flags |= MPIC_BIG_ENDIAN;
1035
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001036 /* Look for protected sources */
1037 if (node) {
1038 unsigned int psize, bits, mapsize;
1039 const u32 *psrc =
1040 of_get_property(node, "protected-sources", &psize);
1041 if (psrc) {
1042 psize /= 4;
1043 bits = intvec_top + 1;
1044 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
1045 mpic->protected = alloc_bootmem(mapsize);
1046 BUG_ON(mpic->protected == NULL);
1047 memset(mpic->protected, 0, mapsize);
1048 for (i = 0; i < psize; i++) {
1049 if (psrc[i] > intvec_top)
1050 continue;
1051 __set_bit(psrc[i], mpic->protected);
1052 }
1053 }
1054 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001055
Zang Roy-r6191172335932006-08-25 14:16:30 +10001056#ifdef CONFIG_MPIC_WEIRD
1057 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1058#endif
1059
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001060 /* default register type */
1061 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1062 mpic_access_mmio_be : mpic_access_mmio_le;
1063
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001064 /* If no physical address is passed in, a device-node is mandatory */
1065 BUG_ON(paddr == 0 && node == NULL);
1066
1067 /* If no physical address passed in, check if it's dcr based */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001068 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001069 mpic->flags |= MPIC_USES_DCR;
1070
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001071#ifdef CONFIG_PPC_DCR
1072 if (mpic->flags & MPIC_USES_DCR) {
1073 const u32 *dbasep;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001074 dbasep = of_get_property(node, "dcr-reg", NULL);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001075 BUG_ON(dbasep == NULL);
1076 mpic->dcr_base = *dbasep;
1077 mpic->reg_type = mpic_access_dcr;
1078 }
1079#else
1080 BUG_ON (mpic->flags & MPIC_USES_DCR);
1081#endif /* CONFIG_PPC_DCR */
1082
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001083 /* If the MPIC is not DCR based, and no physical address was passed
1084 * in, try to obtain one
1085 */
1086 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
1087 const u32 *reg;
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001088 reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001089 BUG_ON(reg == NULL);
1090 paddr = of_translate_address(node, reg);
1091 BUG_ON(paddr == OF_BAD_ADDR);
1092 }
1093
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001094 /* Map the global registers */
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001095 mpic_map(mpic, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1096 mpic_map(mpic, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001097
1098 /* Reset */
1099 if (flags & MPIC_WANTS_RESET) {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001100 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1101 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001102 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001103 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001104 & MPIC_GREG_GCONF_RESET)
1105 mb();
1106 }
1107
1108 /* Read feature register, calculate num CPUs and, for non-ISU
1109 * MPICs, num sources as well. On ISU MPICs, sources are counted
1110 * as ISUs are added
1111 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001112 reg = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001113 mpic->num_cpus = ((reg & MPIC_GREG_FEATURE_LAST_CPU_MASK)
1114 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
1115 if (isu_size == 0)
1116 mpic->num_sources = ((reg & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1117 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
1118
1119 /* Map the per-CPU registers */
1120 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001121 mpic_map(mpic, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001122 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1123 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001124 }
1125
1126 /* Initialize main ISU if none provided */
1127 if (mpic->isu_size == 0) {
1128 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001129 mpic_map(mpic, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001130 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001131 }
1132 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1133 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1134
1135 /* Display version */
1136 switch (reg & MPIC_GREG_FEATURE_VERSION_MASK) {
1137 case 1:
1138 vers = "1.0";
1139 break;
1140 case 2:
1141 vers = "1.2";
1142 break;
1143 case 3:
1144 vers = "1.3";
1145 break;
1146 default:
1147 vers = "<unknown>";
1148 break;
1149 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001150 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1151 " max %d CPUs\n",
1152 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1153 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1154 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001155
1156 mpic->next = mpics;
1157 mpics = mpic;
1158
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001159 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001160 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001161 irq_set_default_host(mpic->irqhost);
1162 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001163
1164 return mpic;
1165}
1166
1167void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001168 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001169{
1170 unsigned int isu_first = isu_num * mpic->isu_size;
1171
1172 BUG_ON(isu_num >= MPIC_MAX_ISU);
1173
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001174 mpic_map(mpic, paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001175 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001176 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1177 mpic->num_sources = isu_first + mpic->isu_size;
1178}
1179
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001180void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1181{
1182 mpic->senses = senses;
1183 mpic->senses_count = count;
1184}
1185
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001186void __init mpic_init(struct mpic *mpic)
1187{
1188 int i;
1189
1190 BUG_ON(mpic->num_sources == 0);
1191
1192 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1193
1194 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001195 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001196
1197 /* Initialize timers: just disable them all */
1198 for (i = 0; i < 4; i++) {
1199 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001200 i * MPIC_INFO(TIMER_STRIDE) +
1201 MPIC_INFO(TIMER_DESTINATION), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001202 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001203 i * MPIC_INFO(TIMER_STRIDE) +
1204 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001205 MPIC_VECPRI_MASK |
Olof Johansson7df24572007-01-28 23:33:18 -06001206 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001207 }
1208
1209 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1210 mpic_test_broken_ipi(mpic);
1211 for (i = 0; i < 4; i++) {
1212 mpic_ipi_write(i,
1213 MPIC_VECPRI_MASK |
1214 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001215 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001216 }
1217
1218 /* Initialize interrupt sources */
1219 if (mpic->irq_count == 0)
1220 mpic->irq_count = mpic->num_sources;
1221
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001222 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001223 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001224 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001225 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001226 mpic_u3msi_init(mpic);
1227 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001228
1229 for (i = 0; i < mpic->num_sources; i++) {
1230 /* start with vector = source number, and masked */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001231 u32 vecpri = MPIC_VECPRI_MASK | i |
1232 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001233
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001234 /* check if protected */
1235 if (mpic->protected && test_bit(i, mpic->protected))
1236 continue;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001237 /* init hw */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001238 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1239 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001240 1 << hard_smp_processor_id());
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001241 }
1242
Olof Johansson7df24572007-01-28 23:33:18 -06001243 /* Init spurious vector */
1244 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001245
Zang Roy-r6191172335932006-08-25 14:16:30 +10001246 /* Disable 8259 passthrough, if supported */
1247 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1248 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1249 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1250 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001251
1252 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001253 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001254
1255#ifdef CONFIG_PM
1256 /* allocate memory to save mpic state */
1257 mpic->save_data = alloc_bootmem(mpic->num_sources * sizeof(struct mpic_irq_save));
1258 BUG_ON(mpic->save_data == NULL);
1259#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001260}
1261
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001262void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1263{
1264 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001265
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001266 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1267 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1268 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1269 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1270}
1271
1272void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1273{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001274 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001275 u32 v;
1276
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001277 spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001278 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1279 if (enable)
1280 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1281 else
1282 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1283 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001284 spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001285}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001286
1287void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1288{
1289 int is_ipi;
1290 struct mpic *mpic = mpic_find(irq, &is_ipi);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001291 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001292 unsigned long flags;
1293 u32 reg;
1294
1295 spin_lock_irqsave(&mpic_lock, flags);
1296 if (is_ipi) {
Olof Johansson7df24572007-01-28 23:33:18 -06001297 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001298 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001299 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001300 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1301 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001302 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001303 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001304 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001305 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1306 }
1307 spin_unlock_irqrestore(&mpic_lock, flags);
1308}
1309
1310unsigned int mpic_irq_get_priority(unsigned int irq)
1311{
1312 int is_ipi;
1313 struct mpic *mpic = mpic_find(irq, &is_ipi);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001314 unsigned int src = mpic_irq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001315 unsigned long flags;
1316 u32 reg;
1317
1318 spin_lock_irqsave(&mpic_lock, flags);
1319 if (is_ipi)
Olof Johansson7df24572007-01-28 23:33:18 -06001320 reg = mpic_ipi_read(src = mpic->ipi_vecs[0]);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001321 else
Zang Roy-r6191172335932006-08-25 14:16:30 +10001322 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001323 spin_unlock_irqrestore(&mpic_lock, flags);
1324 return (reg & MPIC_VECPRI_PRIORITY_MASK) >> MPIC_VECPRI_PRIORITY_SHIFT;
1325}
1326
1327void mpic_setup_this_cpu(void)
1328{
1329#ifdef CONFIG_SMP
1330 struct mpic *mpic = mpic_primary;
1331 unsigned long flags;
1332 u32 msk = 1 << hard_smp_processor_id();
1333 unsigned int i;
1334
1335 BUG_ON(mpic == NULL);
1336
1337 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1338
1339 spin_lock_irqsave(&mpic_lock, flags);
1340
1341 /* let the mpic know we want intrs. default affinity is 0xffffffff
1342 * until changed via /proc. That's how it's done on x86. If we want
1343 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001344 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001345 */
1346 if (distribute_irqs) {
1347 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001348 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1349 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001350 }
1351
1352 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001353 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001354
1355 spin_unlock_irqrestore(&mpic_lock, flags);
1356#endif /* CONFIG_SMP */
1357}
1358
1359int mpic_cpu_get_priority(void)
1360{
1361 struct mpic *mpic = mpic_primary;
1362
Zang Roy-r6191172335932006-08-25 14:16:30 +10001363 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001364}
1365
1366void mpic_cpu_set_priority(int prio)
1367{
1368 struct mpic *mpic = mpic_primary;
1369
1370 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001371 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001372}
1373
1374/*
1375 * XXX: someone who knows mpic should check this.
1376 * do we need to eoi the ipi including for kexec cpu here (see xics comments)?
1377 * or can we reset the mpic in the new kernel?
1378 */
1379void mpic_teardown_this_cpu(int secondary)
1380{
1381 struct mpic *mpic = mpic_primary;
1382 unsigned long flags;
1383 u32 msk = 1 << hard_smp_processor_id();
1384 unsigned int i;
1385
1386 BUG_ON(mpic == NULL);
1387
1388 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1389 spin_lock_irqsave(&mpic_lock, flags);
1390
1391 /* let the mpic know we don't want intrs. */
1392 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001393 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1394 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001395
1396 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001397 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001398
1399 spin_unlock_irqrestore(&mpic_lock, flags);
1400}
1401
1402
1403void mpic_send_ipi(unsigned int ipi_no, unsigned int cpu_mask)
1404{
1405 struct mpic *mpic = mpic_primary;
1406
1407 BUG_ON(mpic == NULL);
1408
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001409#ifdef DEBUG_IPI
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001410 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001411#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001412
Zang Roy-r6191172335932006-08-25 14:16:30 +10001413 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1414 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001415 mpic_physmask(cpu_mask & cpus_addr(cpu_online_map)[0]));
1416}
1417
Olaf Hering35a84c22006-10-07 22:08:26 +10001418unsigned int mpic_get_one_irq(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001419{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001420 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001421
Zang Roy-r6191172335932006-08-25 14:16:30 +10001422 src = mpic_cpu_read(MPIC_INFO(CPU_INTACK)) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001423#ifdef DEBUG_LOW
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001424 DBG("%s: get_one_irq(): %d\n", mpic->name, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001425#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001426 if (unlikely(src == mpic->spurious_vec)) {
1427 if (mpic->flags & MPIC_SPV_EOI)
1428 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001429 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001430 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001431 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1432 if (printk_ratelimit())
1433 printk(KERN_WARNING "%s: Got protected source %d !\n",
1434 mpic->name, (int)src);
1435 mpic_eoi(mpic);
1436 return NO_IRQ;
1437 }
1438
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001439 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001440}
1441
Olaf Hering35a84c22006-10-07 22:08:26 +10001442unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001443{
1444 struct mpic *mpic = mpic_primary;
1445
1446 BUG_ON(mpic == NULL);
1447
Olaf Hering35a84c22006-10-07 22:08:26 +10001448 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001449}
1450
1451
1452#ifdef CONFIG_SMP
1453void mpic_request_ipis(void)
1454{
1455 struct mpic *mpic = mpic_primary;
Olof Johanssond16f1b62007-05-15 06:59:12 +10001456 int i, err;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001457 static char *ipi_names[] = {
1458 "IPI0 (call function)",
1459 "IPI1 (reschedule)",
1460 "IPI2 (unused)",
1461 "IPI3 (debugger break)",
1462 };
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001463 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001464
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001465 printk(KERN_INFO "mpic: requesting IPIs ... \n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001466
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001467 for (i = 0; i < 4; i++) {
1468 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001469 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001470 if (vipi == NO_IRQ) {
1471 printk(KERN_ERR "Failed to map IPI %d\n", i);
1472 break;
1473 }
Olof Johanssond16f1b62007-05-15 06:59:12 +10001474 err = request_irq(vipi, mpic_ipi_action,
1475 IRQF_DISABLED|IRQF_PERCPU,
1476 ipi_names[i], mpic);
1477 if (err) {
1478 printk(KERN_ERR "Request of irq %d for IPI %d failed\n",
1479 vipi, i);
1480 break;
1481 }
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001482 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001483}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001484
1485void smp_mpic_message_pass(int target, int msg)
1486{
1487 /* make sure we're sending something that translates to an IPI */
1488 if ((unsigned int)msg > 3) {
1489 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1490 smp_processor_id(), msg);
1491 return;
1492 }
1493 switch (target) {
1494 case MSG_ALL:
1495 mpic_send_ipi(msg, 0xffffffff);
1496 break;
1497 case MSG_ALL_BUT_SELF:
1498 mpic_send_ipi(msg, 0xffffffff & ~(1 << smp_processor_id()));
1499 break;
1500 default:
1501 mpic_send_ipi(msg, 1 << target);
1502 break;
1503 }
1504}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001505
1506int __init smp_mpic_probe(void)
1507{
1508 int nr_cpus;
1509
1510 DBG("smp_mpic_probe()...\n");
1511
1512 nr_cpus = cpus_weight(cpu_possible_map);
1513
1514 DBG("nr_cpus: %d\n", nr_cpus);
1515
1516 if (nr_cpus > 1)
1517 mpic_request_ipis();
1518
1519 return nr_cpus;
1520}
1521
1522void __devinit smp_mpic_setup_cpu(int cpu)
1523{
1524 mpic_setup_this_cpu();
1525}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001526#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001527
1528#ifdef CONFIG_PM
1529static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1530{
1531 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1532 int i;
1533
1534 for (i = 0; i < mpic->num_sources; i++) {
1535 mpic->save_data[i].vecprio =
1536 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1537 mpic->save_data[i].dest =
1538 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1539 }
1540
1541 return 0;
1542}
1543
1544static int mpic_resume(struct sys_device *dev)
1545{
1546 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1547 int i;
1548
1549 for (i = 0; i < mpic->num_sources; i++) {
1550 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1551 mpic->save_data[i].vecprio);
1552 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1553 mpic->save_data[i].dest);
1554
1555#ifdef CONFIG_MPIC_U3_HT_IRQS
1556 {
1557 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1558
1559 if (fixup->base) {
1560 /* we use the lowest bit in an inverted meaning */
1561 if ((mpic->save_data[i].fixup_data & 1) == 0)
1562 continue;
1563
1564 /* Enable and configure */
1565 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1566
1567 writel(mpic->save_data[i].fixup_data & ~1,
1568 fixup->base + 4);
1569 }
1570 }
1571#endif
1572 } /* end for loop */
1573
1574 return 0;
1575}
1576#endif
1577
1578static struct sysdev_class mpic_sysclass = {
1579#ifdef CONFIG_PM
1580 .resume = mpic_resume,
1581 .suspend = mpic_suspend,
1582#endif
1583 set_kset_name("mpic"),
1584};
1585
1586static int mpic_init_sys(void)
1587{
1588 struct mpic *mpic = mpics;
1589 int error, id = 0;
1590
1591 error = sysdev_class_register(&mpic_sysclass);
1592
1593 while (mpic && !error) {
1594 mpic->sysdev.cls = &mpic_sysclass;
1595 mpic->sysdev.id = id++;
1596 error = sysdev_register(&mpic->sysdev);
1597 mpic = mpic->next;
1598 }
1599 return error;
1600}
1601
1602device_initcall(mpic_init_sys);