Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Advanced Micro Devices, Inc. |
| 3 | * Copyright 2008 Red Hat Inc. |
| 4 | * Copyright 2009 Jerome Glisse. |
| 5 | * |
| 6 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 7 | * copy of this software and associated documentation files (the "Software"), |
| 8 | * to deal in the Software without restriction, including without limitation |
| 9 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 10 | * and/or sell copies of the Software, and to permit persons to whom the |
| 11 | * Software is furnished to do so, subject to the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice shall be included in |
| 14 | * all copies or substantial portions of the Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 22 | * OTHER DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: Dave Airlie |
| 25 | * Alex Deucher |
| 26 | * Jerome Glisse |
| 27 | */ |
| 28 | #ifndef __RADEON_ASIC_H__ |
| 29 | #define __RADEON_ASIC_H__ |
| 30 | |
| 31 | /* |
| 32 | * common functions |
| 33 | */ |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 34 | uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 35 | void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock); |
Rafał Miłecki | 5ea597f | 2009-12-17 13:50:09 +0100 | [diff] [blame] | 36 | uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 37 | void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable); |
| 38 | |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 39 | uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 40 | void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock); |
Rafał Miłecki | 7433874 | 2009-11-03 00:53:02 +0100 | [diff] [blame] | 41 | uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 42 | void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock); |
| 43 | void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable); |
| 44 | |
Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 45 | void atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level); |
Alex Deucher | 6d92f81 | 2012-09-14 09:59:26 -0400 | [diff] [blame] | 46 | u8 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder); |
Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 47 | void radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level); |
Alex Deucher | 6d92f81 | 2012-09-14 09:59:26 -0400 | [diff] [blame] | 48 | u8 radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder); |
Alex Deucher | 37e9b6a | 2012-08-03 11:39:43 -0400 | [diff] [blame] | 49 | |
| 50 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 51 | /* |
Pauli Nieminen | 44ca747 | 2010-02-11 17:25:47 +0000 | [diff] [blame] | 52 | * r100,rv100,rs100,rv200,rs200 |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 53 | */ |
Daniel Vetter | 2b49750 | 2010-03-11 21:19:18 +0000 | [diff] [blame] | 54 | struct r100_mc_save { |
| 55 | u32 GENMO_WT; |
| 56 | u32 CRTC_EXT_CNTL; |
| 57 | u32 CRTC_GEN_CNTL; |
| 58 | u32 CRTC2_GEN_CNTL; |
| 59 | u32 CUR_OFFSET; |
| 60 | u32 CUR2_OFFSET; |
| 61 | }; |
| 62 | int r100_init(struct radeon_device *rdev); |
| 63 | void r100_fini(struct radeon_device *rdev); |
| 64 | int r100_suspend(struct radeon_device *rdev); |
| 65 | int r100_resume(struct radeon_device *rdev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 66 | void r100_vga_set_state(struct radeon_device *rdev, bool state); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 67 | bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 68 | int r100_asic_reset(struct radeon_device *rdev); |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 69 | u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 70 | void r100_pci_gart_tlb_flush(struct radeon_device *rdev); |
| 71 | int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr); |
Alex Deucher | f712812 | 2012-02-23 17:53:45 -0500 | [diff] [blame] | 72 | void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 73 | int r100_irq_set(struct radeon_device *rdev); |
| 74 | int r100_irq_process(struct radeon_device *rdev); |
| 75 | void r100_fence_ring_emit(struct radeon_device *rdev, |
| 76 | struct radeon_fence *fence); |
Christian König | 15d3332 | 2011-09-15 19:02:22 +0200 | [diff] [blame] | 77 | void r100_semaphore_ring_emit(struct radeon_device *rdev, |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 78 | struct radeon_ring *cp, |
Christian König | 15d3332 | 2011-09-15 19:02:22 +0200 | [diff] [blame] | 79 | struct radeon_semaphore *semaphore, |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame] | 80 | bool emit_wait); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 81 | int r100_cs_parse(struct radeon_cs_parser *p); |
| 82 | void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
| 83 | uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg); |
| 84 | int r100_copy_blit(struct radeon_device *rdev, |
| 85 | uint64_t src_offset, |
| 86 | uint64_t dst_offset, |
Alex Deucher | 003cefe | 2011-09-16 12:04:08 -0400 | [diff] [blame] | 87 | unsigned num_gpu_pages, |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 88 | struct radeon_fence **fence); |
Dave Airlie | e024e11 | 2009-06-24 09:48:08 +1000 | [diff] [blame] | 89 | int r100_set_surface_reg(struct radeon_device *rdev, int reg, |
| 90 | uint32_t tiling_flags, uint32_t pitch, |
| 91 | uint32_t offset, uint32_t obj_size); |
Daniel Vetter | 9479c54 | 2010-03-11 21:19:16 +0000 | [diff] [blame] | 92 | void r100_clear_surface_reg(struct radeon_device *rdev, int reg); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 93 | void r100_bandwidth_update(struct radeon_device *rdev); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 94 | void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 95 | int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp); |
Alex Deucher | 429770b | 2009-12-04 15:26:55 -0500 | [diff] [blame] | 96 | void r100_hpd_init(struct radeon_device *rdev); |
| 97 | void r100_hpd_fini(struct radeon_device *rdev); |
| 98 | bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd); |
| 99 | void r100_hpd_set_polarity(struct radeon_device *rdev, |
| 100 | enum radeon_hpd_id hpd); |
Daniel Vetter | 2b49750 | 2010-03-11 21:19:18 +0000 | [diff] [blame] | 101 | int r100_debugfs_rbbm_init(struct radeon_device *rdev); |
| 102 | int r100_debugfs_cp_init(struct radeon_device *rdev); |
| 103 | void r100_cp_disable(struct radeon_device *rdev); |
| 104 | int r100_cp_init(struct radeon_device *rdev, unsigned ring_size); |
| 105 | void r100_cp_fini(struct radeon_device *rdev); |
| 106 | int r100_pci_gart_init(struct radeon_device *rdev); |
| 107 | void r100_pci_gart_fini(struct radeon_device *rdev); |
| 108 | int r100_pci_gart_enable(struct radeon_device *rdev); |
| 109 | void r100_pci_gart_disable(struct radeon_device *rdev); |
| 110 | int r100_debugfs_mc_info_init(struct radeon_device *rdev); |
| 111 | int r100_gui_wait_for_idle(struct radeon_device *rdev); |
Alex Deucher | f712812 | 2012-02-23 17:53:45 -0500 | [diff] [blame] | 112 | int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); |
Daniel Vetter | 2b49750 | 2010-03-11 21:19:18 +0000 | [diff] [blame] | 113 | void r100_irq_disable(struct radeon_device *rdev); |
| 114 | void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save); |
| 115 | void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save); |
| 116 | void r100_vram_init_sizes(struct radeon_device *rdev); |
Daniel Vetter | 2b49750 | 2010-03-11 21:19:18 +0000 | [diff] [blame] | 117 | int r100_cp_reset(struct radeon_device *rdev); |
| 118 | void r100_vga_render_disable(struct radeon_device *rdev); |
Dave Airlie | 4c712e6 | 2010-07-15 12:13:50 +1000 | [diff] [blame] | 119 | void r100_restore_sanity(struct radeon_device *rdev); |
Daniel Vetter | 2b49750 | 2010-03-11 21:19:18 +0000 | [diff] [blame] | 120 | int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p, |
| 121 | struct radeon_cs_packet *pkt, |
| 122 | struct radeon_bo *robj); |
| 123 | int r100_cs_parse_packet0(struct radeon_cs_parser *p, |
| 124 | struct radeon_cs_packet *pkt, |
| 125 | const unsigned *auth, unsigned n, |
| 126 | radeon_packet0_check_t check); |
| 127 | int r100_cs_packet_parse(struct radeon_cs_parser *p, |
| 128 | struct radeon_cs_packet *pkt, |
| 129 | unsigned idx); |
| 130 | void r100_enable_bm(struct radeon_device *rdev); |
| 131 | void r100_set_common_regs(struct radeon_device *rdev); |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 132 | void r100_bm_disable(struct radeon_device *rdev); |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 133 | extern bool r100_gui_idle(struct radeon_device *rdev); |
Alex Deucher | 49e02b7 | 2010-04-23 17:57:27 -0400 | [diff] [blame] | 134 | extern void r100_pm_misc(struct radeon_device *rdev); |
| 135 | extern void r100_pm_prepare(struct radeon_device *rdev); |
| 136 | extern void r100_pm_finish(struct radeon_device *rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 137 | extern void r100_pm_init_profile(struct radeon_device *rdev); |
| 138 | extern void r100_pm_get_dynpm_state(struct radeon_device *rdev); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 139 | extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc); |
| 140 | extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base); |
| 141 | extern void r100_post_page_flip(struct radeon_device *rdev, int crtc); |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 142 | extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 143 | extern int r100_mc_wait_for_idle(struct radeon_device *rdev); |
Alex Deucher | bae6b562 | 2010-04-22 13:38:05 -0400 | [diff] [blame] | 144 | |
Pauli Nieminen | 44ca747 | 2010-02-11 17:25:47 +0000 | [diff] [blame] | 145 | /* |
| 146 | * r200,rv250,rs300,rv280 |
| 147 | */ |
| 148 | extern int r200_copy_dma(struct radeon_device *rdev, |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 149 | uint64_t src_offset, |
| 150 | uint64_t dst_offset, |
Alex Deucher | 003cefe | 2011-09-16 12:04:08 -0400 | [diff] [blame] | 151 | unsigned num_gpu_pages, |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 152 | struct radeon_fence **fence); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 153 | void r200_set_safe_registers(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 154 | |
| 155 | /* |
| 156 | * r300,r350,rv350,rv380 |
| 157 | */ |
Jerome Glisse | 207bf9e | 2009-09-30 15:35:32 +0200 | [diff] [blame] | 158 | extern int r300_init(struct radeon_device *rdev); |
| 159 | extern void r300_fini(struct radeon_device *rdev); |
| 160 | extern int r300_suspend(struct radeon_device *rdev); |
| 161 | extern int r300_resume(struct radeon_device *rdev); |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 162 | extern int r300_asic_reset(struct radeon_device *rdev); |
Alex Deucher | f712812 | 2012-02-23 17:53:45 -0500 | [diff] [blame] | 163 | extern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring); |
Jerome Glisse | 207bf9e | 2009-09-30 15:35:32 +0200 | [diff] [blame] | 164 | extern void r300_fence_ring_emit(struct radeon_device *rdev, |
| 165 | struct radeon_fence *fence); |
| 166 | extern int r300_cs_parse(struct radeon_cs_parser *p); |
| 167 | extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev); |
| 168 | extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr); |
Jerome Glisse | 207bf9e | 2009-09-30 15:35:32 +0200 | [diff] [blame] | 169 | extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes); |
Alex Deucher | c836a41 | 2009-12-23 10:07:50 -0500 | [diff] [blame] | 170 | extern int rv370_get_pcie_lanes(struct radeon_device *rdev); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 171 | extern void r300_set_reg_safe(struct radeon_device *rdev); |
| 172 | extern void r300_mc_program(struct radeon_device *rdev); |
| 173 | extern void r300_mc_init(struct radeon_device *rdev); |
| 174 | extern void r300_clock_startup(struct radeon_device *rdev); |
| 175 | extern int r300_mc_wait_for_idle(struct radeon_device *rdev); |
| 176 | extern int rv370_pcie_gart_init(struct radeon_device *rdev); |
| 177 | extern void rv370_pcie_gart_fini(struct radeon_device *rdev); |
| 178 | extern int rv370_pcie_gart_enable(struct radeon_device *rdev); |
| 179 | extern void rv370_pcie_gart_disable(struct radeon_device *rdev); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 180 | extern int r300_mc_wait_for_idle(struct radeon_device *rdev); |
Pauli Nieminen | 44ca747 | 2010-02-11 17:25:47 +0000 | [diff] [blame] | 181 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 182 | /* |
| 183 | * r420,r423,rv410 |
| 184 | */ |
Jerome Glisse | 9f022dd | 2009-09-11 15:35:22 +0200 | [diff] [blame] | 185 | extern int r420_init(struct radeon_device *rdev); |
| 186 | extern void r420_fini(struct radeon_device *rdev); |
| 187 | extern int r420_suspend(struct radeon_device *rdev); |
| 188 | extern int r420_resume(struct radeon_device *rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 189 | extern void r420_pm_init_profile(struct radeon_device *rdev); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 190 | extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg); |
| 191 | extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v); |
| 192 | extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev); |
| 193 | extern void r420_pipes_init(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 194 | |
| 195 | /* |
| 196 | * rs400,rs480 |
| 197 | */ |
Jerome Glisse | ca6ffc6 | 2009-10-01 10:20:52 +0200 | [diff] [blame] | 198 | extern int rs400_init(struct radeon_device *rdev); |
| 199 | extern void rs400_fini(struct radeon_device *rdev); |
| 200 | extern int rs400_suspend(struct radeon_device *rdev); |
| 201 | extern int rs400_resume(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 202 | void rs400_gart_tlb_flush(struct radeon_device *rdev); |
| 203 | int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr); |
| 204 | uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg); |
| 205 | void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 206 | int rs400_gart_init(struct radeon_device *rdev); |
| 207 | int rs400_gart_enable(struct radeon_device *rdev); |
| 208 | void rs400_gart_adjust_size(struct radeon_device *rdev); |
| 209 | void rs400_gart_disable(struct radeon_device *rdev); |
| 210 | void rs400_gart_fini(struct radeon_device *rdev); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 211 | extern int rs400_mc_wait_for_idle(struct radeon_device *rdev); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 212 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 213 | /* |
| 214 | * rs600. |
| 215 | */ |
Jerome Glisse | 90aca4d | 2010-03-09 14:45:12 +0000 | [diff] [blame] | 216 | extern int rs600_asic_reset(struct radeon_device *rdev); |
Jerome Glisse | c010f80 | 2009-09-30 22:09:06 +0200 | [diff] [blame] | 217 | extern int rs600_init(struct radeon_device *rdev); |
| 218 | extern void rs600_fini(struct radeon_device *rdev); |
| 219 | extern int rs600_suspend(struct radeon_device *rdev); |
| 220 | extern int rs600_resume(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 221 | int rs600_irq_set(struct radeon_device *rdev); |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 222 | int rs600_irq_process(struct radeon_device *rdev); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 223 | void rs600_irq_disable(struct radeon_device *rdev); |
Michel Dänzer | 7ed220d | 2009-08-13 11:10:51 +0200 | [diff] [blame] | 224 | u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 225 | void rs600_gart_tlb_flush(struct radeon_device *rdev); |
| 226 | int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr); |
| 227 | uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg); |
| 228 | void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 229 | void rs600_bandwidth_update(struct radeon_device *rdev); |
Alex Deucher | 429770b | 2009-12-04 15:26:55 -0500 | [diff] [blame] | 230 | void rs600_hpd_init(struct radeon_device *rdev); |
| 231 | void rs600_hpd_fini(struct radeon_device *rdev); |
| 232 | bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd); |
| 233 | void rs600_hpd_set_polarity(struct radeon_device *rdev, |
| 234 | enum radeon_hpd_id hpd); |
Alex Deucher | 49e02b7 | 2010-04-23 17:57:27 -0400 | [diff] [blame] | 235 | extern void rs600_pm_misc(struct radeon_device *rdev); |
| 236 | extern void rs600_pm_prepare(struct radeon_device *rdev); |
| 237 | extern void rs600_pm_finish(struct radeon_device *rdev); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 238 | extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc); |
| 239 | extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base); |
| 240 | extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 241 | void rs600_set_safe_registers(struct radeon_device *rdev); |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 242 | extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 243 | extern int rs600_mc_wait_for_idle(struct radeon_device *rdev); |
Alex Deucher | 429770b | 2009-12-04 15:26:55 -0500 | [diff] [blame] | 244 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 245 | /* |
| 246 | * rs690,rs740 |
| 247 | */ |
Jerome Glisse | 3bc6853 | 2009-10-01 09:39:24 +0200 | [diff] [blame] | 248 | int rs690_init(struct radeon_device *rdev); |
| 249 | void rs690_fini(struct radeon_device *rdev); |
| 250 | int rs690_resume(struct radeon_device *rdev); |
| 251 | int rs690_suspend(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 252 | uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg); |
| 253 | void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 254 | void rs690_bandwidth_update(struct radeon_device *rdev); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 255 | void rs690_line_buffer_adjust(struct radeon_device *rdev, |
| 256 | struct drm_display_mode *mode1, |
| 257 | struct drm_display_mode *mode2); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 258 | extern int rs690_mc_wait_for_idle(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 259 | |
| 260 | /* |
| 261 | * rv515 |
| 262 | */ |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 263 | struct rv515_mc_save { |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 264 | u32 vga_render_control; |
| 265 | u32 vga_hdp_control; |
Alex Deucher | 6253e4c | 2012-12-12 14:30:32 -0500 | [diff] [blame] | 266 | bool crtc_enabled[2]; |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 267 | }; |
Jerome Glisse | 81ee8fb | 2012-07-27 16:32:24 -0400 | [diff] [blame] | 268 | |
Jerome Glisse | 068a117 | 2009-06-17 13:28:30 +0200 | [diff] [blame] | 269 | int rv515_init(struct radeon_device *rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 270 | void rv515_fini(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 271 | uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg); |
| 272 | void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Alex Deucher | f712812 | 2012-02-23 17:53:45 -0500 | [diff] [blame] | 273 | void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring); |
Jerome Glisse | c93bb85 | 2009-07-13 21:04:08 +0200 | [diff] [blame] | 274 | void rv515_bandwidth_update(struct radeon_device *rdev); |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 275 | int rv515_resume(struct radeon_device *rdev); |
| 276 | int rv515_suspend(struct radeon_device *rdev); |
Daniel Vetter | 187f3da | 2010-11-28 19:06:09 +0100 | [diff] [blame] | 277 | void rv515_bandwidth_avivo_update(struct radeon_device *rdev); |
| 278 | void rv515_vga_render_disable(struct radeon_device *rdev); |
| 279 | void rv515_set_safe_registers(struct radeon_device *rdev); |
| 280 | void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save); |
| 281 | void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save); |
| 282 | void rv515_clock_startup(struct radeon_device *rdev); |
| 283 | void rv515_debugfs(struct radeon_device *rdev); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 284 | int rv515_mc_wait_for_idle(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 285 | |
| 286 | /* |
| 287 | * r520,rv530,rv560,rv570,r580 |
| 288 | */ |
Jerome Glisse | d39c3b8 | 2009-09-28 18:34:43 +0200 | [diff] [blame] | 289 | int r520_init(struct radeon_device *rdev); |
Jerome Glisse | f0ed1f6 | 2009-09-28 20:39:19 +0200 | [diff] [blame] | 290 | int r520_resume(struct radeon_device *rdev); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 291 | int r520_mc_wait_for_idle(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 292 | |
| 293 | /* |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 294 | * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880 |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 295 | */ |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 296 | int r600_init(struct radeon_device *rdev); |
| 297 | void r600_fini(struct radeon_device *rdev); |
| 298 | int r600_suspend(struct radeon_device *rdev); |
| 299 | int r600_resume(struct radeon_device *rdev); |
Dave Airlie | 28d5204 | 2009-09-21 14:33:58 +1000 | [diff] [blame] | 300 | void r600_vga_set_state(struct radeon_device *rdev, bool state); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 301 | int r600_wb_init(struct radeon_device *rdev); |
| 302 | void r600_wb_fini(struct radeon_device *rdev); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 303 | void r600_pcie_gart_tlb_flush(struct radeon_device *rdev); |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 304 | uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg); |
| 305 | void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 306 | int r600_cs_parse(struct radeon_cs_parser *p); |
Alex Deucher | cf4ccd0 | 2011-11-18 10:19:47 -0500 | [diff] [blame] | 307 | int r600_dma_cs_parse(struct radeon_cs_parser *p); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 308 | void r600_fence_ring_emit(struct radeon_device *rdev, |
| 309 | struct radeon_fence *fence); |
Christian König | 15d3332 | 2011-09-15 19:02:22 +0200 | [diff] [blame] | 310 | void r600_semaphore_ring_emit(struct radeon_device *rdev, |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 311 | struct radeon_ring *cp, |
Christian König | 15d3332 | 2011-09-15 19:02:22 +0200 | [diff] [blame] | 312 | struct radeon_semaphore *semaphore, |
Christian König | 7b1f248 | 2011-09-23 15:11:23 +0200 | [diff] [blame] | 313 | bool emit_wait); |
Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 314 | void r600_dma_fence_ring_emit(struct radeon_device *rdev, |
| 315 | struct radeon_fence *fence); |
| 316 | void r600_dma_semaphore_ring_emit(struct radeon_device *rdev, |
| 317 | struct radeon_ring *ring, |
| 318 | struct radeon_semaphore *semaphore, |
| 319 | bool emit_wait); |
| 320 | void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
| 321 | bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring); |
Alex Deucher | 123bc18 | 2013-01-24 11:37:19 -0500 | [diff] [blame] | 322 | bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 323 | int r600_asic_reset(struct radeon_device *rdev); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 324 | int r600_set_surface_reg(struct radeon_device *rdev, int reg, |
| 325 | uint32_t tiling_flags, uint32_t pitch, |
| 326 | uint32_t offset, uint32_t obj_size); |
Daniel Vetter | 9479c54 | 2010-03-11 21:19:16 +0000 | [diff] [blame] | 327 | void r600_clear_surface_reg(struct radeon_device *rdev, int reg); |
Alex Deucher | f712812 | 2012-02-23 17:53:45 -0500 | [diff] [blame] | 328 | int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); |
Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 329 | int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 330 | void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 331 | int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp); |
Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 332 | int r600_dma_ring_test(struct radeon_device *rdev, struct radeon_ring *cp); |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 333 | int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 334 | int r600_copy_blit(struct radeon_device *rdev, |
| 335 | uint64_t src_offset, uint64_t dst_offset, |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 336 | unsigned num_gpu_pages, struct radeon_fence **fence); |
Alex Deucher | 4d75658 | 2012-09-27 15:08:35 -0400 | [diff] [blame] | 337 | int r600_copy_dma(struct radeon_device *rdev, |
| 338 | uint64_t src_offset, uint64_t dst_offset, |
| 339 | unsigned num_gpu_pages, struct radeon_fence **fence); |
Alex Deucher | 429770b | 2009-12-04 15:26:55 -0500 | [diff] [blame] | 340 | void r600_hpd_init(struct radeon_device *rdev); |
| 341 | void r600_hpd_fini(struct radeon_device *rdev); |
| 342 | bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd); |
| 343 | void r600_hpd_set_polarity(struct radeon_device *rdev, |
| 344 | enum radeon_hpd_id hpd); |
Jerome Glisse | 062b389 | 2010-02-04 20:36:39 +0100 | [diff] [blame] | 345 | extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo); |
Alex Deucher | def9ba9 | 2010-04-22 12:39:58 -0400 | [diff] [blame] | 346 | extern bool r600_gui_idle(struct radeon_device *rdev); |
Alex Deucher | 49e02b7 | 2010-04-23 17:57:27 -0400 | [diff] [blame] | 347 | extern void r600_pm_misc(struct radeon_device *rdev); |
Alex Deucher | ce8f537 | 2010-05-07 15:10:16 -0400 | [diff] [blame] | 348 | extern void r600_pm_init_profile(struct radeon_device *rdev); |
| 349 | extern void rs780_pm_init_profile(struct radeon_device *rdev); |
| 350 | extern void r600_pm_get_dynpm_state(struct radeon_device *rdev); |
Alex Deucher | 3313e3d | 2011-01-06 18:49:34 -0500 | [diff] [blame] | 351 | extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes); |
| 352 | extern int r600_get_pcie_lanes(struct radeon_device *rdev); |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 353 | bool r600_card_posted(struct radeon_device *rdev); |
| 354 | void r600_cp_stop(struct radeon_device *rdev); |
| 355 | int r600_cp_start(struct radeon_device *rdev); |
Christian König | e32eb50 | 2011-10-23 12:56:27 +0200 | [diff] [blame] | 356 | void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size); |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 357 | int r600_cp_resume(struct radeon_device *rdev); |
| 358 | void r600_cp_fini(struct radeon_device *rdev); |
| 359 | int r600_count_pipe_bits(uint32_t val); |
| 360 | int r600_mc_wait_for_idle(struct radeon_device *rdev); |
| 361 | int r600_pcie_gart_init(struct radeon_device *rdev); |
| 362 | void r600_scratch_init(struct radeon_device *rdev); |
| 363 | int r600_blit_init(struct radeon_device *rdev); |
| 364 | void r600_blit_fini(struct radeon_device *rdev); |
| 365 | int r600_init_microcode(struct radeon_device *rdev); |
| 366 | /* r600 irq */ |
| 367 | int r600_irq_process(struct radeon_device *rdev); |
| 368 | int r600_irq_init(struct radeon_device *rdev); |
| 369 | void r600_irq_fini(struct radeon_device *rdev); |
| 370 | void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size); |
| 371 | int r600_irq_set(struct radeon_device *rdev); |
| 372 | void r600_irq_suspend(struct radeon_device *rdev); |
| 373 | void r600_disable_interrupts(struct radeon_device *rdev); |
| 374 | void r600_rlc_stop(struct radeon_device *rdev); |
| 375 | /* r600 audio */ |
| 376 | int r600_audio_init(struct radeon_device *rdev); |
Rafał Miłecki | 3299de9 | 2012-05-14 21:25:57 +0200 | [diff] [blame] | 377 | struct r600_audio r600_audio_status(struct radeon_device *rdev); |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 378 | void r600_audio_fini(struct radeon_device *rdev); |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 379 | int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder); |
| 380 | void r600_hdmi_update_audio_settings(struct drm_encoder *encoder); |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 381 | void r600_hdmi_enable(struct drm_encoder *encoder, bool enable); |
| 382 | void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode); |
Daniel Vetter | 4546b2c | 2011-02-18 17:59:21 +0100 | [diff] [blame] | 383 | /* r600 blit */ |
Christian König | f237750 | 2012-05-09 15:35:01 +0200 | [diff] [blame] | 384 | int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages, |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame] | 385 | struct radeon_fence **fence, struct radeon_sa_bo **vb, |
| 386 | struct radeon_semaphore **sem); |
Christian König | 876dc9f | 2012-05-08 14:24:01 +0200 | [diff] [blame] | 387 | void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence, |
Christian König | 220907d | 2012-05-10 16:46:43 +0200 | [diff] [blame] | 388 | struct radeon_sa_bo *vb, struct radeon_semaphore *sem); |
Daniel Vetter | 4546b2c | 2011-02-18 17:59:21 +0100 | [diff] [blame] | 389 | void r600_kms_blit_copy(struct radeon_device *rdev, |
| 390 | u64 src_gpu_addr, u64 dst_gpu_addr, |
Christian König | f237750 | 2012-05-09 15:35:01 +0200 | [diff] [blame] | 391 | unsigned num_gpu_pages, |
| 392 | struct radeon_sa_bo *vb); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 393 | int r600_mc_wait_for_idle(struct radeon_device *rdev); |
Alex Deucher | 454d2e2 | 2013-02-14 10:04:02 -0500 | [diff] [blame] | 394 | u32 r600_get_xclk(struct radeon_device *rdev); |
Alex Deucher | d041889 | 2013-01-24 10:35:23 -0500 | [diff] [blame] | 395 | uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 396 | |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 397 | /* uvd */ |
| 398 | int r600_uvd_init(struct radeon_device *rdev); |
| 399 | int r600_uvd_rbc_start(struct radeon_device *rdev); |
| 400 | void r600_uvd_rbc_stop(struct radeon_device *rdev); |
| 401 | int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring); |
| 402 | void r600_uvd_fence_emit(struct radeon_device *rdev, |
| 403 | struct radeon_fence *fence); |
| 404 | void r600_uvd_semaphore_emit(struct radeon_device *rdev, |
| 405 | struct radeon_ring *ring, |
| 406 | struct radeon_semaphore *semaphore, |
| 407 | bool emit_wait); |
| 408 | void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
| 409 | |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 410 | /* |
| 411 | * rv770,rv730,rv710,rv740 |
| 412 | */ |
| 413 | int rv770_init(struct radeon_device *rdev); |
| 414 | void rv770_fini(struct radeon_device *rdev); |
| 415 | int rv770_suspend(struct radeon_device *rdev); |
| 416 | int rv770_resume(struct radeon_device *rdev); |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 417 | void rv770_pm_misc(struct radeon_device *rdev); |
| 418 | u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base); |
| 419 | void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc); |
| 420 | void r700_cp_stop(struct radeon_device *rdev); |
| 421 | void r700_cp_fini(struct radeon_device *rdev); |
Alex Deucher | 43fb778 | 2013-01-04 09:24:18 -0500 | [diff] [blame] | 422 | int rv770_copy_dma(struct radeon_device *rdev, |
| 423 | uint64_t src_offset, uint64_t dst_offset, |
| 424 | unsigned num_gpu_pages, |
| 425 | struct radeon_fence **fence); |
Alex Deucher | 454d2e2 | 2013-02-14 10:04:02 -0500 | [diff] [blame] | 426 | u32 rv770_get_xclk(struct radeon_device *rdev); |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 427 | int rv770_uvd_resume(struct radeon_device *rdev); |
Christian König | ef0e6e6 | 2013-04-08 12:41:35 +0200 | [diff] [blame] | 428 | int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); |
Jerome Glisse | 3ce0a23 | 2009-09-08 10:10:24 +1000 | [diff] [blame] | 429 | |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 430 | /* |
| 431 | * evergreen |
| 432 | */ |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 433 | struct evergreen_mc_save { |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 434 | u32 vga_render_control; |
| 435 | u32 vga_hdp_control; |
Alex Deucher | 62444b7 | 2012-08-15 17:18:42 -0400 | [diff] [blame] | 436 | bool crtc_enabled[RADEON_MAX_CRTCS]; |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 437 | }; |
Jerome Glisse | 81ee8fb | 2012-07-27 16:32:24 -0400 | [diff] [blame] | 438 | |
Alex Deucher | 0fcdb61 | 2010-03-24 13:20:41 -0400 | [diff] [blame] | 439 | void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 440 | int evergreen_init(struct radeon_device *rdev); |
| 441 | void evergreen_fini(struct radeon_device *rdev); |
| 442 | int evergreen_suspend(struct radeon_device *rdev); |
| 443 | int evergreen_resume(struct radeon_device *rdev); |
Alex Deucher | 123bc18 | 2013-01-24 11:37:19 -0500 | [diff] [blame] | 444 | bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); |
| 445 | bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); |
Jerome Glisse | a2d07b7 | 2010-03-09 14:45:11 +0000 | [diff] [blame] | 446 | int evergreen_asic_reset(struct radeon_device *rdev); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 447 | void evergreen_bandwidth_update(struct radeon_device *rdev); |
Alex Deucher | 1292059 | 2011-02-02 12:37:40 -0500 | [diff] [blame] | 448 | void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
Alex Deucher | bcc1c2a | 2010-01-12 17:54:34 -0500 | [diff] [blame] | 449 | void evergreen_hpd_init(struct radeon_device *rdev); |
| 450 | void evergreen_hpd_fini(struct radeon_device *rdev); |
| 451 | bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd); |
| 452 | void evergreen_hpd_set_polarity(struct radeon_device *rdev, |
| 453 | enum radeon_hpd_id hpd); |
Alex Deucher | 45f9a39 | 2010-03-24 13:55:51 -0400 | [diff] [blame] | 454 | u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc); |
| 455 | int evergreen_irq_set(struct radeon_device *rdev); |
| 456 | int evergreen_irq_process(struct radeon_device *rdev); |
Alex Deucher | cb5fcbd | 2010-05-28 19:01:35 -0400 | [diff] [blame] | 457 | extern int evergreen_cs_parse(struct radeon_cs_parser *p); |
Alex Deucher | d2ead3e | 2012-12-13 09:55:45 -0500 | [diff] [blame] | 458 | extern int evergreen_dma_cs_parse(struct radeon_cs_parser *p); |
Alex Deucher | 49e02b7 | 2010-04-23 17:57:27 -0400 | [diff] [blame] | 459 | extern void evergreen_pm_misc(struct radeon_device *rdev); |
| 460 | extern void evergreen_pm_prepare(struct radeon_device *rdev); |
| 461 | extern void evergreen_pm_finish(struct radeon_device *rdev); |
Alex Deucher | a4c9e2e | 2011-11-04 10:09:41 -0400 | [diff] [blame] | 462 | extern void sumo_pm_init_profile(struct radeon_device *rdev); |
Alex Deucher | 27810fb | 2012-10-01 19:25:11 -0400 | [diff] [blame] | 463 | extern void btc_pm_init_profile(struct radeon_device *rdev); |
Alex Deucher | 23d33ba | 2013-04-08 12:41:32 +0200 | [diff] [blame] | 464 | int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); |
Alex Deucher | a8b4925 | 2013-04-08 12:41:33 +0200 | [diff] [blame] | 465 | int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); |
Alex Deucher | 6f34be5 | 2010-11-21 10:59:01 -0500 | [diff] [blame] | 466 | extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc); |
| 467 | extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base); |
| 468 | extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc); |
Alex Deucher | 3ae19b7 | 2012-02-23 17:53:37 -0500 | [diff] [blame] | 469 | extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc); |
Daniel Vetter | 3574dda | 2011-02-18 17:59:19 +0100 | [diff] [blame] | 470 | void evergreen_disable_interrupt_state(struct radeon_device *rdev); |
| 471 | int evergreen_blit_init(struct radeon_device *rdev); |
Alex Deucher | 89e5181 | 2012-02-23 17:53:38 -0500 | [diff] [blame] | 472 | int evergreen_mc_wait_for_idle(struct radeon_device *rdev); |
Alex Deucher | 233d1ad | 2012-12-04 15:25:59 -0500 | [diff] [blame] | 473 | void evergreen_dma_fence_ring_emit(struct radeon_device *rdev, |
| 474 | struct radeon_fence *fence); |
| 475 | void evergreen_dma_ring_ib_execute(struct radeon_device *rdev, |
| 476 | struct radeon_ib *ib); |
| 477 | int evergreen_copy_dma(struct radeon_device *rdev, |
| 478 | uint64_t src_offset, uint64_t dst_offset, |
| 479 | unsigned num_gpu_pages, |
| 480 | struct radeon_fence **fence); |
Alex Deucher | a973bea | 2013-04-18 11:32:16 -0400 | [diff] [blame] | 481 | void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable); |
| 482 | void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode); |
Daniel Vetter | 4546b2c | 2011-02-18 17:59:21 +0100 | [diff] [blame] | 483 | |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 484 | /* |
| 485 | * cayman |
| 486 | */ |
Alex Deucher | b40e7e1 | 2011-11-17 14:57:50 -0500 | [diff] [blame] | 487 | void cayman_fence_ring_emit(struct radeon_device *rdev, |
| 488 | struct radeon_fence *fence); |
Christian König | f2ba57b | 2013-04-08 12:41:29 +0200 | [diff] [blame] | 489 | void cayman_uvd_semaphore_emit(struct radeon_device *rdev, |
| 490 | struct radeon_ring *ring, |
| 491 | struct radeon_semaphore *semaphore, |
| 492 | bool emit_wait); |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 493 | void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev); |
| 494 | int cayman_init(struct radeon_device *rdev); |
| 495 | void cayman_fini(struct radeon_device *rdev); |
| 496 | int cayman_suspend(struct radeon_device *rdev); |
| 497 | int cayman_resume(struct radeon_device *rdev); |
Alex Deucher | e348762 | 2011-03-02 20:07:36 -0500 | [diff] [blame] | 498 | int cayman_asic_reset(struct radeon_device *rdev); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 499 | void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
| 500 | int cayman_vm_init(struct radeon_device *rdev); |
| 501 | void cayman_vm_fini(struct radeon_device *rdev); |
Alex Deucher | 498522b | 2012-10-02 14:43:38 -0400 | [diff] [blame] | 502 | void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm); |
Christian König | 089a786 | 2012-08-11 11:54:05 +0200 | [diff] [blame] | 503 | uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags); |
Alex Deucher | 43f1214 | 2013-02-01 17:32:42 +0100 | [diff] [blame] | 504 | void cayman_vm_set_page(struct radeon_device *rdev, |
| 505 | struct radeon_ib *ib, |
| 506 | uint64_t pe, |
Christian König | dce34bf | 2012-09-17 19:36:18 +0200 | [diff] [blame] | 507 | uint64_t addr, unsigned count, |
| 508 | uint32_t incr, uint32_t flags); |
Jerome Glisse | 721604a | 2012-01-05 22:11:05 -0500 | [diff] [blame] | 509 | int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib); |
Alex Deucher | cd459e5 | 2012-12-13 12:17:38 -0500 | [diff] [blame] | 510 | int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib); |
Alex Deucher | f60cbd1 | 2012-12-04 15:27:33 -0500 | [diff] [blame] | 511 | void cayman_dma_ring_ib_execute(struct radeon_device *rdev, |
| 512 | struct radeon_ib *ib); |
Alex Deucher | 123bc18 | 2013-01-24 11:37:19 -0500 | [diff] [blame] | 513 | bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring); |
Alex Deucher | f60cbd1 | 2012-12-04 15:27:33 -0500 | [diff] [blame] | 514 | bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring); |
| 515 | void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm); |
Alex Deucher | 45f9a39 | 2010-03-24 13:55:51 -0400 | [diff] [blame] | 516 | |
Alex Deucher | 43b3cd9 | 2012-03-20 17:18:00 -0400 | [diff] [blame] | 517 | /* DCE6 - SI */ |
| 518 | void dce6_bandwidth_update(struct radeon_device *rdev); |
| 519 | |
Alex Deucher | 02779c0 | 2012-03-20 17:18:25 -0400 | [diff] [blame] | 520 | /* |
| 521 | * si |
| 522 | */ |
| 523 | void si_fence_ring_emit(struct radeon_device *rdev, |
| 524 | struct radeon_fence *fence); |
| 525 | void si_pcie_gart_tlb_flush(struct radeon_device *rdev); |
| 526 | int si_init(struct radeon_device *rdev); |
| 527 | void si_fini(struct radeon_device *rdev); |
| 528 | int si_suspend(struct radeon_device *rdev); |
| 529 | int si_resume(struct radeon_device *rdev); |
Alex Deucher | 123bc18 | 2013-01-24 11:37:19 -0500 | [diff] [blame] | 530 | bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); |
| 531 | bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp); |
Alex Deucher | 02779c0 | 2012-03-20 17:18:25 -0400 | [diff] [blame] | 532 | int si_asic_reset(struct radeon_device *rdev); |
| 533 | void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib); |
| 534 | int si_irq_set(struct radeon_device *rdev); |
| 535 | int si_irq_process(struct radeon_device *rdev); |
| 536 | int si_vm_init(struct radeon_device *rdev); |
| 537 | void si_vm_fini(struct radeon_device *rdev); |
Alex Deucher | 43f1214 | 2013-02-01 17:32:42 +0100 | [diff] [blame] | 538 | void si_vm_set_page(struct radeon_device *rdev, |
| 539 | struct radeon_ib *ib, |
| 540 | uint64_t pe, |
Alex Deucher | 82ffd92 | 2012-10-02 14:47:46 -0400 | [diff] [blame] | 541 | uint64_t addr, unsigned count, |
| 542 | uint32_t incr, uint32_t flags); |
Alex Deucher | 498522b | 2012-10-02 14:43:38 -0400 | [diff] [blame] | 543 | void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm); |
Alex Deucher | 02779c0 | 2012-03-20 17:18:25 -0400 | [diff] [blame] | 544 | int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib); |
Alex Deucher | 8c5fd7e | 2012-12-04 15:28:18 -0500 | [diff] [blame] | 545 | int si_copy_dma(struct radeon_device *rdev, |
| 546 | uint64_t src_offset, uint64_t dst_offset, |
| 547 | unsigned num_gpu_pages, |
| 548 | struct radeon_fence **fence); |
| 549 | void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm); |
Alex Deucher | 454d2e2 | 2013-02-14 10:04:02 -0500 | [diff] [blame] | 550 | u32 si_get_xclk(struct radeon_device *rdev); |
Alex Deucher | d041889 | 2013-01-24 10:35:23 -0500 | [diff] [blame] | 551 | uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev); |
Christian König | 2539eb0 | 2013-04-08 12:41:34 +0200 | [diff] [blame] | 552 | int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk); |
Alex Deucher | 02779c0 | 2012-03-20 17:18:25 -0400 | [diff] [blame] | 553 | |
Jerome Glisse | 771fe6b | 2009-06-05 14:42:42 +0200 | [diff] [blame] | 554 | #endif |