blob: 4c888303e85b471fdfb15d74bcf6808f0c54a3eb [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
3 */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +10004#ifndef _ASM_POWERPC_SYSTEM_H
5#define _ASM_POWERPC_SYSTEM_H
Paul Mackerras14cf11a2005-09-26 16:04:21 +10006
Paul Mackerras14cf11a2005-09-26 16:04:21 +10007#include <linux/kernel.h>
8
9#include <asm/hw_irq.h>
Paul Mackerras40ef8cb2005-10-10 22:50:37 +100010#include <asm/atomic.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100011
12/*
13 * Memory barrier.
14 * The sync instruction guarantees that all memory accesses initiated
15 * by this processor have been performed (with respect to all other
16 * mechanisms that access memory). The eieio instruction is a barrier
17 * providing an ordering (separately) for (a) cacheable stores and (b)
18 * loads and stores to non-cacheable memory (e.g. I/O devices).
19 *
20 * mb() prevents loads and stores being reordered across this point.
21 * rmb() prevents loads being reordered across this point.
22 * wmb() prevents stores being reordered across this point.
23 * read_barrier_depends() prevents data-dependent loads being reordered
24 * across this point (nop on PPC).
25 *
26 * We have to use the sync instructions for mb(), since lwsync doesn't
27 * order loads with respect to previous stores. Lwsync is fine for
28 * rmb(), though. Note that lwsync is interpreted as sync by
29 * 32-bit and older 64-bit CPUs.
30 *
31 * For wmb(), we use sync since wmb is used in drivers to order
32 * stores to system memory with respect to writes to the device.
33 * However, smp_wmb() can be a lighter-weight eieio barrier on
34 * SMP since it is only used to order updates to system memory.
35 */
36#define mb() __asm__ __volatile__ ("sync" : : : "memory")
37#define rmb() __asm__ __volatile__ ("lwsync" : : : "memory")
38#define wmb() __asm__ __volatile__ ("sync" : : : "memory")
39#define read_barrier_depends() do { } while(0)
40
41#define set_mb(var, value) do { var = value; mb(); } while (0)
42#define set_wmb(var, value) do { var = value; wmb(); } while (0)
43
Arnd Bergmann88ced032005-12-16 22:43:46 +010044#ifdef __KERNEL__
Paul Mackerras14cf11a2005-09-26 16:04:21 +100045#ifdef CONFIG_SMP
46#define smp_mb() mb()
47#define smp_rmb() rmb()
48#define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
49#define smp_read_barrier_depends() read_barrier_depends()
50#else
51#define smp_mb() barrier()
52#define smp_rmb() barrier()
53#define smp_wmb() barrier()
54#define smp_read_barrier_depends() do { } while(0)
55#endif /* CONFIG_SMP */
56
Paul Mackerras14cf11a2005-09-26 16:04:21 +100057struct task_struct;
58struct pt_regs;
59
60#ifdef CONFIG_DEBUGGER
61
62extern int (*__debugger)(struct pt_regs *regs);
63extern int (*__debugger_ipi)(struct pt_regs *regs);
64extern int (*__debugger_bpt)(struct pt_regs *regs);
65extern int (*__debugger_sstep)(struct pt_regs *regs);
66extern int (*__debugger_iabr_match)(struct pt_regs *regs);
67extern int (*__debugger_dabr_match)(struct pt_regs *regs);
68extern int (*__debugger_fault_handler)(struct pt_regs *regs);
69
70#define DEBUGGER_BOILERPLATE(__NAME) \
71static inline int __NAME(struct pt_regs *regs) \
72{ \
73 if (unlikely(__ ## __NAME)) \
74 return __ ## __NAME(regs); \
75 return 0; \
76}
77
78DEBUGGER_BOILERPLATE(debugger)
79DEBUGGER_BOILERPLATE(debugger_ipi)
80DEBUGGER_BOILERPLATE(debugger_bpt)
81DEBUGGER_BOILERPLATE(debugger_sstep)
82DEBUGGER_BOILERPLATE(debugger_iabr_match)
83DEBUGGER_BOILERPLATE(debugger_dabr_match)
84DEBUGGER_BOILERPLATE(debugger_fault_handler)
85
86#ifdef CONFIG_XMON
87extern void xmon_init(int enable);
88#endif
89
90#else
91static inline int debugger(struct pt_regs *regs) { return 0; }
92static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
93static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
94static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
95static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
96static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
97static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
98#endif
99
100extern int set_dabr(unsigned long dabr);
101extern void print_backtrace(unsigned long *);
102extern void show_regs(struct pt_regs * regs);
103extern void flush_instruction_cache(void);
104extern void hard_reset_now(void);
105extern void poweroff_now(void);
106
107#ifdef CONFIG_6xx
108extern long _get_L2CR(void);
109extern long _get_L3CR(void);
110extern void _set_L2CR(unsigned long);
111extern void _set_L3CR(unsigned long);
112#else
113#define _get_L2CR() 0L
114#define _get_L3CR() 0L
115#define _set_L2CR(val) do { } while(0)
116#define _set_L3CR(val) do { } while(0)
117#endif
118
119extern void via_cuda_init(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120extern void read_rtc_time(void);
121extern void pmac_find_display(void);
122extern void giveup_fpu(struct task_struct *);
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000123extern void disable_kernel_fp(void);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000124extern void enable_kernel_fp(void);
125extern void flush_fp_to_thread(struct task_struct *);
126extern void enable_kernel_altivec(void);
127extern void giveup_altivec(struct task_struct *);
128extern void load_up_altivec(struct task_struct *);
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000129extern int emulate_altivec(struct pt_regs *);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000130extern void giveup_spe(struct task_struct *);
131extern void load_up_spe(struct task_struct *);
132extern int fix_alignment(struct pt_regs *);
David Gibson25c8a782005-10-27 16:27:25 +1000133extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
134extern void cvt_df(double *from, float *to, struct thread_struct *thread);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000135
Paul Mackerras5388fb12006-01-11 22:11:39 +1100136#ifndef CONFIG_SMP
137extern void discard_lazy_cpu_state(void);
138#else
139static inline void discard_lazy_cpu_state(void)
140{
141}
142#endif
143
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000144#ifdef CONFIG_ALTIVEC
145extern void flush_altivec_to_thread(struct task_struct *);
146#else
147static inline void flush_altivec_to_thread(struct task_struct *t)
148{
149}
150#endif
151
152#ifdef CONFIG_SPE
153extern void flush_spe_to_thread(struct task_struct *);
154#else
155static inline void flush_spe_to_thread(struct task_struct *t)
156{
157}
158#endif
159
160extern int call_rtas(const char *, int, int, unsigned long *, ...);
161extern void cacheable_memzero(void *p, unsigned int nb);
162extern void *cacheable_memcpy(void *, const void *, unsigned int);
163extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
164extern void bad_page_fault(struct pt_regs *, unsigned long, int);
165extern int die(const char *, struct pt_regs *, long);
166extern void _exception(int, struct pt_regs *, int, unsigned long);
167#ifdef CONFIG_BOOKE_WDT
168extern u32 booke_wdt_enabled;
169extern u32 booke_wdt_period;
170#endif /* CONFIG_BOOKE_WDT */
171
172/* EBCDIC -> ASCII conversion for [0-9A-Z] on iSeries */
173extern unsigned char e2a(unsigned char);
174
175struct device_node;
176extern void note_scsi_host(struct device_node *, void *);
177
178extern struct task_struct *__switch_to(struct task_struct *,
179 struct task_struct *);
180#define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
181
182struct thread_struct;
183extern struct task_struct *_switch(struct thread_struct *prev,
184 struct thread_struct *next);
185
186extern unsigned int rtas_data;
Paul Mackerras40ef8cb2005-10-10 22:50:37 +1000187extern int mem_init_done; /* set on boot once kmalloc can be called */
Paul Mackerrascf00a8d2005-10-31 13:07:02 +1100188extern unsigned long memory_limit;
Paul Mackerras49b09852005-11-10 15:53:40 +1100189extern unsigned long klimit;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000190
Paul Mackerras17a63922005-10-20 21:10:09 +1000191extern int powersave_nap; /* set if nap mode can be used in idle loop */
192
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000193/*
194 * Atomic exchange
195 *
196 * Changes the memory location '*ptr' to be val and returns
197 * the previous value stored there.
198 */
199static __inline__ unsigned long
200__xchg_u32(volatile void *p, unsigned long val)
201{
202 unsigned long prev;
203
204 __asm__ __volatile__(
205 EIEIO_ON_SMP
206"1: lwarx %0,0,%2 \n"
207 PPC405_ERR77(0,%2)
208" stwcx. %3,0,%2 \n\
209 bne- 1b"
210 ISYNC_ON_SMP
211 : "=&r" (prev), "=m" (*(volatile unsigned int *)p)
212 : "r" (p), "r" (val), "m" (*(volatile unsigned int *)p)
213 : "cc", "memory");
214
215 return prev;
216}
217
218#ifdef CONFIG_PPC64
219static __inline__ unsigned long
220__xchg_u64(volatile void *p, unsigned long val)
221{
222 unsigned long prev;
223
224 __asm__ __volatile__(
225 EIEIO_ON_SMP
226"1: ldarx %0,0,%2 \n"
227 PPC405_ERR77(0,%2)
228" stdcx. %3,0,%2 \n\
229 bne- 1b"
230 ISYNC_ON_SMP
231 : "=&r" (prev), "=m" (*(volatile unsigned long *)p)
232 : "r" (p), "r" (val), "m" (*(volatile unsigned long *)p)
233 : "cc", "memory");
234
235 return prev;
236}
237#endif
238
239/*
240 * This function doesn't exist, so you'll get a linker error
241 * if something tries to do an invalid xchg().
242 */
243extern void __xchg_called_with_bad_pointer(void);
244
245static __inline__ unsigned long
246__xchg(volatile void *ptr, unsigned long x, unsigned int size)
247{
248 switch (size) {
249 case 4:
250 return __xchg_u32(ptr, x);
251#ifdef CONFIG_PPC64
252 case 8:
253 return __xchg_u64(ptr, x);
254#endif
255 }
256 __xchg_called_with_bad_pointer();
257 return x;
258}
259
260#define xchg(ptr,x) \
261 ({ \
262 __typeof__(*(ptr)) _x_ = (x); \
263 (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
264 })
265
266#define tas(ptr) (xchg((ptr),1))
267
268/*
269 * Compare and exchange - if *p == old, set it to new,
270 * and return the old value of *p.
271 */
272#define __HAVE_ARCH_CMPXCHG 1
273
274static __inline__ unsigned long
275__cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
276{
277 unsigned int prev;
278
279 __asm__ __volatile__ (
280 EIEIO_ON_SMP
281"1: lwarx %0,0,%2 # __cmpxchg_u32\n\
282 cmpw 0,%0,%3\n\
283 bne- 2f\n"
284 PPC405_ERR77(0,%2)
285" stwcx. %4,0,%2\n\
286 bne- 1b"
287 ISYNC_ON_SMP
288 "\n\
2892:"
290 : "=&r" (prev), "=m" (*p)
291 : "r" (p), "r" (old), "r" (new), "m" (*p)
292 : "cc", "memory");
293
294 return prev;
295}
296
297#ifdef CONFIG_PPC64
298static __inline__ unsigned long
Benjamin Herrenschmidt3c726f82005-11-07 11:06:55 +1100299__cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000300{
301 unsigned long prev;
302
303 __asm__ __volatile__ (
304 EIEIO_ON_SMP
305"1: ldarx %0,0,%2 # __cmpxchg_u64\n\
306 cmpd 0,%0,%3\n\
307 bne- 2f\n\
308 stdcx. %4,0,%2\n\
309 bne- 1b"
310 ISYNC_ON_SMP
311 "\n\
3122:"
313 : "=&r" (prev), "=m" (*p)
314 : "r" (p), "r" (old), "r" (new), "m" (*p)
315 : "cc", "memory");
316
317 return prev;
318}
319#endif
320
321/* This function doesn't exist, so you'll get a linker error
322 if something tries to do an invalid cmpxchg(). */
323extern void __cmpxchg_called_with_bad_pointer(void);
324
325static __inline__ unsigned long
326__cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
327 unsigned int size)
328{
329 switch (size) {
330 case 4:
331 return __cmpxchg_u32(ptr, old, new);
332#ifdef CONFIG_PPC64
333 case 8:
334 return __cmpxchg_u64(ptr, old, new);
335#endif
336 }
337 __cmpxchg_called_with_bad_pointer();
338 return old;
339}
340
341#define cmpxchg(ptr,o,n) \
342 ({ \
343 __typeof__(*(ptr)) _o_ = (o); \
344 __typeof__(*(ptr)) _n_ = (n); \
345 (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
346 (unsigned long)_n_, sizeof(*(ptr))); \
347 })
348
349#ifdef CONFIG_PPC64
350/*
351 * We handle most unaligned accesses in hardware. On the other hand
352 * unaligned DMA can be very expensive on some ppc64 IO chips (it does
353 * powers of 2 writes until it reaches sufficient alignment).
354 *
355 * Based on this we disable the IP header alignment in network drivers.
356 */
357#define NET_IP_ALIGN 0
358#endif
359
360#define arch_align_stack(x) (x)
361
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000362/* Used in very early kernel initialization. */
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000363extern unsigned long reloc_offset(void);
Paul Mackerras9b6b5632005-10-06 12:06:20 +1000364extern unsigned long add_reloc_offset(unsigned long);
365extern void reloc_got2(unsigned long);
366
367#define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
Stephen Rothwellcabb5582005-09-30 16:16:52 +1000368
Michael Ellermanc87ef112005-11-03 17:57:53 +1100369static inline void create_instruction(unsigned long addr, unsigned int instr)
370{
371 unsigned int *p;
372 p = (unsigned int *)addr;
373 *p = instr;
374 asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p));
375}
376
377/* Flags for create_branch:
378 * "b" == create_branch(addr, target, 0);
379 * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE);
380 * "bl" == create_branch(addr, target, BRANCH_SET_LINK);
381 * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK);
382 */
383#define BRANCH_SET_LINK 0x1
384#define BRANCH_ABSOLUTE 0x2
385
386static inline void create_branch(unsigned long addr,
387 unsigned long target, int flags)
388{
389 unsigned int instruction;
390
391 if (! (flags & BRANCH_ABSOLUTE))
392 target = target - addr;
393
394 /* Mask out the flags and target, so they don't step on each other. */
395 instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC);
396
397 create_instruction(addr, instruction);
398}
399
400static inline void create_function_call(unsigned long addr, void * func)
401{
402 unsigned long func_addr;
403
404#ifdef CONFIG_PPC64
405 /*
406 * On PPC64 the function pointer actually points to the function's
407 * descriptor. The first entry in the descriptor is the address
408 * of the function text.
409 */
410 func_addr = *(unsigned long *)func;
411#else
412 func_addr = (unsigned long)func;
413#endif
414 create_branch(addr, func_addr, BRANCH_SET_LINK);
415}
416
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000417#endif /* __KERNEL__ */
Stephen Rothwellbbeb3f42005-09-27 13:51:59 +1000418#endif /* _ASM_POWERPC_SYSTEM_H */