Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 1 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 2 | * at91sam926x_time.c - Periodic Interval Timer (PIT) for at91sam926x |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2005-2006 M. Amine SAYA, ATMEL Rousset, France |
| 5 | * Revision 2005 M. Nicolas Diremdjian, ATMEL Rousset, France |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 6 | * Converted to ClockSource/ClockEvents by David Brownell. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 7 | * |
| 8 | * This program is free software; you can redistribute it and/or modify |
| 9 | * it under the terms of the GNU General Public License version 2 as |
| 10 | * published by the Free Software Foundation. |
| 11 | */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 12 | #include <linux/interrupt.h> |
| 13 | #include <linux/irq.h> |
| 14 | #include <linux/kernel.h> |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 15 | #include <linux/clk.h> |
| 16 | #include <linux/clockchips.h> |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 17 | #include <linux/of.h> |
| 18 | #include <linux/of_address.h> |
| 19 | #include <linux/of_irq.h> |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 20 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 21 | #include <asm/mach/time.h> |
| 22 | |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 23 | #define AT91_PIT_MR 0x00 /* Mode Register */ |
| 24 | #define AT91_PIT_PITIEN (1 << 25) /* Timer Interrupt Enable */ |
| 25 | #define AT91_PIT_PITEN (1 << 24) /* Timer Enabled */ |
| 26 | #define AT91_PIT_PIV (0xfffff) /* Periodic Interval Value */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 27 | |
Jean-Christophe PLAGNIOL-VILLARD | ffe5cd8 | 2012-10-30 08:09:09 +0800 | [diff] [blame] | 28 | #define AT91_PIT_SR 0x04 /* Status Register */ |
| 29 | #define AT91_PIT_PITS (1 << 0) /* Timer Status */ |
| 30 | |
| 31 | #define AT91_PIT_PIVR 0x08 /* Periodic Interval Value Register */ |
| 32 | #define AT91_PIT_PIIR 0x0c /* Periodic Interval Image Register */ |
| 33 | #define AT91_PIT_PICNT (0xfff << 20) /* Interval Counter */ |
| 34 | #define AT91_PIT_CPIV (0xfffff) /* Inverval Value */ |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 35 | |
| 36 | #define PIT_CPIV(x) ((x) & AT91_PIT_CPIV) |
| 37 | #define PIT_PICNT(x) (((x) & AT91_PIT_PICNT) >> 20) |
| 38 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 39 | static u32 pit_cycle; /* write-once */ |
| 40 | static u32 pit_cnt; /* access only w/system irq blocked */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 41 | static void __iomem *pit_base_addr __read_mostly; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 42 | |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 43 | static inline unsigned int pit_read(unsigned int reg_offset) |
| 44 | { |
| 45 | return __raw_readl(pit_base_addr + reg_offset); |
| 46 | } |
| 47 | |
| 48 | static inline void pit_write(unsigned int reg_offset, unsigned long value) |
| 49 | { |
| 50 | __raw_writel(value, pit_base_addr + reg_offset); |
| 51 | } |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 52 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 53 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 54 | * Clocksource: just a monotonic counter of MCK/16 cycles. |
| 55 | * We don't care whether or not PIT irqs are enabled. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 56 | */ |
Magnus Damm | 8e19608 | 2009-04-21 12:24:00 -0700 | [diff] [blame] | 57 | static cycle_t read_pit_clk(struct clocksource *cs) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 58 | { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 59 | unsigned long flags; |
| 60 | u32 elapsed; |
| 61 | u32 t; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 62 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 63 | raw_local_irq_save(flags); |
| 64 | elapsed = pit_cnt; |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 65 | t = pit_read(AT91_PIT_PIIR); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 66 | raw_local_irq_restore(flags); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 67 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 68 | elapsed += PIT_PICNT(t) * pit_cycle; |
| 69 | elapsed += PIT_CPIV(t); |
| 70 | return elapsed; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 71 | } |
| 72 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 73 | static struct clocksource pit_clk = { |
| 74 | .name = "pit", |
| 75 | .rating = 175, |
| 76 | .read = read_pit_clk, |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 77 | .flags = CLOCK_SOURCE_IS_CONTINUOUS, |
| 78 | }; |
| 79 | |
| 80 | |
| 81 | /* |
| 82 | * Clockevent device: interrupts every 1/HZ (== pit_cycles * MCK/16) |
| 83 | */ |
| 84 | static void |
| 85 | pit_clkevt_mode(enum clock_event_mode mode, struct clock_event_device *dev) |
| 86 | { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 87 | switch (mode) { |
| 88 | case CLOCK_EVT_MODE_PERIODIC: |
Uwe Kleine-König | 501d703 | 2009-09-21 09:30:09 +0200 | [diff] [blame] | 89 | /* update clocksource counter */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 90 | pit_cnt += pit_cycle * PIT_PICNT(pit_read(AT91_PIT_PIVR)); |
| 91 | pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 92 | | AT91_PIT_PITIEN); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 93 | break; |
| 94 | case CLOCK_EVT_MODE_ONESHOT: |
| 95 | BUG(); |
| 96 | /* FALLTHROUGH */ |
| 97 | case CLOCK_EVT_MODE_SHUTDOWN: |
| 98 | case CLOCK_EVT_MODE_UNUSED: |
| 99 | /* disable irq, leaving the clocksource active */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 100 | pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 101 | break; |
| 102 | case CLOCK_EVT_MODE_RESUME: |
| 103 | break; |
| 104 | } |
| 105 | } |
| 106 | |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 107 | static void at91sam926x_pit_suspend(struct clock_event_device *cedev) |
| 108 | { |
| 109 | /* Disable timer */ |
| 110 | pit_write(AT91_PIT_MR, 0); |
| 111 | } |
| 112 | |
| 113 | static void at91sam926x_pit_reset(void) |
| 114 | { |
| 115 | /* Disable timer and irqs */ |
| 116 | pit_write(AT91_PIT_MR, 0); |
| 117 | |
| 118 | /* Clear any pending interrupts, wait for PIT to stop counting */ |
| 119 | while (PIT_CPIV(pit_read(AT91_PIT_PIVR)) != 0) |
| 120 | cpu_relax(); |
| 121 | |
| 122 | /* Start PIT but don't enable IRQ */ |
| 123 | pit_write(AT91_PIT_MR, (pit_cycle - 1) | AT91_PIT_PITEN); |
| 124 | } |
| 125 | |
| 126 | static void at91sam926x_pit_resume(struct clock_event_device *cedev) |
| 127 | { |
| 128 | at91sam926x_pit_reset(); |
| 129 | } |
| 130 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 131 | static struct clock_event_device pit_clkevt = { |
| 132 | .name = "pit", |
| 133 | .features = CLOCK_EVT_FEAT_PERIODIC, |
| 134 | .shift = 32, |
| 135 | .rating = 100, |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 136 | .set_mode = pit_clkevt_mode, |
Stephen Warren | 49356ae | 2012-11-07 16:32:41 -0700 | [diff] [blame] | 137 | .suspend = at91sam926x_pit_suspend, |
| 138 | .resume = at91sam926x_pit_resume, |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 139 | }; |
| 140 | |
| 141 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 142 | /* |
| 143 | * IRQ handler for the timer. |
| 144 | */ |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 145 | static irqreturn_t at91sam926x_pit_interrupt(int irq, void *dev_id) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 146 | { |
Uwe Kleine-König | 501d703 | 2009-09-21 09:30:09 +0200 | [diff] [blame] | 147 | /* |
| 148 | * irqs should be disabled here, but as the irq is shared they are only |
| 149 | * guaranteed to be off if the timer irq is registered first. |
| 150 | */ |
| 151 | WARN_ON_ONCE(!irqs_disabled()); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 152 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 153 | /* The PIT interrupt may be disabled, and is shared */ |
| 154 | if ((pit_clkevt.mode == CLOCK_EVT_MODE_PERIODIC) |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 155 | && (pit_read(AT91_PIT_SR) & AT91_PIT_PITS)) { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 156 | unsigned nr_ticks; |
| 157 | |
| 158 | /* Get number of ticks performed before irq, and ack it */ |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 159 | nr_ticks = PIT_PICNT(pit_read(AT91_PIT_PIVR)); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 160 | do { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 161 | pit_cnt += pit_cycle; |
| 162 | pit_clkevt.event_handler(&pit_clkevt); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 163 | nr_ticks--; |
| 164 | } while (nr_ticks); |
| 165 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 166 | return IRQ_HANDLED; |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 167 | } |
| 168 | |
| 169 | return IRQ_NONE; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 170 | } |
| 171 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 172 | static struct irqaction at91sam926x_pit_irq = { |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 173 | .name = "at91_tick", |
Bernhard Walle | b30faba | 2007-05-08 00:35:39 -0700 | [diff] [blame] | 174 | .flags = IRQF_SHARED | IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL, |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 175 | .handler = at91sam926x_pit_interrupt, |
Ludovic Desroches | 8fe82a5 | 2012-06-21 14:47:27 +0200 | [diff] [blame] | 176 | .irq = NR_IRQS_LEGACY + AT91_ID_SYS, |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 177 | }; |
| 178 | |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 179 | #ifdef CONFIG_OF |
| 180 | static struct of_device_id pit_timer_ids[] = { |
| 181 | { .compatible = "atmel,at91sam9260-pit" }, |
| 182 | { /* sentinel */ } |
| 183 | }; |
| 184 | |
| 185 | static int __init of_at91sam926x_pit_init(void) |
| 186 | { |
| 187 | struct device_node *np; |
| 188 | int ret; |
| 189 | |
| 190 | np = of_find_matching_node(NULL, pit_timer_ids); |
| 191 | if (!np) |
| 192 | goto err; |
| 193 | |
| 194 | pit_base_addr = of_iomap(np, 0); |
| 195 | if (!pit_base_addr) |
| 196 | goto node_err; |
| 197 | |
| 198 | /* Get the interrupts property */ |
| 199 | ret = irq_of_parse_and_map(np, 0); |
Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 200 | if (!ret) { |
| 201 | pr_crit("AT91: PIT: Unable to get IRQ from DT\n"); |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 202 | goto ioremap_err; |
Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 203 | } |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 204 | at91sam926x_pit_irq.irq = ret; |
| 205 | |
| 206 | of_node_put(np); |
| 207 | |
| 208 | return 0; |
| 209 | |
| 210 | ioremap_err: |
| 211 | iounmap(pit_base_addr); |
| 212 | node_err: |
| 213 | of_node_put(np); |
| 214 | err: |
| 215 | return -EINVAL; |
| 216 | } |
| 217 | #else |
| 218 | static int __init of_at91sam926x_pit_init(void) |
| 219 | { |
| 220 | return -EINVAL; |
| 221 | } |
| 222 | #endif |
| 223 | |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 224 | /* |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 225 | * Set up both clocksource and clockevent support. |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 226 | */ |
Stephen Warren | 6bb27d7 | 2012-11-08 12:40:59 -0700 | [diff] [blame] | 227 | void __init at91sam926x_pit_init(void) |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 228 | { |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 229 | unsigned long pit_rate; |
| 230 | unsigned bits; |
Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 231 | int ret; |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 232 | |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 233 | /* For device tree enabled device: initialize here */ |
| 234 | of_at91sam926x_pit_init(); |
| 235 | |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 236 | /* |
| 237 | * Use our actual MCK to figure out how many MCK/16 ticks per |
| 238 | * 1/HZ period (instead of a compile-time constant LATCH). |
| 239 | */ |
| 240 | pit_rate = clk_get_rate(clk_get(NULL, "mck")) / 16; |
| 241 | pit_cycle = (pit_rate + HZ/2) / HZ; |
| 242 | WARN_ON(((pit_cycle - 1) & ~AT91_PIT_PIV) != 0); |
| 243 | |
| 244 | /* Initialize and enable the timer */ |
| 245 | at91sam926x_pit_reset(); |
| 246 | |
| 247 | /* |
| 248 | * Register clocksource. The high order bits of PIV are unused, |
| 249 | * so this isn't a 32-bit counter unless we get clockevent irqs. |
| 250 | */ |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 251 | bits = 12 /* PICNT */ + ilog2(pit_cycle) /* PIV */; |
| 252 | pit_clk.mask = CLOCKSOURCE_MASK(bits); |
Russell King | 132b163 | 2010-12-13 13:14:55 +0000 | [diff] [blame] | 253 | clocksource_register_hz(&pit_clk, pit_rate); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 254 | |
| 255 | /* Set up irq handler */ |
Nicolas Ferre | 986c265 | 2012-02-17 11:54:29 +0100 | [diff] [blame] | 256 | ret = setup_irq(at91sam926x_pit_irq.irq, &at91sam926x_pit_irq); |
| 257 | if (ret) |
| 258 | pr_crit("AT91: PIT: Unable to setup IRQ\n"); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 259 | |
| 260 | /* Set up and register clockevents */ |
| 261 | pit_clkevt.mult = div_sc(pit_rate, NSEC_PER_SEC, pit_clkevt.shift); |
Rusty Russell | 320ab2b | 2008-12-13 21:20:26 +1030 | [diff] [blame] | 262 | pit_clkevt.cpumask = cpumask_of(0); |
Andrew Victor | ad48ce7 | 2008-04-16 20:43:49 +0100 | [diff] [blame] | 263 | clockevents_register_device(&pit_clkevt); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 264 | } |
| 265 | |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 266 | void __init at91sam926x_ioremap_pit(u32 addr) |
| 267 | { |
Jean-Christophe PLAGNIOL-VILLARD | 23fa648 | 2012-02-27 11:19:34 +0100 | [diff] [blame] | 268 | #if defined(CONFIG_OF) |
| 269 | struct device_node *np = |
| 270 | of_find_matching_node(NULL, pit_timer_ids); |
| 271 | |
| 272 | if (np) { |
| 273 | of_node_put(np); |
| 274 | return; |
| 275 | } |
| 276 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 277 | pit_base_addr = ioremap(addr, 16); |
| 278 | |
| 279 | if (!pit_base_addr) |
| 280 | panic("Impossible to ioremap PIT\n"); |
Andrew Victor | 1a0ed73 | 2006-12-01 09:04:47 +0100 | [diff] [blame] | 281 | } |