blob: 071d274afaabcf6a971831019c44e50900d306c9 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
17 * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
18 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
41 * Publically available from Intel web site. Errata documentation
42 * is also publically available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
46 * The chipsets all follow very much the same design. The orginal Triton
47 * series chipsets do _not_ support independant device timings, but this
48 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
50 * driver supports only the chips with independant timing (that is those
51 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
75 *
76 * Should have been BIOS fixed:
77 * 450NX: errata #19 - DMA hangs on old 450NX
78 * 450NX: errata #20 - DMA hangs on old 450NX
79 * 450NX: errata #25 - Corruption with DMA on old 450NX
80 * ICH3 errata #15 - IDE deadlock under high load
81 * (BIOS must set dev 31 fn 0 bit 23)
82 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 */
84
85#include <linux/kernel.h>
86#include <linux/module.h>
87#include <linux/pci.h>
88#include <linux/init.h>
89#include <linux/blkdev.h>
90#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050091#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#include <scsi/scsi_host.h>
93#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090094#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070095
96#define DRV_NAME "ata_piix"
Alan Coxeb4a2c72007-04-11 00:04:20 +010097#define DRV_VERSION "2.11"
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99enum {
100 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
101 ICH5_PMR = 0x90, /* port mapping register */
102 ICH5_PCS = 0x92, /* port control and status */
Greg Felix7b6dbd62005-07-28 15:54:15 -0400103 PIIX_SCC = 0x0A, /* sub-class code register */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104
Tejun Heod4358042006-03-01 01:25:39 +0900105 PIIX_FLAG_SCR = (1 << 26), /* SCR available */
Tejun Heoff0fc142005-12-18 17:17:07 +0900106 PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
107 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108
Tejun Heo800b3992006-12-03 21:34:13 +0900109 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
110 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 /* combined mode. if set, PATA is channel 0.
113 * if clear, PATA is channel 1.
114 */
Hannes Reinecke6a690df2005-06-28 17:30:38 -0700115 PIIX_PORT_ENABLED = (1 << 0),
116 PIIX_PORT_PRESENT = (1 << 4),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117
118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heo1d076e52006-03-01 01:25:39 +0900121 /* controller IDs */
Aland2cdfc02007-01-10 17:13:38 +0000122 piix_pata_33 = 0, /* PIIX4 at 33Mhz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400123 ich_pata_33 = 1, /* ICH up to UDMA 33 only */
124 ich_pata_66 = 2, /* ICH up to 66 Mhz */
125 ich_pata_100 = 3, /* ICH up to UDMA 100 */
126 ich_pata_133 = 4, /* ICH up to UDMA 133 */
127 ich5_sata = 5,
Tejun Heo5e56a372006-11-10 18:08:10 +0900128 ich6_sata = 6,
129 ich6_sata_ahci = 7,
130 ich6m_sata_ahci = 8,
131 ich8_sata_ahci = 9,
Aland2cdfc02007-01-10 17:13:38 +0000132 piix_pata_mwdma = 10, /* PIIX3 MWDMA only */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400133
Tejun Heod33f58b2006-03-01 01:25:39 +0900134 /* constants for mapping table */
135 P0 = 0, /* port 0 */
136 P1 = 1, /* port 1 */
137 P2 = 2, /* port 2 */
138 P3 = 3, /* port 3 */
139 IDE = -1, /* IDE */
140 NA = -2, /* not avaliable */
141 RV = -3, /* reserved */
142
Greg Felix7b6dbd62005-07-28 15:54:15 -0400143 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900144
145 /* host->flags bits */
146 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147};
148
Tejun Heod33f58b2006-03-01 01:25:39 +0900149struct piix_map_db {
150 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400151 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900152 const int map[][4];
153};
154
Tejun Heod96715c2006-06-29 01:58:28 +0900155struct piix_host_priv {
156 const int *map;
157};
158
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159static int piix_init_one (struct pci_dev *pdev,
160 const struct pci_device_id *ent);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400161static void piix_pata_error_handler(struct ata_port *ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
163static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400164static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100165static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900166#ifdef CONFIG_PM
167static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
168static int piix_pci_device_resume(struct pci_dev *pdev);
169#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170
171static unsigned int in_module_init = 1;
172
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500173static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000174 /* Intel PIIX3 for the 430HX etc */
175 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400176 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
177 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
178 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400179 /* Intel PIIX4 */
180 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
181 /* Intel PIIX4 */
182 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
183 /* Intel PIIX */
184 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
185 /* Intel ICH (i810, i815, i840) UDMA 66*/
186 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
187 /* Intel ICH0 : UDMA 33*/
188 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
189 /* Intel ICH2M */
190 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
191 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
192 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
193 /* Intel ICH3M */
194 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
195 /* Intel ICH3 (E7500/1) UDMA 100 */
196 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
197 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
198 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
199 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
200 /* Intel ICH5 */
201 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
202 /* C-ICH (i810E2) */
203 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400204 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400205 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
206 /* ICH6 (and 6) (i915) UDMA 100 */
207 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
208 /* ICH7/7-R (i945, i975) UDMA 100*/
209 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
210 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400211 /* ICH8 Mobile PATA Controller */
212 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
214 /* NOTE: The following PCI ids must be kept in sync with the
215 * list in drivers/pci/quirks.c.
216 */
217
Tejun Heo1d076e52006-03-01 01:25:39 +0900218 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900220 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900222 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900223 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900224 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900225 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900226 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900228 /* 82801FR/FRW (ICH6R/ICH6RW) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500229 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900230 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
231 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
232 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500233 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heoc6446a42006-10-09 13:23:58 +0900235 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800236 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Jeff Garzik1c24a412005-11-14 18:20:23 -0500237 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800238 /* SATA Controller 1 IDE (ICH8) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400239 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800240 /* SATA Controller 2 IDE (ICH8) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400241 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800242 /* Mobile SATA Controller IDE (ICH8M) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400243 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Jason Gastonf98b6572006-12-07 08:57:32 -0800244 /* SATA Controller IDE (ICH9) */
245 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
246 /* SATA Controller IDE (ICH9) */
247 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
248 /* SATA Controller IDE (ICH9) */
249 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
250 /* SATA Controller IDE (ICH9M) */
251 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
252 /* SATA Controller IDE (ICH9M) */
253 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
254 /* SATA Controller IDE (ICH9M) */
255 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
257 { } /* terminate list */
258};
259
260static struct pci_driver piix_pci_driver = {
261 .name = DRV_NAME,
262 .id_table = piix_pci_tbl,
263 .probe = piix_init_one,
264 .remove = ata_pci_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900265#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900266 .suspend = piix_pci_device_suspend,
267 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900268#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269};
270
Jeff Garzik193515d2005-11-07 00:59:37 -0500271static struct scsi_host_template piix_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700272 .module = THIS_MODULE,
273 .name = DRV_NAME,
274 .ioctl = ata_scsi_ioctl,
275 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 .can_queue = ATA_DEF_QUEUE,
277 .this_id = ATA_SHT_THIS_ID,
278 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
280 .emulated = ATA_SHT_EMULATED,
281 .use_clustering = ATA_SHT_USE_CLUSTERING,
282 .proc_name = DRV_NAME,
283 .dma_boundary = ATA_DMA_BOUNDARY,
284 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900285 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286 .bios_param = ata_std_bios_param,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287};
288
Jeff Garzik057ace52005-10-22 14:27:05 -0400289static const struct ata_port_operations piix_pata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 .port_disable = ata_port_disable,
291 .set_piomode = piix_set_piomode,
292 .set_dmamode = piix_set_dmamode,
Albert Lee89bad582006-05-26 13:49:18 +0800293 .mode_filter = ata_pci_default_filter,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294
295 .tf_load = ata_tf_load,
296 .tf_read = ata_tf_read,
297 .check_status = ata_check_status,
298 .exec_command = ata_exec_command,
299 .dev_select = ata_std_dev_select,
300
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 .bmdma_setup = ata_bmdma_setup,
302 .bmdma_start = ata_bmdma_start,
303 .bmdma_stop = ata_bmdma_stop,
304 .bmdma_status = ata_bmdma_status,
305 .qc_prep = ata_qc_prep,
306 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900307 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Tejun Heo3f037db2006-05-15 20:58:25 +0900309 .freeze = ata_bmdma_freeze,
310 .thaw = ata_bmdma_thaw,
Tejun Heoccc46722006-05-31 18:28:14 +0900311 .error_handler = piix_pata_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900312 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100313 .cable_detect = ata_cable_40wire,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314
315 .irq_handler = ata_interrupt,
316 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900317 .irq_on = ata_irq_on,
318 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
320 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321};
322
Jeff Garzik669a5db2006-08-29 18:12:40 -0400323static const struct ata_port_operations ich_pata_ops = {
324 .port_disable = ata_port_disable,
325 .set_piomode = piix_set_piomode,
326 .set_dmamode = ich_set_dmamode,
327 .mode_filter = ata_pci_default_filter,
328
329 .tf_load = ata_tf_load,
330 .tf_read = ata_tf_read,
331 .check_status = ata_check_status,
332 .exec_command = ata_exec_command,
333 .dev_select = ata_std_dev_select,
334
335 .bmdma_setup = ata_bmdma_setup,
336 .bmdma_start = ata_bmdma_start,
337 .bmdma_stop = ata_bmdma_stop,
338 .bmdma_status = ata_bmdma_status,
339 .qc_prep = ata_qc_prep,
340 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900341 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400342
343 .freeze = ata_bmdma_freeze,
344 .thaw = ata_bmdma_thaw,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100345 .error_handler = piix_pata_error_handler,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400346 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100347 .cable_detect = ich_pata_cable_detect,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400348
349 .irq_handler = ata_interrupt,
350 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900351 .irq_on = ata_irq_on,
352 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400353
354 .port_start = ata_port_start,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400355};
356
Jeff Garzik057ace52005-10-22 14:27:05 -0400357static const struct ata_port_operations piix_sata_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 .port_disable = ata_port_disable,
359
360 .tf_load = ata_tf_load,
361 .tf_read = ata_tf_read,
362 .check_status = ata_check_status,
363 .exec_command = ata_exec_command,
364 .dev_select = ata_std_dev_select,
365
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 .bmdma_setup = ata_bmdma_setup,
367 .bmdma_start = ata_bmdma_start,
368 .bmdma_stop = ata_bmdma_stop,
369 .bmdma_status = ata_bmdma_status,
370 .qc_prep = ata_qc_prep,
371 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900372 .data_xfer = ata_data_xfer,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373
Tejun Heo3f037db2006-05-15 20:58:25 +0900374 .freeze = ata_bmdma_freeze,
375 .thaw = ata_bmdma_thaw,
Alan Cox2f91d812007-05-21 15:15:51 +0100376 .error_handler = ata_bmdma_error_handler,
Tejun Heo3f037db2006-05-15 20:58:25 +0900377 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378
379 .irq_handler = ata_interrupt,
380 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900381 .irq_on = ata_irq_on,
382 .irq_ack = ata_irq_ack,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383
384 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385};
386
Tejun Heod96715c2006-06-29 01:58:28 +0900387static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900388 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400389 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900390 .map = {
391 /* PM PS SM SS MAP */
392 { P0, NA, P1, NA }, /* 000b */
393 { P1, NA, P0, NA }, /* 001b */
394 { RV, RV, RV, RV },
395 { RV, RV, RV, RV },
396 { P0, P1, IDE, IDE }, /* 100b */
397 { P1, P0, IDE, IDE }, /* 101b */
398 { IDE, IDE, P0, P1 }, /* 110b */
399 { IDE, IDE, P1, P0 }, /* 111b */
400 },
401};
402
Tejun Heod96715c2006-06-29 01:58:28 +0900403static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900404 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400405 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900406 .map = {
407 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900408 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900409 { IDE, IDE, P1, P3 }, /* 01b */
410 { P0, P2, IDE, IDE }, /* 10b */
411 { RV, RV, RV, RV },
412 },
413};
414
Tejun Heod96715c2006-06-29 01:58:28 +0900415static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900416 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400417 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900418
419 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900420 * it anyway. MAP 01b have been spotted on both ICH6M and
421 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900422 */
423 .map = {
424 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900425 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900426 { IDE, IDE, P1, P3 }, /* 01b */
427 { P0, P2, IDE, IDE }, /* 10b */
428 { RV, RV, RV, RV },
429 },
430};
431
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400432static const struct piix_map_db ich8_map_db = {
433 .mask = 0x3,
434 .port_enable = 0x3,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400435 .map = {
436 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700437 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400438 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900439 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400440 { RV, RV, RV, RV },
441 },
442};
443
Tejun Heod96715c2006-06-29 01:58:28 +0900444static const struct piix_map_db *piix_map_db_table[] = {
445 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900446 [ich6_sata] = &ich6_map_db,
447 [ich6_sata_ahci] = &ich6_map_db,
448 [ich6m_sata_ahci] = &ich6m_map_db,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400449 [ich8_sata_ahci] = &ich8_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900450};
451
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452static struct ata_port_info piix_port_info[] = {
Aland2cdfc02007-01-10 17:13:38 +0000453 /* piix_pata_33: 0: PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900454 {
455 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900456 .flags = PIIX_PATA_FLAGS,
Tejun Heo1d076e52006-03-01 01:25:39 +0900457 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400458 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo1d076e52006-03-01 01:25:39 +0900459 .udma_mask = ATA_UDMA_MASK_40C,
460 .port_ops = &piix_pata_ops,
461 },
462
Jeff Garzik669a5db2006-08-29 18:12:40 -0400463 /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 {
465 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900466 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400467 .pio_mask = 0x1f, /* pio 0-4 */
468 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
469 .udma_mask = ATA_UDMA2, /* UDMA33 */
470 .port_ops = &ich_pata_ops,
471 },
472 /* ich_pata_66: 2 ICH controllers up to 66MHz */
473 {
474 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900475 .flags = PIIX_PATA_FLAGS,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400476 .pio_mask = 0x1f, /* pio 0-4 */
477 .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
478 .udma_mask = ATA_UDMA4,
479 .port_ops = &ich_pata_ops,
480 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400481
Jeff Garzik669a5db2006-08-29 18:12:40 -0400482 /* ich_pata_100: 3 */
483 {
484 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900485 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700486 .pio_mask = 0x1f, /* pio0-4 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 .mwdma_mask = 0x06, /* mwdma1-2 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400488 .udma_mask = ATA_UDMA5, /* udma0-5 */
489 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490 },
491
Jeff Garzik669a5db2006-08-29 18:12:40 -0400492 /* ich_pata_133: 4 ICH with full UDMA6 */
493 {
494 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900495 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400496 .pio_mask = 0x1f, /* pio 0-4 */
497 .mwdma_mask = 0x06, /* Check: maybe 0x07 */
498 .udma_mask = ATA_UDMA6, /* UDMA133 */
499 .port_ops = &ich_pata_ops,
500 },
501
502 /* ich5_sata: 5 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 {
504 .sht = &piix_sht,
Tejun Heo228c1592006-11-10 18:08:10 +0900505 .flags = PIIX_SATA_FLAGS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 .pio_mask = 0x1f, /* pio0-4 */
507 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400508 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 .port_ops = &piix_sata_ops,
510 },
511
Tejun Heo5e56a372006-11-10 18:08:10 +0900512 /* ich6_sata: 6 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 {
514 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900515 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 .pio_mask = 0x1f, /* pio0-4 */
517 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400518 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 .port_ops = &piix_sata_ops,
520 },
521
Tejun Heo5e56a372006-11-10 18:08:10 +0900522 /* ich6_sata_ahci: 7 */
Jason Gastonc368ca42005-04-16 15:24:44 -0700523 {
524 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900525 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Tejun Heod33f58b2006-03-01 01:25:39 +0900526 PIIX_FLAG_AHCI,
Jason Gastonc368ca42005-04-16 15:24:44 -0700527 .pio_mask = 0x1f, /* pio0-4 */
528 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400529 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700530 .port_ops = &piix_sata_ops,
531 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900532
Tejun Heo5e56a372006-11-10 18:08:10 +0900533 /* ich6m_sata_ahci: 8 */
Tejun Heo1d076e52006-03-01 01:25:39 +0900534 {
535 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900536 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Tejun Heod33f58b2006-03-01 01:25:39 +0900537 PIIX_FLAG_AHCI,
Tejun Heo1d076e52006-03-01 01:25:39 +0900538 .pio_mask = 0x1f, /* pio0-4 */
539 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400540 .udma_mask = ATA_UDMA6,
Tejun Heo1d076e52006-03-01 01:25:39 +0900541 .port_ops = &piix_sata_ops,
542 },
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400543
Tejun Heo5e56a372006-11-10 18:08:10 +0900544 /* ich8_sata_ahci: 9 */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400545 {
546 .sht = &piix_sht,
Tejun Heob3362f82006-11-10 18:08:10 +0900547 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400548 PIIX_FLAG_AHCI,
549 .pio_mask = 0x1f, /* pio0-4 */
550 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400551 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400552 .port_ops = &piix_sata_ops,
553 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400554
Aland2cdfc02007-01-10 17:13:38 +0000555 /* piix_pata_mwdma: 10: PIIX3 MWDMA only */
556 {
557 .sht = &piix_sht,
558 .flags = PIIX_PATA_FLAGS,
559 .pio_mask = 0x1f, /* pio0-4 */
560 .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
561 .port_ops = &piix_pata_ops,
562 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563};
564
565static struct pci_bits piix_enable_bits[] = {
566 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
567 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
568};
569
570MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
571MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
572MODULE_LICENSE("GPL");
573MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
574MODULE_VERSION(DRV_VERSION);
575
Alan Coxfc085152006-10-10 14:28:11 -0700576struct ich_laptop {
577 u16 device;
578 u16 subvendor;
579 u16 subdevice;
580};
581
582/*
583 * List of laptops that use short cables rather than 80 wire
584 */
585
586static const struct ich_laptop ich_laptop[] = {
587 /* devid, subvendor, subdev */
588 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
J Jbabfb682007-01-09 02:26:30 +0900589 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700590 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Tejun Heob33620f2007-05-22 11:34:22 +0200591 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Alan Coxfc085152006-10-10 14:28:11 -0700592 /* end marker */
593 { 0, }
594};
595
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100597 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 * @ap: Port for which cable detect info is desired
599 *
600 * Read 80c cable indicator from ATA PCI device's PCI config
601 * register. This register is normally set by firmware (BIOS).
602 *
603 * LOCKING:
604 * None (inherited from caller).
605 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400606
Alan Coxeb4a2c72007-04-11 00:04:20 +0100607static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608{
Jeff Garzikcca39742006-08-24 03:19:22 -0400609 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Alan Coxfc085152006-10-10 14:28:11 -0700610 const struct ich_laptop *lap = &ich_laptop[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 u8 tmp, mask;
612
Alan Coxfc085152006-10-10 14:28:11 -0700613 /* Check for specials - Acer Aspire 5602WLMi */
614 while (lap->device) {
615 if (lap->device == pdev->device &&
616 lap->subvendor == pdev->subsystem_vendor &&
617 lap->subdevice == pdev->subsystem_device) {
Alan Coxeb4a2c72007-04-11 00:04:20 +0100618 return ATA_CBL_PATA40_SHORT;
Alan Coxfc085152006-10-10 14:28:11 -0700619 }
620 lap++;
621 }
622
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900624 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
626 if ((tmp & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100627 return ATA_CBL_PATA40;
628 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629}
630
631/**
Tejun Heoccc46722006-05-31 18:28:14 +0900632 * piix_pata_prereset - prereset for PATA host controller
Tejun Heo573db6b2006-02-15 15:01:42 +0900633 * @ap: Target port
Tejun Heod4b2bab2007-02-02 16:50:52 +0900634 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 * LOCKING:
637 * None (inherited from caller).
638 */
Tejun Heod4b2bab2007-02-02 16:50:52 +0900639static int piix_pata_prereset(struct ata_port *ap, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
Jeff Garzikcca39742006-08-24 03:19:22 -0400641 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642
Alan Coxc9619222006-09-26 17:53:38 +0100643 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
644 return -ENOENT;
Tejun Heod4b2bab2007-02-02 16:50:52 +0900645 return ata_std_prereset(ap, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900646}
647
648static void piix_pata_error_handler(struct ata_port *ap)
649{
650 ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
651 ata_std_postreset);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652}
653
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654/**
655 * piix_set_piomode - Initialize host controller PATA PIO timings
656 * @ap: Port whose timings we are configuring
657 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 *
659 * Set PIO mode for device, in host controller PCI config space.
660 *
661 * LOCKING:
662 * None (inherited from caller).
663 */
664
665static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
666{
667 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Jeff Garzikcca39742006-08-24 03:19:22 -0400668 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900670 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 unsigned int slave_port = 0x44;
672 u16 master_data;
673 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400674 u8 udma_enable;
675 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400676
Jeff Garzik669a5db2006-08-29 18:12:40 -0400677 /*
678 * See Intel Document 298600-004 for the timing programing rules
679 * for ICH controllers.
680 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
682 static const /* ISP RTC */
683 u8 timings[][2] = { { 0, 0 },
684 { 0, 0 },
685 { 1, 0 },
686 { 2, 1 },
687 { 2, 3 }, };
688
Jeff Garzik669a5db2006-08-29 18:12:40 -0400689 if (pio >= 2)
690 control |= 1; /* TIME1 enable */
691 if (ata_pio_need_iordy(adev))
692 control |= 2; /* IE enable */
693
Jeff Garzik85cd7252006-08-31 00:03:49 -0400694 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400695 if (adev->class == ATA_DEV_ATA)
696 control |= 4; /* PPE enable */
697
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200698 /* PIO configuration clears DTE unconditionally. It will be
699 * programmed in set_dmamode which is guaranteed to be called
700 * after set_piomode if any DMA mode is available.
701 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702 pci_read_config_word(dev, master_port, &master_data);
703 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200704 /* clear TIME1|IE1|PPE1|DTE1 */
705 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400706 /* Enable SITRE (seperate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400708 /* enable PPE1, IE1 and TIME1 as needed */
709 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900711 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400712 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200713 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
714 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200716 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
717 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400718 /* Enable PPE, IE and TIME as appropriate */
719 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200720 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 master_data |=
722 (timings[pio][0] << 12) |
723 (timings[pio][1] << 8);
724 }
725 pci_write_config_word(dev, master_port, master_data);
726 if (is_slave)
727 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400728
729 /* Ensure the UDMA bit is off - it will be turned back on if
730 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400731
Jeff Garzik669a5db2006-08-29 18:12:40 -0400732 if (ap->udma_mask) {
733 pci_read_config_byte(dev, 0x48, &udma_enable);
734 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
735 pci_write_config_byte(dev, 0x48, udma_enable);
736 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737}
738
739/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400740 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400742 * @adev: Drive in question
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 * @udma: udma mode, 0 - 6
Hennec32a8fd2006-09-25 22:00:46 +0200744 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 *
746 * Set UDMA mode for device, in host controller PCI config space.
747 *
748 * LOCKING:
749 * None (inherited from caller).
750 */
751
Jeff Garzik669a5db2006-08-29 18:12:40 -0400752static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753{
Jeff Garzikcca39742006-08-24 03:19:22 -0400754 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400755 u8 master_port = ap->port_no ? 0x42 : 0x40;
756 u16 master_data;
757 u8 speed = adev->dma_mode;
758 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800759 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400760
Jeff Garzik669a5db2006-08-29 18:12:40 -0400761 static const /* ISP RTC */
762 u8 timings[][2] = { { 0, 0 },
763 { 0, 0 },
764 { 1, 0 },
765 { 2, 1 },
766 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767
Jeff Garzik669a5db2006-08-29 18:12:40 -0400768 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000769 if (ap->udma_mask)
770 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771
772 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400773 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
774 u16 udma_timing;
775 u16 ideconf;
776 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400777
Jeff Garzik669a5db2006-08-29 18:12:40 -0400778 /*
779 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400780 * selection of dividers
781 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400782 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400783 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400784 */
785 u_speed = min(2 - (udma & 1), udma);
786 if (udma == 5)
787 u_clock = 0x1000; /* 100Mhz */
788 else if (udma > 2)
789 u_clock = 1; /* 66Mhz */
790 else
791 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400792
Jeff Garzik669a5db2006-08-29 18:12:40 -0400793 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400794
Jeff Garzik669a5db2006-08-29 18:12:40 -0400795 /* Load the CT/RP selection */
796 pci_read_config_word(dev, 0x4A, &udma_timing);
797 udma_timing &= ~(3 << (4 * devid));
798 udma_timing |= u_speed << (4 * devid);
799 pci_write_config_word(dev, 0x4A, udma_timing);
800
Jeff Garzik85cd7252006-08-31 00:03:49 -0400801 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400802 /* Select a 33/66/100Mhz clock */
803 pci_read_config_word(dev, 0x54, &ideconf);
804 ideconf &= ~(0x1001 << devid);
805 ideconf |= u_clock << devid;
806 /* For ICH or later we should set bit 10 for better
807 performance (WR_PingPong_En) */
808 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400811 /*
812 * MWDMA is driven by the PIO timings. We must also enable
813 * IORDY unconditionally along with TIME1. PPE has already
814 * been set when the PIO timing was set.
815 */
816 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
817 unsigned int control;
818 u8 slave_data;
819 const unsigned int needed_pio[3] = {
820 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
821 };
822 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400823
Jeff Garzik669a5db2006-08-29 18:12:40 -0400824 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400825
Jeff Garzik669a5db2006-08-29 18:12:40 -0400826 /* If the drive MWDMA is faster than it can do PIO then
827 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400828
Jeff Garzik669a5db2006-08-29 18:12:40 -0400829 if (adev->pio_mode < needed_pio[mwdma])
830 /* Enable DMA timing only */
831 control |= 8; /* PIO cycles in PIO0 */
832
833 if (adev->devno) { /* Slave */
834 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
835 master_data |= control << 4;
836 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200837 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400838 /* Load the matching timing */
839 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
840 pci_write_config_byte(dev, 0x44, slave_data);
841 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400842 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400843 and master timing bits */
844 master_data |= control;
845 master_data |=
846 (timings[pio][0] << 12) |
847 (timings[pio][1] << 8);
848 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200849
850 if (ap->udma_mask) {
851 udma_enable &= ~(1 << devid);
852 pci_write_config_word(dev, master_port, master_data);
853 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400855 /* Don't scribble on 0x48 if the controller does not support UDMA */
856 if (ap->udma_mask)
857 pci_write_config_byte(dev, 0x48, udma_enable);
858}
859
860/**
861 * piix_set_dmamode - Initialize host controller PATA DMA timings
862 * @ap: Port whose timings we are configuring
863 * @adev: um
864 *
865 * Set MW/UDMA mode for device, in host controller PCI config space.
866 *
867 * LOCKING:
868 * None (inherited from caller).
869 */
870
871static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
872{
873 do_pata_set_dmamode(ap, adev, 0);
874}
875
876/**
877 * ich_set_dmamode - Initialize host controller PATA DMA timings
878 * @ap: Port whose timings we are configuring
879 * @adev: um
880 *
881 * Set MW/UDMA mode for device, in host controller PCI config space.
882 *
883 * LOCKING:
884 * None (inherited from caller).
885 */
886
887static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
888{
889 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890}
891
Tejun Heob8b275e2007-07-10 15:55:43 +0900892#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +0900893static int piix_broken_suspend(void)
894{
895 static struct dmi_system_id sysids[] = {
896 {
897 .ident = "TECRA M5",
898 .matches = {
899 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
900 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
901 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900902 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900903 {
Tejun Heo5c08ea02007-08-14 19:56:04 +0900904 .ident = "TECRA M7",
905 .matches = {
906 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
907 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
908 },
909 },
910 {
Tejun Heo8c3832e2007-07-27 14:53:28 +0900911 .ident = "Satellite U205",
912 .matches = {
913 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
914 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
915 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900916 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900917 {
918 .ident = "Portege M500",
919 .matches = {
920 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
921 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
922 },
Tejun Heob8b275e2007-07-10 15:55:43 +0900923 },
Tejun Heo8c3832e2007-07-27 14:53:28 +0900924 { }
925 };
Tejun Heo7abe79c2007-07-27 14:55:07 +0900926 static const char *oemstrs[] = {
927 "Tecra M3,",
928 };
929 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +0900930
931 if (dmi_check_system(sysids))
932 return 1;
933
Tejun Heo7abe79c2007-07-27 14:55:07 +0900934 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
935 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
936 return 1;
937
Tejun Heo8c3832e2007-07-27 14:53:28 +0900938 return 0;
939}
Tejun Heob8b275e2007-07-10 15:55:43 +0900940
941static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
942{
943 struct ata_host *host = dev_get_drvdata(&pdev->dev);
944 unsigned long flags;
945 int rc = 0;
946
947 rc = ata_host_suspend(host, mesg);
948 if (rc)
949 return rc;
950
951 /* Some braindamaged ACPI suspend implementations expect the
952 * controller to be awake on entry; otherwise, it burns cpu
953 * cycles and power trying to do something to the sleeping
954 * beauty.
955 */
Tejun Heo8c3832e2007-07-27 14:53:28 +0900956 if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
Tejun Heob8b275e2007-07-10 15:55:43 +0900957 pci_save_state(pdev);
958
959 /* mark its power state as "unknown", since we don't
960 * know if e.g. the BIOS will change its device state
961 * when we suspend.
962 */
963 if (pdev->current_state == PCI_D0)
964 pdev->current_state = PCI_UNKNOWN;
965
966 /* tell resume that it's waking up from broken suspend */
967 spin_lock_irqsave(&host->lock, flags);
968 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
969 spin_unlock_irqrestore(&host->lock, flags);
970 } else
971 ata_pci_device_do_suspend(pdev, mesg);
972
973 return 0;
974}
975
976static int piix_pci_device_resume(struct pci_dev *pdev)
977{
978 struct ata_host *host = dev_get_drvdata(&pdev->dev);
979 unsigned long flags;
980 int rc;
981
982 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
983 spin_lock_irqsave(&host->lock, flags);
984 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
985 spin_unlock_irqrestore(&host->lock, flags);
986
987 pci_set_power_state(pdev, PCI_D0);
988 pci_restore_state(pdev);
989
990 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +0900991 * pci_reenable_device() to avoid affecting the enable
992 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +0900993 */
Tejun Heo0b62e132007-07-27 14:43:35 +0900994 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +0900995 if (rc)
996 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
997 "device after resume (%d)\n", rc);
998 } else
999 rc = ata_pci_device_do_resume(pdev);
1000
1001 if (rc == 0)
1002 ata_host_resume(host);
1003
1004 return rc;
1005}
1006#endif
1007
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008#define AHCI_PCI_BAR 5
1009#define AHCI_GLOBAL_CTL 0x04
1010#define AHCI_ENABLE (1 << 31)
1011static int piix_disable_ahci(struct pci_dev *pdev)
1012{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001013 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 u32 tmp;
1015 int rc = 0;
1016
1017 /* BUG: pci_enable_device has not yet been called. This
1018 * works because this device is usually set up by BIOS.
1019 */
1020
Jeff Garzik374b1872005-08-30 05:42:52 -04001021 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1022 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001024
Jeff Garzik374b1872005-08-30 05:42:52 -04001025 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026 if (!mmio)
1027 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001028
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1030 if (tmp & AHCI_ENABLE) {
1031 tmp &= ~AHCI_ENABLE;
1032 writel(tmp, mmio + AHCI_GLOBAL_CTL);
1033
1034 tmp = readl(mmio + AHCI_GLOBAL_CTL);
1035 if (tmp & AHCI_ENABLE)
1036 rc = -EIO;
1037 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001038
Jeff Garzik374b1872005-08-30 05:42:52 -04001039 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 return rc;
1041}
1042
1043/**
Alan Coxc621b142005-12-08 19:22:28 +00001044 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001045 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001046 *
Alan Coxc621b142005-12-08 19:22:28 +00001047 * Check for the present of 450NX errata #19 and errata #25. If
1048 * they are found return an error code so we can turn off DMA
1049 */
1050
1051static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1052{
1053 struct pci_dev *pdev = NULL;
1054 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001055 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001056
Alan Coxc621b142005-12-08 19:22:28 +00001057 while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
1058 {
1059 /* Look for 450NX PXB. Check for problem configurations
1060 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001061 pci_read_config_word(pdev, 0x41, &cfg);
1062 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001063 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001064 no_piix_dma = 1;
1065 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001066 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001067 no_piix_dma = 2;
1068 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001069 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001070 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001071 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001072 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1073 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001074}
Alan Coxc621b142005-12-08 19:22:28 +00001075
Jeff Garzikea35d292006-07-11 11:48:50 -04001076static void __devinit piix_init_pcs(struct pci_dev *pdev,
Tejun Heo9dd9c162006-08-22 21:15:58 +09001077 struct ata_port_info *pinfo,
Jeff Garzikea35d292006-07-11 11:48:50 -04001078 const struct piix_map_db *map_db)
1079{
1080 u16 pcs, new_pcs;
1081
1082 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1083
1084 new_pcs = pcs | map_db->port_enable;
1085
1086 if (new_pcs != pcs) {
1087 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1088 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1089 msleep(150);
1090 }
1091}
1092
Tejun Heod33f58b2006-03-01 01:25:39 +09001093static void __devinit piix_init_sata_map(struct pci_dev *pdev,
Tejun Heod96715c2006-06-29 01:58:28 +09001094 struct ata_port_info *pinfo,
1095 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001096{
Tejun Heod96715c2006-06-29 01:58:28 +09001097 struct piix_host_priv *hpriv = pinfo[0].private_data;
Tejun Heod33f58b2006-03-01 01:25:39 +09001098 const unsigned int *map;
1099 int i, invalid_map = 0;
1100 u8 map_value;
1101
1102 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1103
1104 map = map_db->map[map_value & map_db->mask];
1105
1106 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1107 for (i = 0; i < 4; i++) {
1108 switch (map[i]) {
1109 case RV:
1110 invalid_map = 1;
1111 printk(" XX");
1112 break;
1113
1114 case NA:
1115 printk(" --");
1116 break;
1117
1118 case IDE:
1119 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001120 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heof814b75f2006-08-05 03:59:13 +09001121 pinfo[i / 2].private_data = hpriv;
Tejun Heod33f58b2006-03-01 01:25:39 +09001122 i++;
1123 printk(" IDE IDE");
1124 break;
1125
1126 default:
1127 printk(" P%d", map[i]);
1128 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001129 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001130 break;
1131 }
1132 }
1133 printk(" ]\n");
1134
1135 if (invalid_map)
1136 dev_printk(KERN_ERR, &pdev->dev,
1137 "invalid MAP value %u\n", map_value);
1138
Tejun Heod96715c2006-06-29 01:58:28 +09001139 hpriv->map = map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001140}
1141
Alan Coxc621b142005-12-08 19:22:28 +00001142/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 * piix_init_one - Register PIIX ATA PCI device with kernel services
1144 * @pdev: PCI device to register
1145 * @ent: Entry in piix_pci_tbl matching with @pdev
1146 *
1147 * Called from kernel PCI layer. We probe for combined mode (sigh),
1148 * and then hand over control to libata, for it to do the rest.
1149 *
1150 * LOCKING:
1151 * Inherited from PCI layer (may sleep).
1152 *
1153 * RETURNS:
1154 * Zero on success, or -ERRNO value.
1155 */
1156
1157static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1158{
1159 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001160 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001161 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001162 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heod96715c2006-06-29 01:58:28 +09001163 struct piix_host_priv *hpriv;
Jeff Garzikcca39742006-08-24 03:19:22 -04001164 unsigned long port_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
1166 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001167 dev_printk(KERN_DEBUG, &pdev->dev,
1168 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169
1170 /* no hotplugging support (FIXME) */
1171 if (!in_module_init)
1172 return -ENODEV;
1173
Tejun Heo24dc5f32007-01-20 16:00:28 +09001174 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
Tejun Heod96715c2006-06-29 01:58:28 +09001175 if (!hpriv)
1176 return -ENOMEM;
1177
Tejun Heod33f58b2006-03-01 01:25:39 +09001178 port_info[0] = piix_port_info[ent->driver_data];
1179 port_info[1] = piix_port_info[ent->driver_data];
Tejun Heod96715c2006-06-29 01:58:28 +09001180 port_info[0].private_data = hpriv;
1181 port_info[1].private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182
Jeff Garzikcca39742006-08-24 03:19:22 -04001183 port_flags = port_info[0].flags;
Tejun Heoff0fc142005-12-18 17:17:07 +09001184
Jeff Garzikcca39742006-08-24 03:19:22 -04001185 if (port_flags & PIIX_FLAG_AHCI) {
Jeff Garzik8a60a072005-07-31 13:13:24 -04001186 u8 tmp;
1187 pci_read_config_byte(pdev, PIIX_SCC, &tmp);
1188 if (tmp == PIIX_AHCI_DEVICE) {
1189 int rc = piix_disable_ahci(pdev);
1190 if (rc)
1191 return rc;
1192 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 }
1194
Tejun Heod33f58b2006-03-01 01:25:39 +09001195 /* Initialize SATA map */
Jeff Garzikcca39742006-08-24 03:19:22 -04001196 if (port_flags & ATA_FLAG_SATA) {
Tejun Heod96715c2006-06-29 01:58:28 +09001197 piix_init_sata_map(pdev, port_info,
1198 piix_map_db_table[ent->driver_data]);
Tejun Heo9dd9c162006-08-22 21:15:58 +09001199 piix_init_pcs(pdev, port_info,
1200 piix_map_db_table[ent->driver_data]);
Jeff Garzikea35d292006-07-11 11:48:50 -04001201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202
1203 /* On ICH5, some BIOSen disable the interrupt using the
1204 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1205 * On ICH6, this bit has the same effect, but only when
1206 * MSI is disabled (and it is disabled, as we don't use
1207 * message-signalled interrupts currently).
1208 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001209 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001210 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001211
Alan Coxc621b142005-12-08 19:22:28 +00001212 if (piix_check_450nx_errata(pdev)) {
1213 /* This writes into the master table but it does not
1214 really matter for this errata as we will apply it to
1215 all the PIIX devices on the board */
Tejun Heod33f58b2006-03-01 01:25:39 +09001216 port_info[0].mwdma_mask = 0;
1217 port_info[0].udma_mask = 0;
1218 port_info[1].mwdma_mask = 0;
1219 port_info[1].udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001220 }
Tejun Heo1626aeb2007-05-04 12:43:58 +02001221 return ata_pci_init_one(pdev, ppi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001222}
1223
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224static int __init piix_init(void)
1225{
1226 int rc;
1227
Pavel Roskinb7887192006-08-10 18:13:18 +09001228 DPRINTK("pci_register_driver\n");
1229 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 if (rc)
1231 return rc;
1232
1233 in_module_init = 0;
1234
1235 DPRINTK("done\n");
1236 return 0;
1237}
1238
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239static void __exit piix_exit(void)
1240{
1241 pci_unregister_driver(&piix_pci_driver);
1242}
1243
1244module_init(piix_init);
1245module_exit(piix_exit);