blob: 587a2828b06c2f3a2449c7f262aa9054ebc95a5b [file] [log] [blame]
Vitaly Bordugdf344032007-01-24 22:41:42 +03001/*
2 * Copyright (C) 1995 Linus Torvalds
3 * Adapted from 'alpha' version by Gary Thomas
4 * Modified by Cort Dougan (cort@cs.nmt.edu)
5 * Modified for MBX using prep/chrp/pmac functions by Dan (dmalek@jlc.net)
6 * Further modified for generic 8xx by Dan.
7 */
8
9/*
10 * bootup setup stuff..
11 */
12
Vitaly Bordugdf344032007-01-24 22:41:42 +030013#include <linux/kernel.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030014#include <linux/interrupt.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030015#include <linux/init.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030016#include <linux/time.h>
17#include <linux/rtc.h>
Jochen Friedrich02753cb2008-01-24 16:19:01 +010018#include <linux/fsl_devices.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030019
Vitaly Bordugdf344032007-01-24 22:41:42 +030020#include <asm/io.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030021#include <asm/mpc8xx.h>
22#include <asm/8xx_immap.h>
Vitaly Bordugdf344032007-01-24 22:41:42 +030023#include <asm/prom.h>
24#include <asm/fs_pd.h>
25#include <mm/mmu_decl.h>
26
Scott Woodfb533d02007-09-14 14:22:36 -050027#include <sysdev/mpc8xx_pic.h>
Jochen Friedrich49b51542008-01-24 16:18:32 +010028
29#include "mpc8xx.h"
Vitaly Bordugdf344032007-01-24 22:41:42 +030030
Vitaly Bordug80128ff2007-07-09 11:37:35 -070031struct mpc8xx_pcmcia_ops m8xx_pcmcia_ops;
Vitaly Bordug80128ff2007-07-09 11:37:35 -070032
Vitaly Bordugdf344032007-01-24 22:41:42 +030033extern int cpm_pic_init(void);
34extern int cpm_get_irq(void);
35
36/* A place holder for time base interrupts, if they are ever enabled. */
Scott Woodfb533d02007-09-14 14:22:36 -050037static irqreturn_t timebase_interrupt(int irq, void *dev)
Vitaly Bordugdf344032007-01-24 22:41:42 +030038{
39 printk ("timebase_interrupt()\n");
40
41 return IRQ_HANDLED;
42}
43
44static struct irqaction tbint_irqaction = {
45 .handler = timebase_interrupt,
Thomas Gleixnere8003402013-02-13 23:38:51 +010046 .flags = IRQF_NO_THREAD,
Vitaly Bordugdf344032007-01-24 22:41:42 +030047 .name = "tbint",
48};
49
50/* per-board overridable init_internal_rtc() function. */
51void __init __attribute__ ((weak))
52init_internal_rtc(void)
53{
Scott Woodfb533d02007-09-14 14:22:36 -050054 sit8xx_t __iomem *sys_tmr = immr_map(im_sit);
Vitaly Bordugdf344032007-01-24 22:41:42 +030055
56 /* Disable the RTC one second and alarm interrupts. */
57 clrbits16(&sys_tmr->sit_rtcsc, (RTCSC_SIE | RTCSC_ALE));
58
59 /* Enable the RTC */
60 setbits16(&sys_tmr->sit_rtcsc, (RTCSC_RTF | RTCSC_RTE));
61 immr_unmap(sys_tmr);
62}
63
64static int __init get_freq(char *name, unsigned long *val)
65{
Scott Wood4b218e92007-08-21 02:36:19 +100066 struct device_node *cpu;
67 const unsigned int *fp;
68 int found = 0;
Vitaly Bordugdf344032007-01-24 22:41:42 +030069
Scott Wood4b218e92007-08-21 02:36:19 +100070 /* The cpu node should have timebase and clock frequency properties */
71 cpu = of_find_node_by_type(NULL, "cpu");
Vitaly Bordugdf344032007-01-24 22:41:42 +030072
Scott Wood4b218e92007-08-21 02:36:19 +100073 if (cpu) {
74 fp = of_get_property(cpu, name, NULL);
75 if (fp) {
76 found = 1;
77 *val = *fp;
78 }
Vitaly Bordugdf344032007-01-24 22:41:42 +030079
Scott Wood4b218e92007-08-21 02:36:19 +100080 of_node_put(cpu);
81 }
Vitaly Bordugdf344032007-01-24 22:41:42 +030082
Scott Wood4b218e92007-08-21 02:36:19 +100083 return found;
Vitaly Bordugdf344032007-01-24 22:41:42 +030084}
85
86/* The decrementer counts at the system (internal) clock frequency divided by
87 * sixteen, or external oscillator divided by four. We force the processor
88 * to use system clock divided by sixteen.
89 */
90void __init mpc8xx_calibrate_decr(void)
91{
92 struct device_node *cpu;
Scott Woodfb533d02007-09-14 14:22:36 -050093 cark8xx_t __iomem *clk_r1;
94 car8xx_t __iomem *clk_r2;
95 sitk8xx_t __iomem *sys_tmr1;
96 sit8xx_t __iomem *sys_tmr2;
Vitaly Bordugdf344032007-01-24 22:41:42 +030097 int irq, virq;
98
Scott Woodfb533d02007-09-14 14:22:36 -050099 clk_r1 = immr_map(im_clkrstk);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300100
101 /* Unlock the SCCR. */
102 out_be32(&clk_r1->cark_sccrk, ~KAPWR_KEY);
103 out_be32(&clk_r1->cark_sccrk, KAPWR_KEY);
104 immr_unmap(clk_r1);
105
106 /* Force all 8xx processors to use divide by 16 processor clock. */
Scott Woodfb533d02007-09-14 14:22:36 -0500107 clk_r2 = immr_map(im_clkrst);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300108 setbits32(&clk_r2->car_sccr, 0x02000000);
109 immr_unmap(clk_r2);
110
111 /* Processor frequency is MHz.
112 */
Scott Wood4b218e92007-08-21 02:36:19 +1000113 ppc_proc_freq = 50000000;
114 if (!get_freq("clock-frequency", &ppc_proc_freq))
joe@perches.comdf3c9012007-11-20 12:47:55 +1100115 printk(KERN_ERR "WARNING: Estimating processor frequency "
Scott Wood4b218e92007-08-21 02:36:19 +1000116 "(not found)\n");
Vitaly Bordugdf344032007-01-24 22:41:42 +0300117
Anton Vorontsov50530372008-02-22 06:45:08 +1100118 ppc_tb_freq = ppc_proc_freq / 16;
Scott Wood4b218e92007-08-21 02:36:19 +1000119 printk("Decrementer Frequency = 0x%lx\n", ppc_tb_freq);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300120
121 /* Perform some more timer/timebase initialization. This used
122 * to be done elsewhere, but other changes caused it to get
123 * called more than once....that is a bad thing.
124 *
125 * First, unlock all of the registers we are going to modify.
126 * To protect them from corruption during power down, registers
127 * that are maintained by keep alive power are "locked". To
128 * modify these registers we have to write the key value to
129 * the key location associated with the register.
130 * Some boards power up with these unlocked, while others
131 * are locked. Writing anything (including the unlock code?)
132 * to the unlocked registers will lock them again. So, here
133 * we guarantee the registers are locked, then we unlock them
134 * for our use.
135 */
Scott Woodfb533d02007-09-14 14:22:36 -0500136 sys_tmr1 = immr_map(im_sitk);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300137 out_be32(&sys_tmr1->sitk_tbscrk, ~KAPWR_KEY);
138 out_be32(&sys_tmr1->sitk_rtcsck, ~KAPWR_KEY);
139 out_be32(&sys_tmr1->sitk_tbk, ~KAPWR_KEY);
140 out_be32(&sys_tmr1->sitk_tbscrk, KAPWR_KEY);
141 out_be32(&sys_tmr1->sitk_rtcsck, KAPWR_KEY);
142 out_be32(&sys_tmr1->sitk_tbk, KAPWR_KEY);
143 immr_unmap(sys_tmr1);
144
145 init_internal_rtc();
146
147 /* Enabling the decrementer also enables the timebase interrupts
148 * (or from the other point of view, to get decrementer interrupts
149 * we have to enable the timebase). The decrementer interrupt
150 * is wired into the vector table, nothing to do here for that.
151 */
Scott Wood4b218e92007-08-21 02:36:19 +1000152 cpu = of_find_node_by_type(NULL, "cpu");
153 virq= irq_of_parse_and_map(cpu, 0);
Grant Likely476eb492011-05-04 15:02:15 +1000154 irq = virq_to_hw(virq);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300155
Scott Woodfb533d02007-09-14 14:22:36 -0500156 sys_tmr2 = immr_map(im_sit);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300157 out_be16(&sys_tmr2->sit_tbscr, ((1 << (7 - (irq/2))) << 8) |
158 (TBSCR_TBF | TBSCR_TBE));
159 immr_unmap(sys_tmr2);
160
161 if (setup_irq(virq, &tbint_irqaction))
162 panic("Could not allocate timer IRQ!");
Vitaly Bordugdf344032007-01-24 22:41:42 +0300163}
164
165/* The RTC on the MPC8xx is an internal register.
166 * We want to protect this during power down, so we need to unlock,
167 * modify, and re-lock.
168 */
169
170int mpc8xx_set_rtc_time(struct rtc_time *tm)
171{
Scott Woodfb533d02007-09-14 14:22:36 -0500172 sitk8xx_t __iomem *sys_tmr1;
173 sit8xx_t __iomem *sys_tmr2;
Vitaly Bordugdf344032007-01-24 22:41:42 +0300174 int time;
175
Scott Woodfb533d02007-09-14 14:22:36 -0500176 sys_tmr1 = immr_map(im_sitk);
177 sys_tmr2 = immr_map(im_sit);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300178 time = mktime(tm->tm_year+1900, tm->tm_mon+1, tm->tm_mday,
Scott Wood4b218e92007-08-21 02:36:19 +1000179 tm->tm_hour, tm->tm_min, tm->tm_sec);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300180
181 out_be32(&sys_tmr1->sitk_rtck, KAPWR_KEY);
182 out_be32(&sys_tmr2->sit_rtc, time);
183 out_be32(&sys_tmr1->sitk_rtck, ~KAPWR_KEY);
184
185 immr_unmap(sys_tmr2);
186 immr_unmap(sys_tmr1);
187 return 0;
188}
189
190void mpc8xx_get_rtc_time(struct rtc_time *tm)
191{
192 unsigned long data;
Scott Woodfb533d02007-09-14 14:22:36 -0500193 sit8xx_t __iomem *sys_tmr = immr_map(im_sit);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300194
195 /* Get time from the RTC. */
196 data = in_be32(&sys_tmr->sit_rtc);
197 to_tm(data, tm);
Scott Wood4b218e92007-08-21 02:36:19 +1000198 tm->tm_year -= 1900;
199 tm->tm_mon -= 1;
Vitaly Bordugdf344032007-01-24 22:41:42 +0300200 immr_unmap(sys_tmr);
201 return;
202}
203
204void mpc8xx_restart(char *cmd)
205{
Scott Woodfb533d02007-09-14 14:22:36 -0500206 car8xx_t __iomem *clk_r = immr_map(im_clkrst);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300207
208
209 local_irq_disable();
210
211 setbits32(&clk_r->car_plprcr, 0x00000080);
212 /* Clear the ME bit in MSR to cause checkstop on machine check
213 */
214 mtmsr(mfmsr() & ~0x1000);
215
Scott Woodfb533d02007-09-14 14:22:36 -0500216 in_8(&clk_r->res[0]);
217 panic("Restart failed\n");
Vitaly Bordugdf344032007-01-24 22:41:42 +0300218}
219
220static void cpm_cascade(unsigned int irq, struct irq_desc *desc)
221{
LEROY Christophe7601f592013-04-18 07:26:11 +0200222 struct irq_chip *chip = irq_desc_get_chip(desc);
223 int cascade_irq = cpm_get_irq();
Vitaly Bordugdf344032007-01-24 22:41:42 +0300224
LEROY Christophe7601f592013-04-18 07:26:11 +0200225 if (cascade_irq >= 0)
Vitaly Bordugdf344032007-01-24 22:41:42 +0300226 generic_handle_irq(cascade_irq);
Lennert Buytenhekcfe4a102011-03-07 13:59:25 +0000227
Lennert Buytenhekcfe4a102011-03-07 13:59:25 +0000228 chip->irq_eoi(&desc->irq_data);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300229}
230
Jochen Friedrichd0a02a02008-01-24 16:17:32 +0100231/* Initialize the internal interrupt controllers. The number of
Vitaly Bordugdf344032007-01-24 22:41:42 +0300232 * interrupts supported can vary with the processor type, and the
233 * 82xx family can have up to 64.
234 * External interrupts can be either edge or level triggered, and
235 * need to be initialized by the appropriate driver.
236 */
Jochen Friedrichd0a02a02008-01-24 16:17:32 +0100237void __init mpc8xx_pics_init(void)
Vitaly Bordugdf344032007-01-24 22:41:42 +0300238{
239 int irq;
240
241 if (mpc8xx_pic_init()) {
Scott Wood4b218e92007-08-21 02:36:19 +1000242 printk(KERN_ERR "Failed interrupt 8xx controller initialization\n");
Vitaly Bordugdf344032007-01-24 22:41:42 +0300243 return;
244 }
245
246 irq = cpm_pic_init();
247 if (irq != NO_IRQ)
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100248 irq_set_chained_handler(irq, cpm_cascade);
Vitaly Bordugdf344032007-01-24 22:41:42 +0300249}