blob: cc86584318512acc1b00547d3d87404bf95a98a0 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/mtd/nand/ppchameleonevb.c
3 *
4 * Copyright (C) 2003 DAVE Srl (info@wawnet.biz)
5 *
6 * Derived from drivers/mtd/nand/edb7312.c
7 *
8 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * Overview:
14 * This is a device driver for the NAND flash devices found on the
15 * PPChameleon/PPChameleonEVB system.
16 * PPChameleon options (autodetected):
17 * - BA model: no NAND
18 * - ME model: 32MB (Samsung K9F5608U0B)
19 * - HI model: 128MB (Samsung K9F1G08UOM)
20 * PPChameleonEVB options:
21 * - 32MB (Samsung K9F5608U0B)
22 */
23
24#include <linux/init.h>
25#include <linux/slab.h>
26#include <linux/module.h>
27#include <linux/mtd/mtd.h>
28#include <linux/mtd/nand.h>
29#include <linux/mtd/partitions.h>
30#include <asm/io.h>
31#include <platforms/PPChameleonEVB.h>
32
33#undef USE_READY_BUSY_PIN
34#define USE_READY_BUSY_PIN
35/* see datasheets (tR) */
36#define NAND_BIG_DELAY_US 25
37#define NAND_SMALL_DELAY_US 10
38
39/* handy sizes */
40#define SZ_4M 0x00400000
41#define NAND_SMALL_SIZE 0x02000000
42#define NAND_MTD_NAME "ppchameleon-nand"
43#define NAND_EVB_MTD_NAME "ppchameleonevb-nand"
44
45/* GPIO pins used to drive NAND chip mounted on processor module */
46#define NAND_nCE_GPIO_PIN (0x80000000 >> 1)
47#define NAND_CLE_GPIO_PIN (0x80000000 >> 2)
48#define NAND_ALE_GPIO_PIN (0x80000000 >> 3)
49#define NAND_RB_GPIO_PIN (0x80000000 >> 4)
50/* GPIO pins used to drive NAND chip mounted on EVB */
51#define NAND_EVB_nCE_GPIO_PIN (0x80000000 >> 14)
52#define NAND_EVB_CLE_GPIO_PIN (0x80000000 >> 15)
53#define NAND_EVB_ALE_GPIO_PIN (0x80000000 >> 16)
54#define NAND_EVB_RB_GPIO_PIN (0x80000000 >> 31)
55
56/*
57 * MTD structure for PPChameleonEVB board
58 */
David Woodhousee0c7d762006-05-13 18:07:53 +010059static struct mtd_info *ppchameleon_mtd = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070060static struct mtd_info *ppchameleonevb_mtd = NULL;
61
62/*
63 * Module stuff
64 */
David Woodhousee0c7d762006-05-13 18:07:53 +010065static unsigned long ppchameleon_fio_pbase = CFG_NAND0_PADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -070066static unsigned long ppchameleonevb_fio_pbase = CFG_NAND1_PADDR;
67
68#ifdef MODULE
69module_param(ppchameleon_fio_pbase, ulong, 0);
70module_param(ppchameleonevb_fio_pbase, ulong, 0);
71#else
David Woodhousee0c7d762006-05-13 18:07:53 +010072__setup("ppchameleon_fio_pbase=", ppchameleon_fio_pbase);
73__setup("ppchameleonevb_fio_pbase=", ppchameleonevb_fio_pbase);
Linus Torvalds1da177e2005-04-16 15:20:36 -070074#endif
75
76#ifdef CONFIG_MTD_PARTITIONS
77/*
78 * Define static partitions for flash devices
79 */
80static struct mtd_partition partition_info_hi[] = {
David Woodhousee0c7d762006-05-13 18:07:53 +010081 { .name = "PPChameleon HI Nand Flash",
Yoann Padioleau632155e2007-06-01 00:46:35 -070082 .offset = 0,
David Woodhousee0c7d762006-05-13 18:07:53 +010083 .size = 128 * 1024 * 1024
84 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070085};
86
87static struct mtd_partition partition_info_me[] = {
David Woodhousee0c7d762006-05-13 18:07:53 +010088 { .name = "PPChameleon ME Nand Flash",
89 .offset = 0,
90 .size = 32 * 1024 * 1024
91 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070092};
93
94static struct mtd_partition partition_info_evb[] = {
David Woodhousee0c7d762006-05-13 18:07:53 +010095 { .name = "PPChameleonEVB Nand Flash",
96 .offset = 0,
97 .size = 32 * 1024 * 1024
98 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070099};
100
101#define NUM_PARTITIONS 1
102
David Woodhousee0c7d762006-05-13 18:07:53 +0100103extern int parse_cmdline_partitions(struct mtd_info *master, struct mtd_partition **pparts, const char *mtd_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104#endif
105
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106/*
107 * hardware specific access to control-lines
108 */
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200109static void ppchameleon_hwcontrol(struct mtd_info *mtdinfo, int cmd,
110 unsigned int ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111{
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200112 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200114 if (ctrl & NAND_CTRL_CHANGE) {
115#error Missing headerfiles. No way to fix this. -tglx
116 switch (cmd) {
117 case NAND_CTL_SETCLE:
118 MACRO_NAND_CTL_SETCLE((unsigned long)CFG_NAND0_PADDR);
119 break;
120 case NAND_CTL_CLRCLE:
121 MACRO_NAND_CTL_CLRCLE((unsigned long)CFG_NAND0_PADDR);
122 break;
123 case NAND_CTL_SETALE:
124 MACRO_NAND_CTL_SETALE((unsigned long)CFG_NAND0_PADDR);
125 break;
126 case NAND_CTL_CLRALE:
127 MACRO_NAND_CTL_CLRALE((unsigned long)CFG_NAND0_PADDR);
128 break;
129 case NAND_CTL_SETNCE:
130 MACRO_NAND_ENABLE_CE((unsigned long)CFG_NAND0_PADDR);
131 break;
132 case NAND_CTL_CLRNCE:
133 MACRO_NAND_DISABLE_CE((unsigned long)CFG_NAND0_PADDR);
134 break;
135 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200137 if (cmd != NAND_CMD_NONE)
138 writeb(cmd, chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139}
140
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200141static void ppchameleonevb_hwcontrol(struct mtd_info *mtdinfo, int cmd,
142 unsigned int ctrl)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143{
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200144 struct nand_chip *chip = mtd->priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200146 if (ctrl & NAND_CTRL_CHANGE) {
147#error Missing headerfiles. No way to fix this. -tglx
148 switch (cmd) {
149 case NAND_CTL_SETCLE:
150 MACRO_NAND_CTL_SETCLE((unsigned long)CFG_NAND1_PADDR);
151 break;
152 case NAND_CTL_CLRCLE:
153 MACRO_NAND_CTL_CLRCLE((unsigned long)CFG_NAND1_PADDR);
154 break;
155 case NAND_CTL_SETALE:
156 MACRO_NAND_CTL_SETALE((unsigned long)CFG_NAND1_PADDR);
157 break;
158 case NAND_CTL_CLRALE:
159 MACRO_NAND_CTL_CLRALE((unsigned long)CFG_NAND1_PADDR);
160 break;
161 case NAND_CTL_SETNCE:
162 MACRO_NAND_ENABLE_CE((unsigned long)CFG_NAND1_PADDR);
163 break;
164 case NAND_CTL_CLRNCE:
165 MACRO_NAND_DISABLE_CE((unsigned long)CFG_NAND1_PADDR);
166 break;
167 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 }
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200169 if (cmd != NAND_CMD_NONE)
170 writeb(cmd, chip->IO_ADDR_W);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171}
172
173#ifdef USE_READY_BUSY_PIN
174/*
175 * read device ready pin
176 */
177static int ppchameleon_device_ready(struct mtd_info *minfo)
178{
David Woodhousee0c7d762006-05-13 18:07:53 +0100179 if (in_be32((volatile unsigned *)GPIO0_IR) & NAND_RB_GPIO_PIN)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 return 1;
181 return 0;
182}
183
184static int ppchameleonevb_device_ready(struct mtd_info *minfo)
185{
David Woodhousee0c7d762006-05-13 18:07:53 +0100186 if (in_be32((volatile unsigned *)GPIO0_IR) & NAND_EVB_RB_GPIO_PIN)
187 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 return 0;
189}
190#endif
191
192#ifdef CONFIG_MTD_PARTITIONS
193const char *part_probes[] = { "cmdlinepart", NULL };
194const char *part_probes_evb[] = { "cmdlinepart", NULL };
195#endif
196
197/*
198 * Main initialization routine
199 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100200static int __init ppchameleonevb_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201{
202 struct nand_chip *this;
203 const char *part_type = 0;
204 int mtd_parts_nb = 0;
205 struct mtd_partition *mtd_parts = 0;
206 void __iomem *ppchameleon_fio_base;
207 void __iomem *ppchameleonevb_fio_base;
208
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 /*********************************
210 * Processor module NAND (if any) *
211 *********************************/
212 /* Allocate memory for MTD device structure and private data */
David Woodhousee0c7d762006-05-13 18:07:53 +0100213 ppchameleon_mtd = kmalloc(sizeof(struct mtd_info) + sizeof(struct nand_chip), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 if (!ppchameleon_mtd) {
215 printk("Unable to allocate PPChameleon NAND MTD device structure.\n");
216 return -ENOMEM;
217 }
218
219 /* map physical address */
220 ppchameleon_fio_base = ioremap(ppchameleon_fio_pbase, SZ_4M);
David Woodhousee0c7d762006-05-13 18:07:53 +0100221 if (!ppchameleon_fio_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 printk("ioremap PPChameleon NAND flash failed\n");
223 kfree(ppchameleon_mtd);
224 return -EIO;
225 }
226
227 /* Get pointer to private data */
David Woodhousee0c7d762006-05-13 18:07:53 +0100228 this = (struct nand_chip *)(&ppchameleon_mtd[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229
230 /* Initialize structures */
David Woodhousee0c7d762006-05-13 18:07:53 +0100231 memset(ppchameleon_mtd, 0, sizeof(struct mtd_info));
232 memset(this, 0, sizeof(struct nand_chip));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 /* Link the private data with the MTD structure */
235 ppchameleon_mtd->priv = this;
David Woodhouse552d9202006-05-14 01:20:46 +0100236 ppchameleon_mtd->owner = THIS_MODULE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
David Woodhousee0c7d762006-05-13 18:07:53 +0100238 /* Initialize GPIOs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 /* Pin mapping for NAND chip */
240 /*
David Woodhousee0c7d762006-05-13 18:07:53 +0100241 CE GPIO_01
242 CLE GPIO_02
243 ALE GPIO_03
244 R/B GPIO_04
245 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 /* output select */
David Woodhousee0c7d762006-05-13 18:07:53 +0100247 out_be32((volatile unsigned *)GPIO0_OSRH, in_be32((volatile unsigned *)GPIO0_OSRH) & 0xC0FFFFFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 /* three-state select */
David Woodhousee0c7d762006-05-13 18:07:53 +0100249 out_be32((volatile unsigned *)GPIO0_TSRH, in_be32((volatile unsigned *)GPIO0_TSRH) & 0xC0FFFFFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 /* enable output driver */
David Woodhousee0c7d762006-05-13 18:07:53 +0100251 out_be32((volatile unsigned *)GPIO0_TCR,
252 in_be32((volatile unsigned *)GPIO0_TCR) | NAND_nCE_GPIO_PIN | NAND_CLE_GPIO_PIN | NAND_ALE_GPIO_PIN);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253#ifdef USE_READY_BUSY_PIN
254 /* three-state select */
David Woodhousee0c7d762006-05-13 18:07:53 +0100255 out_be32((volatile unsigned *)GPIO0_TSRH, in_be32((volatile unsigned *)GPIO0_TSRH) & 0xFF3FFFFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256 /* high-impedecence */
David Woodhousee0c7d762006-05-13 18:07:53 +0100257 out_be32((volatile unsigned *)GPIO0_TCR, in_be32((volatile unsigned *)GPIO0_TCR) & (~NAND_RB_GPIO_PIN));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 /* input select */
David Woodhousee0c7d762006-05-13 18:07:53 +0100259 out_be32((volatile unsigned *)GPIO0_ISR1H,
260 (in_be32((volatile unsigned *)GPIO0_ISR1H) & 0xFF3FFFFF) | 0x00400000);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261#endif
262
263 /* insert callbacks */
264 this->IO_ADDR_R = ppchameleon_fio_base;
265 this->IO_ADDR_W = ppchameleon_fio_base;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200266 this->cmd_ctrl = ppchameleon_hwcontrol;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267#ifdef USE_READY_BUSY_PIN
268 this->dev_ready = ppchameleon_device_ready;
269#endif
270 this->chip_delay = NAND_BIG_DELAY_US;
271 /* ECC mode */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200272 this->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274 /* Scan to find existence of the device (it could not be mounted) */
David Woodhousee0c7d762006-05-13 18:07:53 +0100275 if (nand_scan(ppchameleon_mtd, 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 iounmap((void *)ppchameleon_fio_base);
Amol Lad25f0c652006-09-21 18:12:43 +0530277 ppchameleon_fio_base = NULL;
David Woodhousee0c7d762006-05-13 18:07:53 +0100278 kfree(ppchameleon_mtd);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 goto nand_evb_init;
280 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281#ifndef USE_READY_BUSY_PIN
282 /* Adjust delay if necessary */
283 if (ppchameleon_mtd->size == NAND_SMALL_SIZE)
284 this->chip_delay = NAND_SMALL_DELAY_US;
285#endif
286
287#ifdef CONFIG_MTD_PARTITIONS
288 ppchameleon_mtd->name = "ppchameleon-nand";
289 mtd_parts_nb = parse_mtd_partitions(ppchameleon_mtd, part_probes, &mtd_parts, 0);
290 if (mtd_parts_nb > 0)
David Woodhousee0c7d762006-05-13 18:07:53 +0100291 part_type = "command line";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100293 mtd_parts_nb = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294#endif
David Woodhousee0c7d762006-05-13 18:07:53 +0100295 if (mtd_parts_nb == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700296 if (ppchameleon_mtd->size == NAND_SMALL_SIZE)
297 mtd_parts = partition_info_me;
298 else
299 mtd_parts = partition_info_hi;
300 mtd_parts_nb = NUM_PARTITIONS;
301 part_type = "static";
302 }
303
304 /* Register the partitions */
305 printk(KERN_NOTICE "Using %s partition definition\n", part_type);
306 add_mtd_partitions(ppchameleon_mtd, mtd_parts, mtd_parts_nb);
307
David Woodhousee0c7d762006-05-13 18:07:53 +0100308 nand_evb_init:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 /****************************
310 * EVB NAND (always present) *
311 ****************************/
312 /* Allocate memory for MTD device structure and private data */
David Woodhousee0c7d762006-05-13 18:07:53 +0100313 ppchameleonevb_mtd = kmalloc(sizeof(struct mtd_info) + sizeof(struct nand_chip), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 if (!ppchameleonevb_mtd) {
315 printk("Unable to allocate PPChameleonEVB NAND MTD device structure.\n");
Amol Lad25f0c652006-09-21 18:12:43 +0530316 if (ppchameleon_fio_base)
317 iounmap(ppchameleon_fio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return -ENOMEM;
319 }
320
321 /* map physical address */
322 ppchameleonevb_fio_base = ioremap(ppchameleonevb_fio_pbase, SZ_4M);
David Woodhousee0c7d762006-05-13 18:07:53 +0100323 if (!ppchameleonevb_fio_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700324 printk("ioremap PPChameleonEVB NAND flash failed\n");
325 kfree(ppchameleonevb_mtd);
Amol Lad25f0c652006-09-21 18:12:43 +0530326 if (ppchameleon_fio_base)
327 iounmap(ppchameleon_fio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 return -EIO;
329 }
330
331 /* Get pointer to private data */
David Woodhousee0c7d762006-05-13 18:07:53 +0100332 this = (struct nand_chip *)(&ppchameleonevb_mtd[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
334 /* Initialize structures */
David Woodhousee0c7d762006-05-13 18:07:53 +0100335 memset(ppchameleonevb_mtd, 0, sizeof(struct mtd_info));
336 memset(this, 0, sizeof(struct nand_chip));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338 /* Link the private data with the MTD structure */
339 ppchameleonevb_mtd->priv = this;
340
David Woodhousee0c7d762006-05-13 18:07:53 +0100341 /* Initialize GPIOs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 /* Pin mapping for NAND chip */
343 /*
David Woodhousee0c7d762006-05-13 18:07:53 +0100344 CE GPIO_14
345 CLE GPIO_15
346 ALE GPIO_16
347 R/B GPIO_31
348 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 /* output select */
David Woodhousee0c7d762006-05-13 18:07:53 +0100350 out_be32((volatile unsigned *)GPIO0_OSRH, in_be32((volatile unsigned *)GPIO0_OSRH) & 0xFFFFFFF0);
351 out_be32((volatile unsigned *)GPIO0_OSRL, in_be32((volatile unsigned *)GPIO0_OSRL) & 0x3FFFFFFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700352 /* three-state select */
David Woodhousee0c7d762006-05-13 18:07:53 +0100353 out_be32((volatile unsigned *)GPIO0_TSRH, in_be32((volatile unsigned *)GPIO0_TSRH) & 0xFFFFFFF0);
354 out_be32((volatile unsigned *)GPIO0_TSRL, in_be32((volatile unsigned *)GPIO0_TSRL) & 0x3FFFFFFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355 /* enable output driver */
David Woodhousee0c7d762006-05-13 18:07:53 +0100356 out_be32((volatile unsigned *)GPIO0_TCR, in_be32((volatile unsigned *)GPIO0_TCR) | NAND_EVB_nCE_GPIO_PIN |
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 NAND_EVB_CLE_GPIO_PIN | NAND_EVB_ALE_GPIO_PIN);
358#ifdef USE_READY_BUSY_PIN
359 /* three-state select */
David Woodhousee0c7d762006-05-13 18:07:53 +0100360 out_be32((volatile unsigned *)GPIO0_TSRL, in_be32((volatile unsigned *)GPIO0_TSRL) & 0xFFFFFFFC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 /* high-impedecence */
David Woodhousee0c7d762006-05-13 18:07:53 +0100362 out_be32((volatile unsigned *)GPIO0_TCR, in_be32((volatile unsigned *)GPIO0_TCR) & (~NAND_EVB_RB_GPIO_PIN));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363 /* input select */
David Woodhousee0c7d762006-05-13 18:07:53 +0100364 out_be32((volatile unsigned *)GPIO0_ISR1L,
365 (in_be32((volatile unsigned *)GPIO0_ISR1L) & 0xFFFFFFFC) | 0x00000001);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366#endif
367
368 /* insert callbacks */
369 this->IO_ADDR_R = ppchameleonevb_fio_base;
370 this->IO_ADDR_W = ppchameleonevb_fio_base;
Thomas Gleixner7abd3ef2006-05-23 23:25:53 +0200371 this->cmd_ctrl = ppchameleonevb_hwcontrol;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372#ifdef USE_READY_BUSY_PIN
373 this->dev_ready = ppchameleonevb_device_ready;
374#endif
375 this->chip_delay = NAND_SMALL_DELAY_US;
376
377 /* ECC mode */
Thomas Gleixner6dfc6d22006-05-23 12:00:46 +0200378 this->ecc.mode = NAND_ECC_SOFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379
380 /* Scan to find existence of the device */
David Woodhousee0c7d762006-05-13 18:07:53 +0100381 if (nand_scan(ppchameleonevb_mtd, 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 iounmap((void *)ppchameleonevb_fio_base);
David Woodhousee0c7d762006-05-13 18:07:53 +0100383 kfree(ppchameleonevb_mtd);
Amol Lad25f0c652006-09-21 18:12:43 +0530384 if (ppchameleon_fio_base)
385 iounmap(ppchameleon_fio_base);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 return -ENXIO;
387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388#ifdef CONFIG_MTD_PARTITIONS
389 ppchameleonevb_mtd->name = NAND_EVB_MTD_NAME;
390 mtd_parts_nb = parse_mtd_partitions(ppchameleonevb_mtd, part_probes_evb, &mtd_parts, 0);
391 if (mtd_parts_nb > 0)
David Woodhousee0c7d762006-05-13 18:07:53 +0100392 part_type = "command line";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 else
David Woodhousee0c7d762006-05-13 18:07:53 +0100394 mtd_parts_nb = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395#endif
David Woodhousee0c7d762006-05-13 18:07:53 +0100396 if (mtd_parts_nb == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397 mtd_parts = partition_info_evb;
398 mtd_parts_nb = NUM_PARTITIONS;
399 part_type = "static";
400 }
401
402 /* Register the partitions */
403 printk(KERN_NOTICE "Using %s partition definition\n", part_type);
404 add_mtd_partitions(ppchameleonevb_mtd, mtd_parts, mtd_parts_nb);
405
406 /* Return happy */
407 return 0;
408}
David Woodhousee0c7d762006-05-13 18:07:53 +0100409
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410module_init(ppchameleonevb_init);
411
412/*
413 * Clean up routine
414 */
David Woodhousee0c7d762006-05-13 18:07:53 +0100415static void __exit ppchameleonevb_cleanup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416{
417 struct nand_chip *this;
418
419 /* Release resources, unregister device(s) */
David Woodhousee0c7d762006-05-13 18:07:53 +0100420 nand_release(ppchameleon_mtd);
421 nand_release(ppchameleonevb_mtd);
Thomas Gleixner61b03bd2005-11-07 11:15:49 +0000422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423 /* Release iomaps */
424 this = (struct nand_chip *) &ppchameleon_mtd[1];
Yoann Padioleauf8343682007-06-01 00:46:36 -0700425 iounmap((void *) this->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 this = (struct nand_chip *) &ppchameleonevb_mtd[1];
Yoann Padioleauf8343682007-06-01 00:46:36 -0700427 iounmap((void *) this->IO_ADDR_R);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 /* Free the MTD device structure */
430 kfree (ppchameleon_mtd);
431 kfree (ppchameleonevb_mtd);
432}
433module_exit(ppchameleonevb_cleanup);
434
435MODULE_LICENSE("GPL");
436MODULE_AUTHOR("DAVE Srl <support-ppchameleon@dave-tech.it>");
437MODULE_DESCRIPTION("MTD map driver for DAVE Srl PPChameleonEVB board");