blob: 62718f3ba03f0c1e18659b2fd10ded9067ed5610 [file] [log] [blame]
Arnd Bergmann67207b92005-11-15 15:53:48 -05001/*
2 * SPU core / file system interface and HW structures
3 *
4 * (C) Copyright IBM Deutschland Entwicklung GmbH 2005
5 *
6 * Author: Arnd Bergmann <arndb@de.ibm.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23#ifndef _SPU_H
24#define _SPU_H
25#include <linux/config.h>
26#include <linux/kref.h>
27#include <linux/workqueue.h>
28
29#define LS_ORDER (6) /* 256 kb */
30
31#define LS_SIZE (PAGE_SIZE << LS_ORDER)
Mark Nutter5473af02005-11-15 15:53:49 -050032#define LS_ADDR_MASK (LS_SIZE - 1)
33
34#define MFC_PUT_CMD 0x20
35#define MFC_PUTS_CMD 0x28
36#define MFC_PUTR_CMD 0x30
37#define MFC_PUTF_CMD 0x22
38#define MFC_PUTB_CMD 0x21
39#define MFC_PUTFS_CMD 0x2A
40#define MFC_PUTBS_CMD 0x29
41#define MFC_PUTRF_CMD 0x32
42#define MFC_PUTRB_CMD 0x31
43#define MFC_PUTL_CMD 0x24
44#define MFC_PUTRL_CMD 0x34
45#define MFC_PUTLF_CMD 0x26
46#define MFC_PUTLB_CMD 0x25
47#define MFC_PUTRLF_CMD 0x36
48#define MFC_PUTRLB_CMD 0x35
49
50#define MFC_GET_CMD 0x40
51#define MFC_GETS_CMD 0x48
52#define MFC_GETF_CMD 0x42
53#define MFC_GETB_CMD 0x41
54#define MFC_GETFS_CMD 0x4A
55#define MFC_GETBS_CMD 0x49
56#define MFC_GETL_CMD 0x44
57#define MFC_GETLF_CMD 0x46
58#define MFC_GETLB_CMD 0x45
59
60#define MFC_SDCRT_CMD 0x80
61#define MFC_SDCRTST_CMD 0x81
62#define MFC_SDCRZ_CMD 0x89
63#define MFC_SDCRS_CMD 0x8D
64#define MFC_SDCRF_CMD 0x8F
65
66#define MFC_GETLLAR_CMD 0xD0
67#define MFC_PUTLLC_CMD 0xB4
68#define MFC_PUTLLUC_CMD 0xB0
69#define MFC_PUTQLLUC_CMD 0xB8
70#define MFC_SNDSIG_CMD 0xA0
71#define MFC_SNDSIGB_CMD 0xA1
72#define MFC_SNDSIGF_CMD 0xA2
73#define MFC_BARRIER_CMD 0xC0
74#define MFC_EIEIO_CMD 0xC8
75#define MFC_SYNC_CMD 0xCC
76
77#define MFC_MIN_DMA_SIZE_SHIFT 4 /* 16 bytes */
78#define MFC_MAX_DMA_SIZE_SHIFT 14 /* 16384 bytes */
79#define MFC_MIN_DMA_SIZE (1 << MFC_MIN_DMA_SIZE_SHIFT)
80#define MFC_MAX_DMA_SIZE (1 << MFC_MAX_DMA_SIZE_SHIFT)
81#define MFC_MIN_DMA_SIZE_MASK (MFC_MIN_DMA_SIZE - 1)
82#define MFC_MAX_DMA_SIZE_MASK (MFC_MAX_DMA_SIZE - 1)
83#define MFC_MIN_DMA_LIST_SIZE 0x0008 /* 8 bytes */
84#define MFC_MAX_DMA_LIST_SIZE 0x4000 /* 16K bytes */
85
86#define MFC_TAGID_TO_TAGMASK(tag_id) (1 << (tag_id & 0x1F))
87
88/* Events for Channels 0-2 */
89#define MFC_DMA_TAG_STATUS_UPDATE_EVENT 0x00000001
90#define MFC_DMA_TAG_CMD_STALL_NOTIFY_EVENT 0x00000002
91#define MFC_DMA_QUEUE_AVAILABLE_EVENT 0x00000008
92#define MFC_SPU_MAILBOX_WRITTEN_EVENT 0x00000010
93#define MFC_DECREMENTER_EVENT 0x00000020
94#define MFC_PU_INT_MAILBOX_AVAILABLE_EVENT 0x00000040
95#define MFC_PU_MAILBOX_AVAILABLE_EVENT 0x00000080
96#define MFC_SIGNAL_2_EVENT 0x00000100
97#define MFC_SIGNAL_1_EVENT 0x00000200
98#define MFC_LLR_LOST_EVENT 0x00000400
99#define MFC_PRIV_ATTN_EVENT 0x00000800
100#define MFC_MULTI_SRC_EVENT 0x00001000
101
102/* Flags indicating progress during context switch. */
103#define SPU_CONTEXT_SWITCH_PENDING_nr 0UL
104#define SPU_CONTEXT_SWITCH_ACTIVE_nr 1UL
105#define SPU_CONTEXT_SWITCH_PENDING (1UL << SPU_CONTEXT_SWITCH_PENDING_nr)
106#define SPU_CONTEXT_SWITCH_ACTIVE (1UL << SPU_CONTEXT_SWITCH_ACTIVE_nr)
Arnd Bergmann67207b92005-11-15 15:53:48 -0500107
108struct spu {
109 char *name;
110 unsigned long local_store_phys;
111 u8 *local_store;
112 struct spu_problem __iomem *problem;
113 struct spu_priv1 __iomem *priv1;
114 struct spu_priv2 __iomem *priv2;
115 struct list_head list;
116 int number;
117 u32 isrc;
118 u32 node;
Mark Nutter5473af02005-11-15 15:53:49 -0500119 u64 flags;
Arnd Bergmann67207b92005-11-15 15:53:48 -0500120 struct kref kref;
121 size_t ls_size;
122 unsigned int slb_replace;
123 struct mm_struct *mm;
124 int class_0_pending;
125 spinlock_t register_lock;
126
127 u32 stop_code;
128 wait_queue_head_t stop_wq;
129 wait_queue_head_t ibox_wq;
130 wait_queue_head_t wbox_wq;
131 struct fasync_struct *ibox_fasync;
132 struct fasync_struct *wbox_fasync;
133
134 char irq_c0[8];
135 char irq_c1[8];
136 char irq_c2[8];
137};
138
139struct spu *spu_alloc(void);
140void spu_free(struct spu *spu);
141int spu_run(struct spu *spu);
142
143size_t spu_wbox_write(struct spu *spu, u32 data);
144size_t spu_ibox_read(struct spu *spu, u32 *data);
145
146extern struct spufs_calls {
147 asmlinkage long (*create_thread)(const char __user *name,
148 unsigned int flags, mode_t mode);
149 asmlinkage long (*spu_run)(struct file *filp, __u32 __user *unpc,
150 __u32 __user *ustatus);
151 struct module *owner;
152} spufs_calls;
153
154#ifdef CONFIG_SPU_FS_MODULE
155int register_spu_syscalls(struct spufs_calls *calls);
156void unregister_spu_syscalls(struct spufs_calls *calls);
157#else
158static inline int register_spu_syscalls(struct spufs_calls *calls)
159{
160 return 0;
161}
162static inline void unregister_spu_syscalls(struct spufs_calls *calls)
163{
164}
165#endif /* MODULE */
166
167
168/*
169 * This defines the Local Store, Problem Area and Privlege Area of an SPU.
170 */
171
172union mfc_tag_size_class_cmd {
173 struct {
174 u16 mfc_size;
175 u16 mfc_tag;
176 u8 pad;
177 u8 mfc_rclassid;
178 u16 mfc_cmd;
179 } u;
180 struct {
181 u32 mfc_size_tag32;
182 u32 mfc_class_cmd32;
183 } by32;
184 u64 all64;
185};
186
187struct mfc_cq_sr {
188 u64 mfc_cq_data0_RW;
189 u64 mfc_cq_data1_RW;
190 u64 mfc_cq_data2_RW;
191 u64 mfc_cq_data3_RW;
192};
193
194struct spu_problem {
195#define MS_SYNC_PENDING 1L
196 u64 spc_mssync_RW; /* 0x0000 */
197 u8 pad_0x0008_0x3000[0x3000 - 0x0008];
198
199 /* DMA Area */
200 u8 pad_0x3000_0x3004[0x4]; /* 0x3000 */
201 u32 mfc_lsa_W; /* 0x3004 */
202 u64 mfc_ea_W; /* 0x3008 */
203 union mfc_tag_size_class_cmd mfc_union_W; /* 0x3010 */
204 u8 pad_0x3018_0x3104[0xec]; /* 0x3018 */
205 u32 dma_qstatus_R; /* 0x3104 */
206 u8 pad_0x3108_0x3204[0xfc]; /* 0x3108 */
207 u32 dma_querytype_RW; /* 0x3204 */
208 u8 pad_0x3208_0x321c[0x14]; /* 0x3208 */
209 u32 dma_querymask_RW; /* 0x321c */
210 u8 pad_0x3220_0x322c[0xc]; /* 0x3220 */
211 u32 dma_tagstatus_R; /* 0x322c */
212#define DMA_TAGSTATUS_INTR_ANY 1u
213#define DMA_TAGSTATUS_INTR_ALL 2u
214 u8 pad_0x3230_0x4000[0x4000 - 0x3230]; /* 0x3230 */
215
216 /* SPU Control Area */
217 u8 pad_0x4000_0x4004[0x4]; /* 0x4000 */
218 u32 pu_mb_R; /* 0x4004 */
219 u8 pad_0x4008_0x400c[0x4]; /* 0x4008 */
220 u32 spu_mb_W; /* 0x400c */
221 u8 pad_0x4010_0x4014[0x4]; /* 0x4010 */
222 u32 mb_stat_R; /* 0x4014 */
223 u8 pad_0x4018_0x401c[0x4]; /* 0x4018 */
224 u32 spu_runcntl_RW; /* 0x401c */
225#define SPU_RUNCNTL_STOP 0L
226#define SPU_RUNCNTL_RUNNABLE 1L
227 u8 pad_0x4020_0x4024[0x4]; /* 0x4020 */
228 u32 spu_status_R; /* 0x4024 */
229#define SPU_STOP_STATUS_SHIFT 16
230#define SPU_STATUS_STOPPED 0x0
231#define SPU_STATUS_RUNNING 0x1
232#define SPU_STATUS_STOPPED_BY_STOP 0x2
233#define SPU_STATUS_STOPPED_BY_HALT 0x4
234#define SPU_STATUS_WAITING_FOR_CHANNEL 0x8
235#define SPU_STATUS_SINGLE_STEP 0x10
236#define SPU_STATUS_INVALID_INSTR 0x20
237#define SPU_STATUS_INVALID_CH 0x40
238#define SPU_STATUS_ISOLATED_STATE 0x80
239#define SPU_STATUS_ISOLATED_LOAD_STAUTUS 0x200
240#define SPU_STATUS_ISOLATED_EXIT_STAUTUS 0x400
241 u8 pad_0x4028_0x402c[0x4]; /* 0x4028 */
242 u32 spu_spe_R; /* 0x402c */
243 u8 pad_0x4030_0x4034[0x4]; /* 0x4030 */
244 u32 spu_npc_RW; /* 0x4034 */
245 u8 pad_0x4038_0x14000[0x14000 - 0x4038]; /* 0x4038 */
246
247 /* Signal Notification Area */
248 u8 pad_0x14000_0x1400c[0xc]; /* 0x14000 */
249 u32 signal_notify1; /* 0x1400c */
250 u8 pad_0x14010_0x1c00c[0x7ffc]; /* 0x14010 */
251 u32 signal_notify2; /* 0x1c00c */
252} __attribute__ ((aligned(0x20000)));
253
254/* SPU Privilege 2 State Area */
255struct spu_priv2 {
256 /* MFC Registers */
257 u8 pad_0x0000_0x1100[0x1100 - 0x0000]; /* 0x0000 */
258
259 /* SLB Management Registers */
260 u8 pad_0x1100_0x1108[0x8]; /* 0x1100 */
261 u64 slb_index_W; /* 0x1108 */
262#define SLB_INDEX_MASK 0x7L
263 u64 slb_esid_RW; /* 0x1110 */
264 u64 slb_vsid_RW; /* 0x1118 */
265#define SLB_VSID_SUPERVISOR_STATE (0x1ull << 11)
266#define SLB_VSID_SUPERVISOR_STATE_MASK (0x1ull << 11)
267#define SLB_VSID_PROBLEM_STATE (0x1ull << 10)
268#define SLB_VSID_PROBLEM_STATE_MASK (0x1ull << 10)
269#define SLB_VSID_EXECUTE_SEGMENT (0x1ull << 9)
270#define SLB_VSID_NO_EXECUTE_SEGMENT (0x1ull << 9)
271#define SLB_VSID_EXECUTE_SEGMENT_MASK (0x1ull << 9)
272#define SLB_VSID_4K_PAGE (0x0 << 8)
273#define SLB_VSID_LARGE_PAGE (0x1ull << 8)
274#define SLB_VSID_PAGE_SIZE_MASK (0x1ull << 8)
275#define SLB_VSID_CLASS_MASK (0x1ull << 7)
276#define SLB_VSID_VIRTUAL_PAGE_SIZE_MASK (0x1ull << 6)
277 u64 slb_invalidate_entry_W; /* 0x1120 */
278 u64 slb_invalidate_all_W; /* 0x1128 */
279 u8 pad_0x1130_0x2000[0x2000 - 0x1130]; /* 0x1130 */
280
281 /* Context Save / Restore Area */
282 struct mfc_cq_sr spuq[16]; /* 0x2000 */
283 struct mfc_cq_sr puq[8]; /* 0x2200 */
284 u8 pad_0x2300_0x3000[0x3000 - 0x2300]; /* 0x2300 */
285
286 /* MFC Control */
287 u64 mfc_control_RW; /* 0x3000 */
288#define MFC_CNTL_RESUME_DMA_QUEUE (0ull << 0)
289#define MFC_CNTL_SUSPEND_DMA_QUEUE (1ull << 0)
290#define MFC_CNTL_SUSPEND_DMA_QUEUE_MASK (1ull << 0)
291#define MFC_CNTL_NORMAL_DMA_QUEUE_OPERATION (0ull << 8)
292#define MFC_CNTL_SUSPEND_IN_PROGRESS (1ull << 8)
293#define MFC_CNTL_SUSPEND_COMPLETE (3ull << 8)
294#define MFC_CNTL_SUSPEND_DMA_STATUS_MASK (3ull << 8)
295#define MFC_CNTL_DMA_QUEUES_EMPTY (1ull << 14)
296#define MFC_CNTL_DMA_QUEUES_EMPTY_MASK (1ull << 14)
297#define MFC_CNTL_PURGE_DMA_REQUEST (1ull << 15)
298#define MFC_CNTL_PURGE_DMA_IN_PROGRESS (1ull << 24)
299#define MFC_CNTL_PURGE_DMA_COMPLETE (3ull << 24)
300#define MFC_CNTL_PURGE_DMA_STATUS_MASK (3ull << 24)
301#define MFC_CNTL_RESTART_DMA_COMMAND (1ull << 32)
302#define MFC_CNTL_DMA_COMMAND_REISSUE_PENDING (1ull << 32)
303#define MFC_CNTL_DMA_COMMAND_REISSUE_STATUS_MASK (1ull << 32)
304#define MFC_CNTL_MFC_PRIVILEGE_STATE (2ull << 33)
305#define MFC_CNTL_MFC_PROBLEM_STATE (3ull << 33)
306#define MFC_CNTL_MFC_KEY_PROTECTION_STATE_MASK (3ull << 33)
307#define MFC_CNTL_DECREMENTER_HALTED (1ull << 35)
308#define MFC_CNTL_DECREMENTER_RUNNING (1ull << 40)
309#define MFC_CNTL_DECREMENTER_STATUS_MASK (1ull << 40)
310 u8 pad_0x3008_0x4000[0x4000 - 0x3008]; /* 0x3008 */
311
312 /* Interrupt Mailbox */
313 u64 puint_mb_R; /* 0x4000 */
314 u8 pad_0x4008_0x4040[0x4040 - 0x4008]; /* 0x4008 */
315
316 /* SPU Control */
317 u64 spu_privcntl_RW; /* 0x4040 */
318#define SPU_PRIVCNTL_MODE_NORMAL (0x0ull << 0)
319#define SPU_PRIVCNTL_MODE_SINGLE_STEP (0x1ull << 0)
320#define SPU_PRIVCNTL_MODE_MASK (0x1ull << 0)
321#define SPU_PRIVCNTL_NO_ATTENTION_EVENT (0x0ull << 1)
322#define SPU_PRIVCNTL_ATTENTION_EVENT (0x1ull << 1)
323#define SPU_PRIVCNTL_ATTENTION_EVENT_MASK (0x1ull << 1)
324#define SPU_PRIVCNT_LOAD_REQUEST_NORMAL (0x0ull << 2)
325#define SPU_PRIVCNT_LOAD_REQUEST_ENABLE_MASK (0x1ull << 2)
326 u8 pad_0x4048_0x4058[0x10]; /* 0x4048 */
327 u64 spu_lslr_RW; /* 0x4058 */
328 u64 spu_chnlcntptr_RW; /* 0x4060 */
329 u64 spu_chnlcnt_RW; /* 0x4068 */
330 u64 spu_chnldata_RW; /* 0x4070 */
331 u64 spu_cfg_RW; /* 0x4078 */
332 u8 pad_0x4080_0x5000[0x5000 - 0x4080]; /* 0x4080 */
333
334 /* PV2_ImplRegs: Implementation-specific privileged-state 2 regs */
335 u64 spu_pm_trace_tag_status_RW; /* 0x5000 */
336 u64 spu_tag_status_query_RW; /* 0x5008 */
337#define TAG_STATUS_QUERY_CONDITION_BITS (0x3ull << 32)
338#define TAG_STATUS_QUERY_MASK_BITS (0xffffffffull)
339 u64 spu_cmd_buf1_RW; /* 0x5010 */
340#define SPU_COMMAND_BUFFER_1_LSA_BITS (0x7ffffull << 32)
341#define SPU_COMMAND_BUFFER_1_EAH_BITS (0xffffffffull)
342 u64 spu_cmd_buf2_RW; /* 0x5018 */
343#define SPU_COMMAND_BUFFER_2_EAL_BITS ((0xffffffffull) << 32)
344#define SPU_COMMAND_BUFFER_2_TS_BITS (0xffffull << 16)
345#define SPU_COMMAND_BUFFER_2_TAG_BITS (0x3full)
346 u64 spu_atomic_status_RW; /* 0x5020 */
347} __attribute__ ((aligned(0x20000)));
348
349/* SPU Privilege 1 State Area */
350struct spu_priv1 {
351 /* Control and Configuration Area */
352 u64 mfc_sr1_RW; /* 0x000 */
353#define MFC_STATE1_LOCAL_STORAGE_DECODE_MASK 0x01ull
354#define MFC_STATE1_BUS_TLBIE_MASK 0x02ull
355#define MFC_STATE1_REAL_MODE_OFFSET_ENABLE_MASK 0x04ull
356#define MFC_STATE1_PROBLEM_STATE_MASK 0x08ull
357#define MFC_STATE1_RELOCATE_MASK 0x10ull
358#define MFC_STATE1_MASTER_RUN_CONTROL_MASK 0x20ull
359 u64 mfc_lpid_RW; /* 0x008 */
360 u64 spu_idr_RW; /* 0x010 */
361 u64 mfc_vr_RO; /* 0x018 */
362#define MFC_VERSION_BITS (0xffff << 16)
363#define MFC_REVISION_BITS (0xffff)
364#define MFC_GET_VERSION_BITS(vr) (((vr) & MFC_VERSION_BITS) >> 16)
365#define MFC_GET_REVISION_BITS(vr) ((vr) & MFC_REVISION_BITS)
366 u64 spu_vr_RO; /* 0x020 */
367#define SPU_VERSION_BITS (0xffff << 16)
368#define SPU_REVISION_BITS (0xffff)
369#define SPU_GET_VERSION_BITS(vr) (vr & SPU_VERSION_BITS) >> 16
370#define SPU_GET_REVISION_BITS(vr) (vr & SPU_REVISION_BITS)
371 u8 pad_0x28_0x100[0x100 - 0x28]; /* 0x28 */
372
373
374 /* Interrupt Area */
375 u64 int_mask_class0_RW; /* 0x100 */
376#define CLASS0_ENABLE_DMA_ALIGNMENT_INTR 0x1L
377#define CLASS0_ENABLE_INVALID_DMA_COMMAND_INTR 0x2L
378#define CLASS0_ENABLE_SPU_ERROR_INTR 0x4L
379#define CLASS0_ENABLE_MFC_FIR_INTR 0x8L
380 u64 int_mask_class1_RW; /* 0x108 */
381#define CLASS1_ENABLE_SEGMENT_FAULT_INTR 0x1L
382#define CLASS1_ENABLE_STORAGE_FAULT_INTR 0x2L
383#define CLASS1_ENABLE_LS_COMPARE_SUSPEND_ON_GET_INTR 0x4L
384#define CLASS1_ENABLE_LS_COMPARE_SUSPEND_ON_PUT_INTR 0x8L
385 u64 int_mask_class2_RW; /* 0x110 */
386#define CLASS2_ENABLE_MAILBOX_INTR 0x1L
387#define CLASS2_ENABLE_SPU_STOP_INTR 0x2L
388#define CLASS2_ENABLE_SPU_HALT_INTR 0x4L
389#define CLASS2_ENABLE_SPU_DMA_TAG_GROUP_COMPLETE_INTR 0x8L
390 u8 pad_0x118_0x140[0x28]; /* 0x118 */
391 u64 int_stat_class0_RW; /* 0x140 */
392 u64 int_stat_class1_RW; /* 0x148 */
393 u64 int_stat_class2_RW; /* 0x150 */
394 u8 pad_0x158_0x180[0x28]; /* 0x158 */
395 u64 int_route_RW; /* 0x180 */
396
397 /* Interrupt Routing */
398 u8 pad_0x188_0x200[0x200 - 0x188]; /* 0x188 */
399
400 /* Atomic Unit Control Area */
401 u64 mfc_atomic_flush_RW; /* 0x200 */
402#define mfc_atomic_flush_enable 0x1L
403 u8 pad_0x208_0x280[0x78]; /* 0x208 */
404 u64 resource_allocation_groupID_RW; /* 0x280 */
405 u64 resource_allocation_enable_RW; /* 0x288 */
406 u8 pad_0x290_0x3c8[0x3c8 - 0x290]; /* 0x290 */
407
408 /* SPU_Cache_ImplRegs: Implementation-dependent cache registers */
409
410 u64 smf_sbi_signal_sel; /* 0x3c8 */
411#define smf_sbi_mask_lsb 56
412#define smf_sbi_shift (63 - smf_sbi_mask_lsb)
413#define smf_sbi_mask (0x301LL << smf_sbi_shift)
414#define smf_sbi_bus0_bits (0x001LL << smf_sbi_shift)
415#define smf_sbi_bus2_bits (0x100LL << smf_sbi_shift)
416#define smf_sbi2_bus0_bits (0x201LL << smf_sbi_shift)
417#define smf_sbi2_bus2_bits (0x300LL << smf_sbi_shift)
418 u64 smf_ato_signal_sel; /* 0x3d0 */
419#define smf_ato_mask_lsb 35
420#define smf_ato_shift (63 - smf_ato_mask_lsb)
421#define smf_ato_mask (0x3LL << smf_ato_shift)
422#define smf_ato_bus0_bits (0x2LL << smf_ato_shift)
423#define smf_ato_bus2_bits (0x1LL << smf_ato_shift)
424 u8 pad_0x3d8_0x400[0x400 - 0x3d8]; /* 0x3d8 */
425
426 /* TLB Management Registers */
427 u64 mfc_sdr_RW; /* 0x400 */
428 u8 pad_0x408_0x500[0xf8]; /* 0x408 */
429 u64 tlb_index_hint_RO; /* 0x500 */
430 u64 tlb_index_W; /* 0x508 */
431 u64 tlb_vpn_RW; /* 0x510 */
432 u64 tlb_rpn_RW; /* 0x518 */
433 u8 pad_0x520_0x540[0x20]; /* 0x520 */
434 u64 tlb_invalidate_entry_W; /* 0x540 */
435 u64 tlb_invalidate_all_W; /* 0x548 */
436 u8 pad_0x550_0x580[0x580 - 0x550]; /* 0x550 */
437
438 /* SPU_MMU_ImplRegs: Implementation-dependent MMU registers */
439 u64 smm_hid; /* 0x580 */
440#define PAGE_SIZE_MASK 0xf000000000000000ull
441#define PAGE_SIZE_16MB_64KB 0x2000000000000000ull
442 u8 pad_0x588_0x600[0x600 - 0x588]; /* 0x588 */
443
444 /* MFC Status/Control Area */
445 u64 mfc_accr_RW; /* 0x600 */
446#define MFC_ACCR_EA_ACCESS_GET (1 << 0)
447#define MFC_ACCR_EA_ACCESS_PUT (1 << 1)
448#define MFC_ACCR_LS_ACCESS_GET (1 << 3)
449#define MFC_ACCR_LS_ACCESS_PUT (1 << 4)
450 u8 pad_0x608_0x610[0x8]; /* 0x608 */
451 u64 mfc_dsisr_RW; /* 0x610 */
452#define MFC_DSISR_PTE_NOT_FOUND (1 << 30)
453#define MFC_DSISR_ACCESS_DENIED (1 << 27)
454#define MFC_DSISR_ATOMIC (1 << 26)
455#define MFC_DSISR_ACCESS_PUT (1 << 25)
456#define MFC_DSISR_ADDR_MATCH (1 << 22)
457#define MFC_DSISR_LS (1 << 17)
458#define MFC_DSISR_L (1 << 16)
459#define MFC_DSISR_ADDRESS_OVERFLOW (1 << 0)
460 u8 pad_0x618_0x620[0x8]; /* 0x618 */
461 u64 mfc_dar_RW; /* 0x620 */
462 u8 pad_0x628_0x700[0x700 - 0x628]; /* 0x628 */
463
464 /* Replacement Management Table (RMT) Area */
465 u64 rmt_index_RW; /* 0x700 */
466 u8 pad_0x708_0x710[0x8]; /* 0x708 */
467 u64 rmt_data1_RW; /* 0x710 */
468 u8 pad_0x718_0x800[0x800 - 0x718]; /* 0x718 */
469
470 /* Control/Configuration Registers */
471 u64 mfc_dsir_R; /* 0x800 */
472#define MFC_DSIR_Q (1 << 31)
473#define MFC_DSIR_SPU_QUEUE MFC_DSIR_Q
474 u64 mfc_lsacr_RW; /* 0x808 */
475#define MFC_LSACR_COMPARE_MASK ((~0ull) << 32)
476#define MFC_LSACR_COMPARE_ADDR ((~0ull) >> 32)
477 u64 mfc_lscrr_R; /* 0x810 */
478#define MFC_LSCRR_Q (1 << 31)
479#define MFC_LSCRR_SPU_QUEUE MFC_LSCRR_Q
480#define MFC_LSCRR_QI_SHIFT 32
481#define MFC_LSCRR_QI_MASK ((~0ull) << MFC_LSCRR_QI_SHIFT)
482 u8 pad_0x818_0x820[0x8]; /* 0x818 */
483 u64 mfc_tclass_id_RW; /* 0x820 */
484#define MFC_TCLASS_ID_ENABLE (1L << 0L)
485#define MFC_TCLASS_SLOT2_ENABLE (1L << 5L)
486#define MFC_TCLASS_SLOT1_ENABLE (1L << 6L)
487#define MFC_TCLASS_SLOT0_ENABLE (1L << 7L)
488#define MFC_TCLASS_QUOTA_2_SHIFT 8L
489#define MFC_TCLASS_QUOTA_1_SHIFT 16L
490#define MFC_TCLASS_QUOTA_0_SHIFT 24L
491#define MFC_TCLASS_QUOTA_2_MASK (0x1FL << MFC_TCLASS_QUOTA_2_SHIFT)
492#define MFC_TCLASS_QUOTA_1_MASK (0x1FL << MFC_TCLASS_QUOTA_1_SHIFT)
493#define MFC_TCLASS_QUOTA_0_MASK (0x1FL << MFC_TCLASS_QUOTA_0_SHIFT)
494 u8 pad_0x828_0x900[0x900 - 0x828]; /* 0x828 */
495
496 /* Real Mode Support Registers */
497 u64 mfc_rm_boundary; /* 0x900 */
498 u8 pad_0x908_0x938[0x30]; /* 0x908 */
499 u64 smf_dma_signal_sel; /* 0x938 */
500#define mfc_dma1_mask_lsb 41
501#define mfc_dma1_shift (63 - mfc_dma1_mask_lsb)
502#define mfc_dma1_mask (0x3LL << mfc_dma1_shift)
503#define mfc_dma1_bits (0x1LL << mfc_dma1_shift)
504#define mfc_dma2_mask_lsb 43
505#define mfc_dma2_shift (63 - mfc_dma2_mask_lsb)
506#define mfc_dma2_mask (0x3LL << mfc_dma2_shift)
507#define mfc_dma2_bits (0x1LL << mfc_dma2_shift)
508 u8 pad_0x940_0xa38[0xf8]; /* 0x940 */
509 u64 smm_signal_sel; /* 0xa38 */
510#define smm_sig_mask_lsb 12
511#define smm_sig_shift (63 - smm_sig_mask_lsb)
512#define smm_sig_mask (0x3LL << smm_sig_shift)
513#define smm_sig_bus0_bits (0x2LL << smm_sig_shift)
514#define smm_sig_bus2_bits (0x1LL << smm_sig_shift)
515 u8 pad_0xa40_0xc00[0xc00 - 0xa40]; /* 0xa40 */
516
517 /* DMA Command Error Area */
518 u64 mfc_cer_R; /* 0xc00 */
519#define MFC_CER_Q (1 << 31)
520#define MFC_CER_SPU_QUEUE MFC_CER_Q
521 u8 pad_0xc08_0x1000[0x1000 - 0xc08]; /* 0xc08 */
522
523 /* PV1_ImplRegs: Implementation-dependent privileged-state 1 regs */
524 /* DMA Command Error Area */
525 u64 spu_ecc_cntl_RW; /* 0x1000 */
526#define SPU_ECC_CNTL_E (1ull << 0ull)
527#define SPU_ECC_CNTL_ENABLE SPU_ECC_CNTL_E
528#define SPU_ECC_CNTL_DISABLE (~SPU_ECC_CNTL_E & 1L)
529#define SPU_ECC_CNTL_S (1ull << 1ull)
530#define SPU_ECC_STOP_AFTER_ERROR SPU_ECC_CNTL_S
531#define SPU_ECC_CONTINUE_AFTER_ERROR (~SPU_ECC_CNTL_S & 2L)
532#define SPU_ECC_CNTL_B (1ull << 2ull)
533#define SPU_ECC_BACKGROUND_ENABLE SPU_ECC_CNTL_B
534#define SPU_ECC_BACKGROUND_DISABLE (~SPU_ECC_CNTL_B & 4L)
535#define SPU_ECC_CNTL_I_SHIFT 3ull
536#define SPU_ECC_CNTL_I_MASK (3ull << SPU_ECC_CNTL_I_SHIFT)
537#define SPU_ECC_WRITE_ALWAYS (~SPU_ECC_CNTL_I & 12L)
538#define SPU_ECC_WRITE_CORRECTABLE (1ull << SPU_ECC_CNTL_I_SHIFT)
539#define SPU_ECC_WRITE_UNCORRECTABLE (3ull << SPU_ECC_CNTL_I_SHIFT)
540#define SPU_ECC_CNTL_D (1ull << 5ull)
541#define SPU_ECC_DETECTION_ENABLE SPU_ECC_CNTL_D
542#define SPU_ECC_DETECTION_DISABLE (~SPU_ECC_CNTL_D & 32L)
543 u64 spu_ecc_stat_RW; /* 0x1008 */
544#define SPU_ECC_CORRECTED_ERROR (1ull << 0ul)
545#define SPU_ECC_UNCORRECTED_ERROR (1ull << 1ul)
546#define SPU_ECC_SCRUB_COMPLETE (1ull << 2ul)
547#define SPU_ECC_SCRUB_IN_PROGRESS (1ull << 3ul)
548#define SPU_ECC_INSTRUCTION_ERROR (1ull << 4ul)
549#define SPU_ECC_DATA_ERROR (1ull << 5ul)
550#define SPU_ECC_DMA_ERROR (1ull << 6ul)
551#define SPU_ECC_STATUS_CNT_MASK (256ull << 8)
552 u64 spu_ecc_addr_RW; /* 0x1010 */
553 u64 spu_err_mask_RW; /* 0x1018 */
554#define SPU_ERR_ILLEGAL_INSTR (1ull << 0ul)
555#define SPU_ERR_ILLEGAL_CHANNEL (1ull << 1ul)
556 u8 pad_0x1020_0x1028[0x1028 - 0x1020]; /* 0x1020 */
557
558 /* SPU Debug-Trace Bus (DTB) Selection Registers */
559 u64 spu_trig0_sel; /* 0x1028 */
560 u64 spu_trig1_sel; /* 0x1030 */
561 u64 spu_trig2_sel; /* 0x1038 */
562 u64 spu_trig3_sel; /* 0x1040 */
563 u64 spu_trace_sel; /* 0x1048 */
564#define spu_trace_sel_mask 0x1f1fLL
565#define spu_trace_sel_bus0_bits 0x1000LL
566#define spu_trace_sel_bus2_bits 0x0010LL
567 u64 spu_event0_sel; /* 0x1050 */
568 u64 spu_event1_sel; /* 0x1058 */
569 u64 spu_event2_sel; /* 0x1060 */
570 u64 spu_event3_sel; /* 0x1068 */
571 u64 spu_trace_cntl; /* 0x1070 */
572} __attribute__ ((aligned(0x2000)));
573
574#endif