blob: 25ef04da6b0618e3bc7ba2424d46d7d8973eb572 [file] [log] [blame]
Tony Lindgren3179a012005-11-10 14:26:48 +00001/*
2 * linux/arch/arm/mach-omap1/clock.c
3 *
4 * Copyright (C) 2004 - 2005 Nokia corporation
5 * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
6 *
7 * Modified to use omap shared clock framework by
8 * Tony Lindgren <tony@atomide.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 */
14#include <linux/module.h>
15#include <linux/kernel.h>
16#include <linux/list.h>
17#include <linux/errno.h>
18#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000019#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000021
Tony Lindgren90afd5c2006-09-25 13:27:20 +030022#include <asm/mach-types.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000023
Russell Kinga09e64f2008-08-05 16:14:15 +010024#include <mach/cpu.h>
25#include <mach/usb.h>
26#include <mach/clock.h>
27#include <mach/sram.h>
Tony Lindgren3179a012005-11-10 14:26:48 +000028
Russell King548d8492008-11-04 14:02:46 +000029static const struct clkops clkops_generic;
30static const struct clkops clkops_uart;
31static const struct clkops clkops_dspck;
32
Tony Lindgren3179a012005-11-10 14:26:48 +000033#include "clock.h"
34
Russell King548d8492008-11-04 14:02:46 +000035static int omap1_clk_enable_generic(struct clk * clk);
36static int omap1_clk_enable(struct clk *clk);
37static void omap1_clk_disable_generic(struct clk * clk);
38static void omap1_clk_disable(struct clk *clk);
39
Tony Lindgren3179a012005-11-10 14:26:48 +000040__u32 arm_idlect1_mask;
41
42/*-------------------------------------------------------------------------
43 * Omap1 specific clock functions
44 *-------------------------------------------------------------------------*/
45
46static void omap1_watchdog_recalc(struct clk * clk)
47{
48 clk->rate = clk->parent->rate / 14;
49}
50
51static void omap1_uart_recalc(struct clk * clk)
52{
53 unsigned int val = omap_readl(clk->enable_reg);
54 if (val & clk->enable_bit)
55 clk->rate = 48000000;
56 else
57 clk->rate = 12000000;
58}
59
Imre Deakdf2c2e72007-03-05 17:22:58 +020060static void omap1_sossi_recalc(struct clk *clk)
61{
62 u32 div = omap_readl(MOD_CONF_CTRL_1);
63
64 div = (div >> 17) & 0x7;
65 div++;
66 clk->rate = clk->parent->rate / div;
67}
68
Tony Lindgren3179a012005-11-10 14:26:48 +000069static int omap1_clk_enable_dsp_domain(struct clk *clk)
70{
71 int retval;
72
Tony Lindgren10b55792006-01-17 15:30:42 -080073 retval = omap1_clk_enable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000074 if (!retval) {
Tony Lindgren10b55792006-01-17 15:30:42 -080075 retval = omap1_clk_enable_generic(clk);
76 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000077 }
78
79 return retval;
80}
81
82static void omap1_clk_disable_dsp_domain(struct clk *clk)
83{
Tony Lindgren10b55792006-01-17 15:30:42 -080084 if (omap1_clk_enable(&api_ck.clk) == 0) {
85 omap1_clk_disable_generic(clk);
86 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +000087 }
88}
89
Russell King548d8492008-11-04 14:02:46 +000090static const struct clkops clkops_dspck = {
91 .enable = &omap1_clk_enable_dsp_domain,
92 .disable = &omap1_clk_disable_dsp_domain,
93};
94
Tony Lindgren3179a012005-11-10 14:26:48 +000095static int omap1_clk_enable_uart_functional(struct clk *clk)
96{
97 int ret;
98 struct uart_clk *uclk;
99
Tony Lindgren10b55792006-01-17 15:30:42 -0800100 ret = omap1_clk_enable_generic(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000101 if (ret == 0) {
102 /* Set smart idle acknowledgement mode */
103 uclk = (struct uart_clk *)clk;
104 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x10) | 8,
105 uclk->sysc_addr);
106 }
107
108 return ret;
109}
110
111static void omap1_clk_disable_uart_functional(struct clk *clk)
112{
113 struct uart_clk *uclk;
114
115 /* Set force idle acknowledgement mode */
116 uclk = (struct uart_clk *)clk;
117 omap_writeb((omap_readb(uclk->sysc_addr) & ~0x18), uclk->sysc_addr);
118
Tony Lindgren10b55792006-01-17 15:30:42 -0800119 omap1_clk_disable_generic(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000120}
121
Russell King548d8492008-11-04 14:02:46 +0000122static const struct clkops clkops_uart = {
123 .enable = &omap1_clk_enable_uart_functional,
124 .disable = &omap1_clk_disable_uart_functional,
125};
126
Tony Lindgren3179a012005-11-10 14:26:48 +0000127static void omap1_clk_allow_idle(struct clk *clk)
128{
129 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
130
131 if (!(clk->flags & CLOCK_IDLE_CONTROL))
132 return;
133
134 if (iclk->no_idle_count > 0 && !(--iclk->no_idle_count))
135 arm_idlect1_mask |= 1 << iclk->idlect_shift;
136}
137
138static void omap1_clk_deny_idle(struct clk *clk)
139{
140 struct arm_idlect1_clk * iclk = (struct arm_idlect1_clk *)clk;
141
142 if (!(clk->flags & CLOCK_IDLE_CONTROL))
143 return;
144
145 if (iclk->no_idle_count++ == 0)
146 arm_idlect1_mask &= ~(1 << iclk->idlect_shift);
147}
148
149static __u16 verify_ckctl_value(__u16 newval)
150{
151 /* This function checks for following limitations set
152 * by the hardware (all conditions must be true):
153 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
154 * ARM_CK >= TC_CK
155 * DSP_CK >= TC_CK
156 * DSPMMU_CK >= TC_CK
157 *
158 * In addition following rules are enforced:
159 * LCD_CK <= TC_CK
160 * ARMPER_CK <= TC_CK
161 *
162 * However, maximum frequencies are not checked for!
163 */
164 __u8 per_exp;
165 __u8 lcd_exp;
166 __u8 arm_exp;
167 __u8 dsp_exp;
168 __u8 tc_exp;
169 __u8 dspmmu_exp;
170
171 per_exp = (newval >> CKCTL_PERDIV_OFFSET) & 3;
172 lcd_exp = (newval >> CKCTL_LCDDIV_OFFSET) & 3;
173 arm_exp = (newval >> CKCTL_ARMDIV_OFFSET) & 3;
174 dsp_exp = (newval >> CKCTL_DSPDIV_OFFSET) & 3;
175 tc_exp = (newval >> CKCTL_TCDIV_OFFSET) & 3;
176 dspmmu_exp = (newval >> CKCTL_DSPMMUDIV_OFFSET) & 3;
177
178 if (dspmmu_exp < dsp_exp)
179 dspmmu_exp = dsp_exp;
180 if (dspmmu_exp > dsp_exp+1)
181 dspmmu_exp = dsp_exp+1;
182 if (tc_exp < arm_exp)
183 tc_exp = arm_exp;
184 if (tc_exp < dspmmu_exp)
185 tc_exp = dspmmu_exp;
186 if (tc_exp > lcd_exp)
187 lcd_exp = tc_exp;
188 if (tc_exp > per_exp)
189 per_exp = tc_exp;
190
191 newval &= 0xf000;
192 newval |= per_exp << CKCTL_PERDIV_OFFSET;
193 newval |= lcd_exp << CKCTL_LCDDIV_OFFSET;
194 newval |= arm_exp << CKCTL_ARMDIV_OFFSET;
195 newval |= dsp_exp << CKCTL_DSPDIV_OFFSET;
196 newval |= tc_exp << CKCTL_TCDIV_OFFSET;
197 newval |= dspmmu_exp << CKCTL_DSPMMUDIV_OFFSET;
198
199 return newval;
200}
201
202static int calc_dsor_exp(struct clk *clk, unsigned long rate)
203{
204 /* Note: If target frequency is too low, this function will return 4,
205 * which is invalid value. Caller must check for this value and act
206 * accordingly.
207 *
208 * Note: This function does not check for following limitations set
209 * by the hardware (all conditions must be true):
210 * DSPMMU_CK == DSP_CK or DSPMMU_CK == DSP_CK/2
211 * ARM_CK >= TC_CK
212 * DSP_CK >= TC_CK
213 * DSPMMU_CK >= TC_CK
214 */
215 unsigned long realrate;
216 struct clk * parent;
217 unsigned dsor_exp;
218
219 if (unlikely(!(clk->flags & RATE_CKCTL)))
220 return -EINVAL;
221
222 parent = clk->parent;
Russell Kingc0fc18c52008-09-05 15:10:27 +0100223 if (unlikely(parent == NULL))
Tony Lindgren3179a012005-11-10 14:26:48 +0000224 return -EIO;
225
226 realrate = parent->rate;
227 for (dsor_exp=0; dsor_exp<4; dsor_exp++) {
228 if (realrate <= rate)
229 break;
230
231 realrate /= 2;
232 }
233
234 return dsor_exp;
235}
236
237static void omap1_ckctl_recalc(struct clk * clk)
238{
239 int dsor;
240
241 /* Calculate divisor encoded as 2-bit exponent */
242 dsor = 1 << (3 & (omap_readw(ARM_CKCTL) >> clk->rate_offset));
243
244 if (unlikely(clk->rate == clk->parent->rate / dsor))
245 return; /* No change, quick exit */
246 clk->rate = clk->parent->rate / dsor;
247
248 if (unlikely(clk->flags & RATE_PROPAGATES))
249 propagate_rate(clk);
250}
251
252static void omap1_ckctl_recalc_dsp_domain(struct clk * clk)
253{
254 int dsor;
255
256 /* Calculate divisor encoded as 2-bit exponent
257 *
258 * The clock control bits are in DSP domain,
259 * so api_ck is needed for access.
260 * Note that DSP_CKCTL virt addr = phys addr, so
261 * we must use __raw_readw() instead of omap_readw().
262 */
Tony Lindgren10b55792006-01-17 15:30:42 -0800263 omap1_clk_enable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000264 dsor = 1 << (3 & (__raw_readw(DSP_CKCTL) >> clk->rate_offset));
Tony Lindgren10b55792006-01-17 15:30:42 -0800265 omap1_clk_disable(&api_ck.clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000266
267 if (unlikely(clk->rate == clk->parent->rate / dsor))
268 return; /* No change, quick exit */
269 clk->rate = clk->parent->rate / dsor;
270
271 if (unlikely(clk->flags & RATE_PROPAGATES))
272 propagate_rate(clk);
273}
274
275/* MPU virtual clock functions */
276static int omap1_select_table_rate(struct clk * clk, unsigned long rate)
277{
278 /* Find the highest supported frequency <= rate and switch to it */
279 struct mpu_rate * ptr;
280
281 if (clk != &virtual_ck_mpu)
282 return -EINVAL;
283
284 for (ptr = rate_table; ptr->rate; ptr++) {
285 if (ptr->xtal != ck_ref.rate)
286 continue;
287
288 /* DPLL1 cannot be reprogrammed without risking system crash */
289 if (likely(ck_dpll1.rate!=0) && ptr->pll_rate != ck_dpll1.rate)
290 continue;
291
292 /* Can check only after xtal frequency check */
293 if (ptr->rate <= rate)
294 break;
295 }
296
297 if (!ptr->rate)
298 return -EINVAL;
299
300 /*
301 * In most cases we should not need to reprogram DPLL.
302 * Reprogramming the DPLL is tricky, it must be done from SRAM.
Brian Swetland495f71d2006-06-26 16:16:03 -0700303 * (on 730, bit 13 must always be 1)
Tony Lindgren3179a012005-11-10 14:26:48 +0000304 */
Brian Swetland495f71d2006-06-26 16:16:03 -0700305 if (cpu_is_omap730())
306 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val | 0x2000);
307 else
308 omap_sram_reprogram_clock(ptr->dpllctl_val, ptr->ckctl_val);
Tony Lindgren3179a012005-11-10 14:26:48 +0000309
310 ck_dpll1.rate = ptr->pll_rate;
311 propagate_rate(&ck_dpll1);
312 return 0;
313}
314
315static int omap1_clk_set_rate_dsp_domain(struct clk *clk, unsigned long rate)
316{
317 int ret = -EINVAL;
318 int dsor_exp;
319 __u16 regval;
320
321 if (clk->flags & RATE_CKCTL) {
322 dsor_exp = calc_dsor_exp(clk, rate);
323 if (dsor_exp > 3)
324 dsor_exp = -EINVAL;
325 if (dsor_exp < 0)
326 return dsor_exp;
327
328 regval = __raw_readw(DSP_CKCTL);
329 regval &= ~(3 << clk->rate_offset);
330 regval |= dsor_exp << clk->rate_offset;
331 __raw_writew(regval, DSP_CKCTL);
332 clk->rate = clk->parent->rate / (1 << dsor_exp);
333 ret = 0;
334 }
335
336 if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
337 propagate_rate(clk);
338
339 return ret;
340}
341
342static long omap1_round_to_table_rate(struct clk * clk, unsigned long rate)
343{
344 /* Find the highest supported frequency <= rate */
345 struct mpu_rate * ptr;
346 long highest_rate;
347
348 if (clk != &virtual_ck_mpu)
349 return -EINVAL;
350
351 highest_rate = -EINVAL;
352
353 for (ptr = rate_table; ptr->rate; ptr++) {
354 if (ptr->xtal != ck_ref.rate)
355 continue;
356
357 highest_rate = ptr->rate;
358
359 /* Can check only after xtal frequency check */
360 if (ptr->rate <= rate)
361 break;
362 }
363
364 return highest_rate;
365}
366
367static unsigned calc_ext_dsor(unsigned long rate)
368{
369 unsigned dsor;
370
371 /* MCLK and BCLK divisor selection is not linear:
372 * freq = 96MHz / dsor
373 *
374 * RATIO_SEL range: dsor <-> RATIO_SEL
375 * 0..6: (RATIO_SEL+2) <-> (dsor-2)
376 * 6..48: (8+(RATIO_SEL-6)*2) <-> ((dsor-8)/2+6)
377 * Minimum dsor is 2 and maximum is 96. Odd divisors starting from 9
378 * can not be used.
379 */
380 for (dsor = 2; dsor < 96; ++dsor) {
381 if ((dsor & 1) && dsor > 8)
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100382 continue;
Tony Lindgren3179a012005-11-10 14:26:48 +0000383 if (rate >= 96000000 / dsor)
384 break;
385 }
386 return dsor;
387}
388
389/* Only needed on 1510 */
390static int omap1_set_uart_rate(struct clk * clk, unsigned long rate)
391{
392 unsigned int val;
393
394 val = omap_readl(clk->enable_reg);
395 if (rate == 12000000)
396 val &= ~(1 << clk->enable_bit);
397 else if (rate == 48000000)
398 val |= (1 << clk->enable_bit);
399 else
400 return -EINVAL;
401 omap_writel(val, clk->enable_reg);
402 clk->rate = rate;
403
404 return 0;
405}
406
407/* External clock (MCLK & BCLK) functions */
408static int omap1_set_ext_clk_rate(struct clk * clk, unsigned long rate)
409{
410 unsigned dsor;
411 __u16 ratio_bits;
412
413 dsor = calc_ext_dsor(rate);
414 clk->rate = 96000000 / dsor;
415 if (dsor > 8)
416 ratio_bits = ((dsor - 8) / 2 + 6) << 2;
417 else
418 ratio_bits = (dsor - 2) << 2;
419
420 ratio_bits |= omap_readw(clk->enable_reg) & ~0xfd;
421 omap_writew(ratio_bits, clk->enable_reg);
422
423 return 0;
424}
425
Imre Deakdf2c2e72007-03-05 17:22:58 +0200426static int omap1_set_sossi_rate(struct clk *clk, unsigned long rate)
427{
428 u32 l;
429 int div;
430 unsigned long p_rate;
431
432 p_rate = clk->parent->rate;
433 /* Round towards slower frequency */
434 div = (p_rate + rate - 1) / rate;
435 div--;
436 if (div < 0 || div > 7)
437 return -EINVAL;
438
439 l = omap_readl(MOD_CONF_CTRL_1);
440 l &= ~(7 << 17);
441 l |= div << 17;
442 omap_writel(l, MOD_CONF_CTRL_1);
443
444 clk->rate = p_rate / (div + 1);
445 if (unlikely(clk->flags & RATE_PROPAGATES))
446 propagate_rate(clk);
447
448 return 0;
449}
450
Tony Lindgren3179a012005-11-10 14:26:48 +0000451static long omap1_round_ext_clk_rate(struct clk * clk, unsigned long rate)
452{
453 return 96000000 / calc_ext_dsor(rate);
454}
455
456static void omap1_init_ext_clk(struct clk * clk)
457{
458 unsigned dsor;
459 __u16 ratio_bits;
460
461 /* Determine current rate and ensure clock is based on 96MHz APLL */
462 ratio_bits = omap_readw(clk->enable_reg) & ~1;
463 omap_writew(ratio_bits, clk->enable_reg);
464
465 ratio_bits = (ratio_bits & 0xfc) >> 2;
466 if (ratio_bits > 6)
467 dsor = (ratio_bits - 6) * 2 + 8;
468 else
469 dsor = ratio_bits + 2;
470
471 clk-> rate = 96000000 / dsor;
472}
473
Tony Lindgren10b55792006-01-17 15:30:42 -0800474static int omap1_clk_enable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000475{
476 int ret = 0;
477 if (clk->usecount++ == 0) {
478 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800479 ret = omap1_clk_enable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000480
481 if (unlikely(ret != 0)) {
482 clk->usecount--;
483 return ret;
484 }
485
486 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800487 omap1_clk_deny_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000488 }
489
Russell King548d8492008-11-04 14:02:46 +0000490 ret = clk->ops->enable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000491
492 if (unlikely(ret != 0) && clk->parent) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800493 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000494 clk->usecount--;
495 }
496 }
497
498 return ret;
499}
500
Tony Lindgren10b55792006-01-17 15:30:42 -0800501static void omap1_clk_disable(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000502{
503 if (clk->usecount > 0 && !(--clk->usecount)) {
Russell King548d8492008-11-04 14:02:46 +0000504 clk->ops->disable(clk);
Tony Lindgren3179a012005-11-10 14:26:48 +0000505 if (likely(clk->parent)) {
Tony Lindgren10b55792006-01-17 15:30:42 -0800506 omap1_clk_disable(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000507 if (clk->flags & CLOCK_NO_IDLE_PARENT)
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800508 omap1_clk_allow_idle(clk->parent);
Tony Lindgren3179a012005-11-10 14:26:48 +0000509 }
510 }
511}
512
Tony Lindgren10b55792006-01-17 15:30:42 -0800513static int omap1_clk_enable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000514{
515 __u16 regval16;
516 __u32 regval32;
517
518 if (clk->flags & ALWAYS_ENABLED)
519 return 0;
520
Russell Kingc0fc18c52008-09-05 15:10:27 +0100521 if (unlikely(clk->enable_reg == NULL)) {
Tony Lindgren3179a012005-11-10 14:26:48 +0000522 printk(KERN_ERR "clock.c: Enable for %s without enable code\n",
523 clk->name);
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800524 return -EINVAL;
Tony Lindgren3179a012005-11-10 14:26:48 +0000525 }
526
527 if (clk->flags & ENABLE_REG_32BIT) {
528 if (clk->flags & VIRTUAL_IO_ADDRESS) {
529 regval32 = __raw_readl(clk->enable_reg);
530 regval32 |= (1 << clk->enable_bit);
531 __raw_writel(regval32, clk->enable_reg);
532 } else {
533 regval32 = omap_readl(clk->enable_reg);
534 regval32 |= (1 << clk->enable_bit);
535 omap_writel(regval32, clk->enable_reg);
536 }
537 } else {
538 if (clk->flags & VIRTUAL_IO_ADDRESS) {
539 regval16 = __raw_readw(clk->enable_reg);
540 regval16 |= (1 << clk->enable_bit);
541 __raw_writew(regval16, clk->enable_reg);
542 } else {
543 regval16 = omap_readw(clk->enable_reg);
544 regval16 |= (1 << clk->enable_bit);
545 omap_writew(regval16, clk->enable_reg);
546 }
547 }
548
Dirk Behme6f9c92f2006-12-06 17:13:51 -0800549 return 0;
Tony Lindgren3179a012005-11-10 14:26:48 +0000550}
551
Tony Lindgren10b55792006-01-17 15:30:42 -0800552static void omap1_clk_disable_generic(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000553{
554 __u16 regval16;
555 __u32 regval32;
556
Russell Kingc0fc18c52008-09-05 15:10:27 +0100557 if (clk->enable_reg == NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000558 return;
559
560 if (clk->flags & ENABLE_REG_32BIT) {
561 if (clk->flags & VIRTUAL_IO_ADDRESS) {
562 regval32 = __raw_readl(clk->enable_reg);
563 regval32 &= ~(1 << clk->enable_bit);
564 __raw_writel(regval32, clk->enable_reg);
565 } else {
566 regval32 = omap_readl(clk->enable_reg);
567 regval32 &= ~(1 << clk->enable_bit);
568 omap_writel(regval32, clk->enable_reg);
569 }
570 } else {
571 if (clk->flags & VIRTUAL_IO_ADDRESS) {
572 regval16 = __raw_readw(clk->enable_reg);
573 regval16 &= ~(1 << clk->enable_bit);
574 __raw_writew(regval16, clk->enable_reg);
575 } else {
576 regval16 = omap_readw(clk->enable_reg);
577 regval16 &= ~(1 << clk->enable_bit);
578 omap_writew(regval16, clk->enable_reg);
579 }
580 }
581}
582
Russell King548d8492008-11-04 14:02:46 +0000583static const struct clkops clkops_generic = {
584 .enable = &omap1_clk_enable_generic,
585 .disable = &omap1_clk_disable_generic,
586};
587
Tony Lindgren3179a012005-11-10 14:26:48 +0000588static long omap1_clk_round_rate(struct clk *clk, unsigned long rate)
589{
590 int dsor_exp;
591
592 if (clk->flags & RATE_FIXED)
593 return clk->rate;
594
595 if (clk->flags & RATE_CKCTL) {
596 dsor_exp = calc_dsor_exp(clk, rate);
597 if (dsor_exp < 0)
598 return dsor_exp;
599 if (dsor_exp > 3)
600 dsor_exp = 3;
601 return clk->parent->rate / (1 << dsor_exp);
602 }
603
Russell Kingc0fc18c52008-09-05 15:10:27 +0100604 if (clk->round_rate != NULL)
Tony Lindgren3179a012005-11-10 14:26:48 +0000605 return clk->round_rate(clk, rate);
606
607 return clk->rate;
608}
609
610static int omap1_clk_set_rate(struct clk *clk, unsigned long rate)
611{
612 int ret = -EINVAL;
613 int dsor_exp;
614 __u16 regval;
615
616 if (clk->set_rate)
617 ret = clk->set_rate(clk, rate);
618 else if (clk->flags & RATE_CKCTL) {
619 dsor_exp = calc_dsor_exp(clk, rate);
620 if (dsor_exp > 3)
621 dsor_exp = -EINVAL;
622 if (dsor_exp < 0)
623 return dsor_exp;
624
625 regval = omap_readw(ARM_CKCTL);
626 regval &= ~(3 << clk->rate_offset);
627 regval |= dsor_exp << clk->rate_offset;
628 regval = verify_ckctl_value(regval);
629 omap_writew(regval, ARM_CKCTL);
630 clk->rate = clk->parent->rate / (1 << dsor_exp);
631 ret = 0;
632 }
633
634 if (unlikely(ret == 0 && (clk->flags & RATE_PROPAGATES)))
635 propagate_rate(clk);
636
637 return ret;
638}
639
640/*-------------------------------------------------------------------------
641 * Omap1 clock reset and init functions
642 *-------------------------------------------------------------------------*/
643
644#ifdef CONFIG_OMAP_RESET_CLOCKS
Tony Lindgren3179a012005-11-10 14:26:48 +0000645
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300646static void __init omap1_clk_disable_unused(struct clk *clk)
Tony Lindgren3179a012005-11-10 14:26:48 +0000647{
Tony Lindgren3179a012005-11-10 14:26:48 +0000648 __u32 regval32;
649
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300650 /* Clocks in the DSP domain need api_ck. Just assume bootloader
651 * has not enabled any DSP clocks */
Russell King397fcaf2008-09-05 15:46:19 +0100652 if (clk->enable_reg == DSP_IDLECT2) {
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300653 printk(KERN_INFO "Skipping reset check for DSP domain "
654 "clock \"%s\"\n", clk->name);
655 return;
Tony Lindgren3179a012005-11-10 14:26:48 +0000656 }
657
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300658 /* Is the clock already disabled? */
659 if (clk->flags & ENABLE_REG_32BIT) {
660 if (clk->flags & VIRTUAL_IO_ADDRESS)
661 regval32 = __raw_readl(clk->enable_reg);
662 else
663 regval32 = omap_readl(clk->enable_reg);
664 } else {
665 if (clk->flags & VIRTUAL_IO_ADDRESS)
666 regval32 = __raw_readw(clk->enable_reg);
667 else
668 regval32 = omap_readw(clk->enable_reg);
669 }
670
671 if ((regval32 & (1 << clk->enable_bit)) == 0)
672 return;
673
674 /* FIXME: This clock seems to be necessary but no-one
675 * has asked for its activation. */
David Cohen6e2d4102007-12-13 22:27:15 -0400676 if (clk == &tc2_ck /* FIX: pm.c (SRAM), CCP, Camera */
677 || clk == &ck_dpll1out.clk /* FIX: SoSSI, SSR */
678 || clk == &arm_gpio_ck /* FIX: GPIO code for 1510 */
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300679 ) {
680 printk(KERN_INFO "FIXME: Clock \"%s\" seems unused\n",
681 clk->name);
682 return;
683 }
684
685 printk(KERN_INFO "Disabling unused clock \"%s\"... ", clk->name);
Russell King548d8492008-11-04 14:02:46 +0000686 clk->ops->disable(clk);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300687 printk(" done\n");
Tony Lindgren3179a012005-11-10 14:26:48 +0000688}
Tony Lindgren3179a012005-11-10 14:26:48 +0000689
690#else
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300691#define omap1_clk_disable_unused NULL
Tony Lindgren3179a012005-11-10 14:26:48 +0000692#endif
693
694static struct clk_functions omap1_clk_functions = {
Tony Lindgren10b55792006-01-17 15:30:42 -0800695 .clk_enable = omap1_clk_enable,
696 .clk_disable = omap1_clk_disable,
Tony Lindgren3179a012005-11-10 14:26:48 +0000697 .clk_round_rate = omap1_clk_round_rate,
698 .clk_set_rate = omap1_clk_set_rate,
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300699 .clk_disable_unused = omap1_clk_disable_unused,
Tony Lindgren3179a012005-11-10 14:26:48 +0000700};
701
702int __init omap1_clk_init(void)
703{
704 struct clk ** clkp;
705 const struct omap_clock_config *info;
706 int crystal_type = 0; /* Default 12 MHz */
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300707 u32 reg;
Tony Lindgren3179a012005-11-10 14:26:48 +0000708
Dirk Behmeef772f22006-12-06 17:14:02 -0800709#ifdef CONFIG_DEBUG_LL
710 /* Resets some clocks that may be left on from bootloader,
711 * but leaves serial clocks on.
712 */
713 omap_writel(0x3 << 29, MOD_CONF_CTRL_0);
714#endif
715
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300716 /* USB_REQ_EN will be disabled later if necessary (usb_dc_ck) */
717 reg = omap_readw(SOFT_REQ_REG) & (1 << 4);
718 omap_writew(reg, SOFT_REQ_REG);
Andrzej Zaborowskief557d72006-12-06 17:13:48 -0800719 if (!cpu_is_omap15xx())
720 omap_writew(0, SOFT_REQ_REG2);
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300721
Tony Lindgren3179a012005-11-10 14:26:48 +0000722 clk_init(&omap1_clk_functions);
723
724 /* By default all idlect1 clocks are allowed to idle */
725 arm_idlect1_mask = ~0;
726
727 for (clkp = onchip_clks; clkp < onchip_clks+ARRAY_SIZE(onchip_clks); clkp++) {
728 if (((*clkp)->flags &CLOCK_IN_OMAP1510) && cpu_is_omap1510()) {
729 clk_register(*clkp);
730 continue;
731 }
732
733 if (((*clkp)->flags &CLOCK_IN_OMAP16XX) && cpu_is_omap16xx()) {
734 clk_register(*clkp);
735 continue;
736 }
737
738 if (((*clkp)->flags &CLOCK_IN_OMAP730) && cpu_is_omap730()) {
739 clk_register(*clkp);
740 continue;
741 }
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100742
743 if (((*clkp)->flags &CLOCK_IN_OMAP310) && cpu_is_omap310()) {
744 clk_register(*clkp);
745 continue;
746 }
Tony Lindgren3179a012005-11-10 14:26:48 +0000747 }
748
749 info = omap_get_config(OMAP_TAG_CLOCK, struct omap_clock_config);
750 if (info != NULL) {
Vladimir Ananiev99c658a2006-12-11 13:30:21 -0800751 if (!cpu_is_omap15xx())
Tony Lindgren3179a012005-11-10 14:26:48 +0000752 crystal_type = info->system_clock_type;
753 }
754
755#if defined(CONFIG_ARCH_OMAP730)
756 ck_ref.rate = 13000000;
757#elif defined(CONFIG_ARCH_OMAP16XX)
758 if (crystal_type == 2)
759 ck_ref.rate = 19200000;
760#endif
761
762 printk("Clocks: ARM_SYSST: 0x%04x DPLL_CTL: 0x%04x ARM_CKCTL: 0x%04x\n",
763 omap_readw(ARM_SYSST), omap_readw(DPLL_CTL),
764 omap_readw(ARM_CKCTL));
765
766 /* We want to be in syncronous scalable mode */
767 omap_writew(0x1000, ARM_SYSST);
768
769#ifdef CONFIG_OMAP_CLOCKS_SET_BY_BOOTLOADER
770 /* Use values set by bootloader. Determine PLL rate and recalculate
771 * dependent clocks as if kernel had changed PLL or divisors.
772 */
773 {
774 unsigned pll_ctl_val = omap_readw(DPLL_CTL);
775
776 ck_dpll1.rate = ck_ref.rate; /* Base xtal rate */
777 if (pll_ctl_val & 0x10) {
778 /* PLL enabled, apply multiplier and divisor */
779 if (pll_ctl_val & 0xf80)
780 ck_dpll1.rate *= (pll_ctl_val & 0xf80) >> 7;
781 ck_dpll1.rate /= ((pll_ctl_val & 0x60) >> 5) + 1;
782 } else {
783 /* PLL disabled, apply bypass divisor */
784 switch (pll_ctl_val & 0xc) {
785 case 0:
786 break;
787 case 0x4:
788 ck_dpll1.rate /= 2;
789 break;
790 default:
791 ck_dpll1.rate /= 4;
792 break;
793 }
794 }
795 }
796 propagate_rate(&ck_dpll1);
797#else
798 /* Find the highest supported frequency and enable it */
799 if (omap1_select_table_rate(&virtual_ck_mpu, ~0)) {
800 printk(KERN_ERR "System frequencies not set. Check your config.\n");
801 /* Guess sane values (60MHz) */
802 omap_writew(0x2290, DPLL_CTL);
Brian Swetland495f71d2006-06-26 16:16:03 -0700803 omap_writew(cpu_is_omap730() ? 0x3005 : 0x1005, ARM_CKCTL);
Tony Lindgren3179a012005-11-10 14:26:48 +0000804 ck_dpll1.rate = 60000000;
805 propagate_rate(&ck_dpll1);
806 }
807#endif
808 /* Cache rates for clocks connected to ck_ref (not dpll1) */
809 propagate_rate(&ck_ref);
810 printk(KERN_INFO "Clocking rate (xtal/DPLL1/MPU): "
811 "%ld.%01ld/%ld.%01ld/%ld.%01ld MHz\n",
812 ck_ref.rate / 1000000, (ck_ref.rate / 100000) % 10,
813 ck_dpll1.rate / 1000000, (ck_dpll1.rate / 100000) % 10,
814 arm_ck.rate / 1000000, (arm_ck.rate / 100000) % 10);
815
Brian Swetland495f71d2006-06-26 16:16:03 -0700816#if defined(CONFIG_MACH_OMAP_PERSEUS2) || defined(CONFIG_MACH_OMAP_FSAMPLE)
Tony Lindgren3179a012005-11-10 14:26:48 +0000817 /* Select slicer output as OMAP input clock */
818 omap_writew(omap_readw(OMAP730_PCC_UPLD_CTRL) & ~0x1, OMAP730_PCC_UPLD_CTRL);
819#endif
820
Tony Lindgren90afd5c2006-09-25 13:27:20 +0300821 /* Amstrad Delta wants BCLK high when inactive */
822 if (machine_is_ams_delta())
823 omap_writel(omap_readl(ULPD_CLOCK_CTRL) |
824 (1 << SDW_MCLK_INV_BIT),
825 ULPD_CLOCK_CTRL);
826
Tony Lindgren3179a012005-11-10 14:26:48 +0000827 /* Turn off DSP and ARM_TIMXO. Make sure ARM_INTHCK is not divided */
Brian Swetland495f71d2006-06-26 16:16:03 -0700828 /* (on 730, bit 13 must not be cleared) */
829 if (cpu_is_omap730())
830 omap_writew(omap_readw(ARM_CKCTL) & 0x2fff, ARM_CKCTL);
831 else
832 omap_writew(omap_readw(ARM_CKCTL) & 0x0fff, ARM_CKCTL);
Tony Lindgren3179a012005-11-10 14:26:48 +0000833
834 /* Put DSP/MPUI into reset until needed */
835 omap_writew(0, ARM_RSTCT1);
836 omap_writew(1, ARM_RSTCT2);
837 omap_writew(0x400, ARM_IDLECT1);
838
839 /*
840 * According to OMAP5910 Erratum SYS_DMA_1, bit DMACK_REQ (bit 8)
841 * of the ARM_IDLECT2 register must be set to zero. The power-on
842 * default value of this bit is one.
843 */
844 omap_writew(0x0000, ARM_IDLECT2); /* Turn LCD clock off also */
845
846 /*
847 * Only enable those clocks we will need, let the drivers
848 * enable other clocks as necessary
849 */
Tony Lindgren10b55792006-01-17 15:30:42 -0800850 clk_enable(&armper_ck.clk);
851 clk_enable(&armxor_ck.clk);
852 clk_enable(&armtim_ck.clk); /* This should be done by timer code */
Tony Lindgren3179a012005-11-10 14:26:48 +0000853
Tony Lindgrenb824efa2006-04-02 17:46:20 +0100854 if (cpu_is_omap15xx())
Tony Lindgren3179a012005-11-10 14:26:48 +0000855 clk_enable(&arm_gpio_ck);
856
857 return 0;
858}
859