blob: d3c4169e2a0bd89578109330cdec4e25c484868c [file] [log] [blame]
Ben Hutchingsafd4aea2009-11-29 15:15:25 +00001/****************************************************************************
2 * Driver for Solarflare Solarstorm network controllers and boards
3 * Copyright 2005-2006 Fen Systems Ltd.
Ben Hutchings0a6f40c2011-02-25 00:01:34 +00004 * Copyright 2006-2010 Solarflare Communications Inc.
Ben Hutchingsafd4aea2009-11-29 15:15:25 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation, incorporated herein by reference.
9 */
10
11#include <linux/bitops.h>
12#include <linux/delay.h>
13#include <linux/pci.h>
14#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Ben Hutchingsd614cfb2010-04-28 09:29:02 +000016#include <linux/random.h>
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000017#include "net_driver.h"
18#include "bitfield.h"
19#include "efx.h"
20#include "nic.h"
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000021#include "spi.h"
22#include "regs.h"
23#include "io.h"
24#include "phy.h"
25#include "workarounds.h"
26#include "mcdi.h"
27#include "mcdi_pcol.h"
28
29/* Hardware control for SFC9000 family including SFL9021 (aka Siena). */
30
31static void siena_init_wol(struct efx_nic *efx);
32
33
34static void siena_push_irq_moderation(struct efx_channel *channel)
35{
36 efx_dword_t timer_cmd;
37
38 if (channel->irq_moderation)
39 EFX_POPULATE_DWORD_2(timer_cmd,
40 FRF_CZ_TC_TIMER_MODE,
41 FFE_CZ_TIMER_MODE_INT_HLDOFF,
42 FRF_CZ_TC_TIMER_VAL,
43 channel->irq_moderation - 1);
44 else
45 EFX_POPULATE_DWORD_2(timer_cmd,
46 FRF_CZ_TC_TIMER_MODE,
47 FFE_CZ_TIMER_MODE_DIS,
48 FRF_CZ_TC_TIMER_VAL, 0);
49 efx_writed_page_locked(channel->efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
50 channel->channel);
51}
52
Ben Hutchingsafd4aea2009-11-29 15:15:25 +000053static int siena_mdio_write(struct net_device *net_dev,
54 int prtad, int devad, u16 addr, u16 value)
55{
56 struct efx_nic *efx = netdev_priv(net_dev);
57 uint32_t status;
58 int rc;
59
60 rc = efx_mcdi_mdio_write(efx, efx->mdio_bus, prtad, devad,
61 addr, value, &status);
62 if (rc)
63 return rc;
64 if (status != MC_CMD_MDIO_STATUS_GOOD)
65 return -EIO;
66
67 return 0;
68}
69
70static int siena_mdio_read(struct net_device *net_dev,
71 int prtad, int devad, u16 addr)
72{
73 struct efx_nic *efx = netdev_priv(net_dev);
74 uint16_t value;
75 uint32_t status;
76 int rc;
77
78 rc = efx_mcdi_mdio_read(efx, efx->mdio_bus, prtad, devad,
79 addr, &value, &status);
80 if (rc)
81 return rc;
82 if (status != MC_CMD_MDIO_STATUS_GOOD)
83 return -EIO;
84
85 return (int)value;
86}
87
88/* This call is responsible for hooking in the MAC and PHY operations */
89static int siena_probe_port(struct efx_nic *efx)
90{
91 int rc;
92
93 /* Hook in PHY operations table */
94 efx->phy_op = &efx_mcdi_phy_ops;
95
96 /* Set up MDIO structure for PHY */
97 efx->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
98 efx->mdio.mdio_read = siena_mdio_read;
99 efx->mdio.mdio_write = siena_mdio_write;
100
Steve Hodgson7a6b8f62010-02-03 09:30:38 +0000101 /* Fill out MDIO structure, loopback modes, and initial link state */
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000102 rc = efx->phy_op->probe(efx);
103 if (rc != 0)
104 return rc;
105
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000106 /* Allocate buffer for stats */
107 rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
108 MC_CMD_MAC_NSTATS * sizeof(u64));
109 if (rc)
110 return rc;
Ben Hutchings62776d02010-06-23 11:30:07 +0000111 netif_dbg(efx, probe, efx->net_dev,
112 "stats buffer at %llx (virt %p phys %llx)\n",
113 (u64)efx->stats_buffer.dma_addr,
114 efx->stats_buffer.addr,
115 (u64)virt_to_phys(efx->stats_buffer.addr));
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000116
117 efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr, 0, 0, 1);
118
119 return 0;
120}
121
stephen hemmingerd2156972010-10-18 05:27:31 +0000122static void siena_remove_port(struct efx_nic *efx)
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000123{
Steve Hodgsonff3b00a2009-12-23 13:46:36 +0000124 efx->phy_op->remove(efx);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000125 efx_nic_free_buffer(efx, &efx->stats_buffer);
126}
127
128static const struct efx_nic_register_test siena_register_tests[] = {
129 { FR_AZ_ADR_REGION,
Steve Hodgson4cddca52010-02-03 09:31:40 +0000130 EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000131 { FR_CZ_USR_EV_CFG,
132 EFX_OWORD32(0x000103FF, 0x00000000, 0x00000000, 0x00000000) },
133 { FR_AZ_RX_CFG,
134 EFX_OWORD32(0xFFFFFFFE, 0xFFFFFFFF, 0x0003FFFF, 0x00000000) },
135 { FR_AZ_TX_CFG,
136 EFX_OWORD32(0x7FFF0037, 0xFFFF8000, 0xFFFFFFFF, 0x03FFFFFF) },
137 { FR_AZ_TX_RESERVED,
138 EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
139 { FR_AZ_SRM_TX_DC_CFG,
140 EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
141 { FR_AZ_RX_DC_CFG,
142 EFX_OWORD32(0x00000003, 0x00000000, 0x00000000, 0x00000000) },
143 { FR_AZ_RX_DC_PF_WM,
144 EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
145 { FR_BZ_DP_CTRL,
146 EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
147 { FR_BZ_RX_RSS_TKEY,
148 EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
149 { FR_CZ_RX_RSS_IPV6_REG1,
150 EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
151 { FR_CZ_RX_RSS_IPV6_REG2,
152 EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
153 { FR_CZ_RX_RSS_IPV6_REG3,
154 EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0x00000007, 0x00000000) },
155};
156
157static int siena_test_registers(struct efx_nic *efx)
158{
159 return efx_nic_test_registers(efx, siena_register_tests,
160 ARRAY_SIZE(siena_register_tests));
161}
162
163/**************************************************************************
164 *
165 * Device reset
166 *
167 **************************************************************************
168 */
169
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100170static enum reset_type siena_map_reset_reason(enum reset_type reason)
171{
172 return RESET_TYPE_ALL;
173}
174
175static int siena_map_reset_flags(u32 *flags)
176{
177 enum {
178 SIENA_RESET_PORT = (ETH_RESET_DMA | ETH_RESET_FILTER |
179 ETH_RESET_OFFLOAD | ETH_RESET_MAC |
180 ETH_RESET_PHY),
181 SIENA_RESET_MC = (SIENA_RESET_PORT |
182 ETH_RESET_MGMT << ETH_RESET_SHARED_SHIFT),
183 };
184
185 if ((*flags & SIENA_RESET_MC) == SIENA_RESET_MC) {
186 *flags &= ~SIENA_RESET_MC;
187 return RESET_TYPE_WORLD;
188 }
189
190 if ((*flags & SIENA_RESET_PORT) == SIENA_RESET_PORT) {
191 *flags &= ~SIENA_RESET_PORT;
192 return RESET_TYPE_ALL;
193 }
194
195 /* no invisible reset implemented */
196
197 return -EINVAL;
198}
199
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000200static int siena_reset_hw(struct efx_nic *efx, enum reset_type method)
201{
Steve Hodgson8b2103a2010-02-03 09:30:17 +0000202 int rc;
203
204 /* Recover from a failed assertion pre-reset */
205 rc = efx_mcdi_handle_assertion(efx);
206 if (rc)
207 return rc;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000208
209 if (method == RESET_TYPE_WORLD)
210 return efx_mcdi_reset_mc(efx);
211 else
212 return efx_mcdi_reset_port(efx);
213}
214
215static int siena_probe_nvconfig(struct efx_nic *efx)
216{
Ben Hutchingscc180b62011-12-08 19:51:47 +0000217 u32 caps = 0;
218 int rc;
219
220 rc = efx_mcdi_get_board_cfg(efx, efx->net_dev->perm_addr, NULL, &caps);
221
222 efx->timer_quantum_ns =
223 (caps & (1 << MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN)) ?
224 3072 : 6144; /* 768 cycles */
225 return rc;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000226}
227
228static int siena_probe_nic(struct efx_nic *efx)
229{
230 struct siena_nic_data *nic_data;
Rusty Russell3db1cd52011-12-19 13:56:45 +0000231 bool already_attached = false;
Ben Hutchingsd42a8f42010-06-01 11:32:43 +0000232 efx_oword_t reg;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000233 int rc;
234
235 /* Allocate storage for hardware specific data */
236 nic_data = kzalloc(sizeof(struct siena_nic_data), GFP_KERNEL);
237 if (!nic_data)
238 return -ENOMEM;
239 efx->nic_data = nic_data;
240
241 if (efx_nic_fpga_ver(efx) != 0) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000242 netif_err(efx, probe, efx->net_dev,
243 "Siena FPGA not supported\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000244 rc = -ENODEV;
245 goto fail1;
246 }
247
Ben Hutchingsd42a8f42010-06-01 11:32:43 +0000248 efx_reado(efx, &reg, FR_AZ_CS_DEBUG);
Ben Hutchings3df95ce2010-06-02 10:39:56 +0000249 efx->net_dev->dev_id = EFX_OWORD_FIELD(reg, FRF_CZ_CS_PORT_NUM) - 1;
Ben Hutchingsd42a8f42010-06-01 11:32:43 +0000250
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000251 efx_mcdi_init(efx);
252
253 /* Recover from a failed assertion before probing */
254 rc = efx_mcdi_handle_assertion(efx);
255 if (rc)
David S. Miller8decf862011-09-22 03:23:13 -0400256 goto fail1;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000257
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000258 /* Let the BMC know that the driver is now in charge of link and
259 * filter settings. We must do this before we reset the NIC */
260 rc = efx_mcdi_drv_attach(efx, true, &already_attached);
261 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000262 netif_err(efx, probe, efx->net_dev,
263 "Unable to register driver with MCPU\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000264 goto fail2;
265 }
266 if (already_attached)
267 /* Not a fatal error */
Ben Hutchings62776d02010-06-23 11:30:07 +0000268 netif_err(efx, probe, efx->net_dev,
269 "Host already registered with MCPU\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000270
271 /* Now we can reset the NIC */
272 rc = siena_reset_hw(efx, RESET_TYPE_ALL);
273 if (rc) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000274 netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000275 goto fail3;
276 }
277
278 siena_init_wol(efx);
279
280 /* Allocate memory for INT_KER */
281 rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
282 if (rc)
283 goto fail4;
284 BUG_ON(efx->irq_status.dma_addr & 0x0f);
285
Ben Hutchings62776d02010-06-23 11:30:07 +0000286 netif_dbg(efx, probe, efx->net_dev,
287 "INT_KER at %llx (virt %p phys %llx)\n",
288 (unsigned long long)efx->irq_status.dma_addr,
289 efx->irq_status.addr,
290 (unsigned long long)virt_to_phys(efx->irq_status.addr));
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000291
292 /* Read in the non-volatile configuration */
293 rc = siena_probe_nvconfig(efx);
294 if (rc == -EINVAL) {
Ben Hutchings62776d02010-06-23 11:30:07 +0000295 netif_err(efx, probe, efx->net_dev,
296 "NVRAM is invalid therefore using defaults\n");
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000297 efx->phy_type = PHY_TYPE_NONE;
298 efx->mdio.prtad = MDIO_PRTAD_NONE;
299 } else if (rc) {
300 goto fail5;
301 }
302
Ben Hutchings55c5e0f2012-01-06 20:25:39 +0000303 rc = efx_mcdi_mon_probe(efx);
304 if (rc)
305 goto fail5;
306
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000307 return 0;
308
309fail5:
310 efx_nic_free_buffer(efx, &efx->irq_status);
311fail4:
312fail3:
313 efx_mcdi_drv_attach(efx, false, NULL);
314fail2:
315fail1:
316 kfree(efx->nic_data);
317 return rc;
318}
319
320/* This call performs hardware-specific global initialisation, such as
321 * defining the descriptor cache sizes and number of RSS channels.
322 * It does not set up any buffers, descriptor rings or event queues.
323 */
324static int siena_init_nic(struct efx_nic *efx)
325{
326 efx_oword_t temp;
327 int rc;
328
329 /* Recover from a failed assertion post-reset */
330 rc = efx_mcdi_handle_assertion(efx);
331 if (rc)
332 return rc;
333
334 /* Squash TX of packets of 16 bytes or less */
335 efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
336 EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
337 efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
338
339 /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
340 * descriptors (which is bad).
341 */
342 efx_reado(efx, &temp, FR_AZ_TX_CFG);
343 EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
344 EFX_SET_OWORD_FIELD(temp, FRF_CZ_TX_FILTER_EN_BIT, 1);
345 efx_writeo(efx, &temp, FR_AZ_TX_CFG);
346
347 efx_reado(efx, &temp, FR_AZ_RX_CFG);
348 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_DESC_PUSH_EN, 0);
349 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_INGR_EN, 1);
Ben Hutchings477e54e2010-06-25 07:05:56 +0000350 /* Enable hash insertion. This is broken for the 'Falcon' hash
351 * if IPv6 hashing is also enabled, so also select Toeplitz
352 * TCP/IPv4 and IPv4 hashes. */
353 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_INSRT_HDR, 1);
354 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_ALG, 1);
355 EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_IP_HASH, 1);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000356 efx_writeo(efx, &temp, FR_AZ_RX_CFG);
357
Ben Hutchings477e54e2010-06-25 07:05:56 +0000358 /* Set hash key for IPv4 */
359 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
360 efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
361
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000362 /* Enable IPv6 RSS */
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000363 BUILD_BUG_ON(sizeof(efx->rx_hash_key) <
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000364 2 * sizeof(temp) + FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8 ||
365 FRF_CZ_RX_RSS_IPV6_TKEY_HI_LBN != 0);
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000366 memcpy(&temp, efx->rx_hash_key, sizeof(temp));
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000367 efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000368 memcpy(&temp, efx->rx_hash_key + sizeof(temp), sizeof(temp));
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000369 efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
370 EFX_POPULATE_OWORD_2(temp, FRF_CZ_RX_RSS_IPV6_THASH_ENABLE, 1,
371 FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE, 1);
Ben Hutchings5d3a6fc2010-06-25 07:05:43 +0000372 memcpy(&temp, efx->rx_hash_key + 2 * sizeof(temp),
Ben Hutchingsd614cfb2010-04-28 09:29:02 +0000373 FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
374 efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
375
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000376 /* Enable event logging */
377 rc = efx_mcdi_log_ctrl(efx, true, false, 0);
378 if (rc)
379 return rc;
380
381 /* Set destination of both TX and RX Flush events */
382 EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
383 efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
384
385 EFX_POPULATE_OWORD_1(temp, FRF_CZ_USREV_DIS, 1);
386 efx_writeo(efx, &temp, FR_CZ_USR_EV_CFG);
387
388 efx_nic_init_common(efx);
389 return 0;
390}
391
392static void siena_remove_nic(struct efx_nic *efx)
393{
Ben Hutchings55c5e0f2012-01-06 20:25:39 +0000394 efx_mcdi_mon_remove(efx);
395
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000396 efx_nic_free_buffer(efx, &efx->irq_status);
397
398 siena_reset_hw(efx, RESET_TYPE_ALL);
399
400 /* Relinquish the device back to the BMC */
401 if (efx_nic_has_mc(efx))
402 efx_mcdi_drv_attach(efx, false, NULL);
403
404 /* Tear down the private nic state */
David S. Miller8decf862011-09-22 03:23:13 -0400405 kfree(efx->nic_data);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000406 efx->nic_data = NULL;
407}
408
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100409#define STATS_GENERATION_INVALID ((__force __le64)(-1))
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000410
411static int siena_try_update_nic_stats(struct efx_nic *efx)
412{
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100413 __le64 *dma_stats;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000414 struct efx_mac_stats *mac_stats;
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100415 __le64 generation_start, generation_end;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000416
417 mac_stats = &efx->mac_stats;
Joe Perches43d620c2011-06-16 19:08:06 +0000418 dma_stats = efx->stats_buffer.addr;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000419
420 generation_end = dma_stats[MC_CMD_MAC_GENERATION_END];
421 if (generation_end == STATS_GENERATION_INVALID)
422 return 0;
423 rmb();
424
425#define MAC_STAT(M, D) \
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100426 mac_stats->M = le64_to_cpu(dma_stats[MC_CMD_MAC_ ## D])
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000427
428 MAC_STAT(tx_bytes, TX_BYTES);
429 MAC_STAT(tx_bad_bytes, TX_BAD_BYTES);
430 mac_stats->tx_good_bytes = (mac_stats->tx_bytes -
431 mac_stats->tx_bad_bytes);
432 MAC_STAT(tx_packets, TX_PKTS);
433 MAC_STAT(tx_bad, TX_BAD_FCS_PKTS);
434 MAC_STAT(tx_pause, TX_PAUSE_PKTS);
435 MAC_STAT(tx_control, TX_CONTROL_PKTS);
436 MAC_STAT(tx_unicast, TX_UNICAST_PKTS);
437 MAC_STAT(tx_multicast, TX_MULTICAST_PKTS);
438 MAC_STAT(tx_broadcast, TX_BROADCAST_PKTS);
439 MAC_STAT(tx_lt64, TX_LT64_PKTS);
440 MAC_STAT(tx_64, TX_64_PKTS);
441 MAC_STAT(tx_65_to_127, TX_65_TO_127_PKTS);
442 MAC_STAT(tx_128_to_255, TX_128_TO_255_PKTS);
443 MAC_STAT(tx_256_to_511, TX_256_TO_511_PKTS);
444 MAC_STAT(tx_512_to_1023, TX_512_TO_1023_PKTS);
445 MAC_STAT(tx_1024_to_15xx, TX_1024_TO_15XX_PKTS);
446 MAC_STAT(tx_15xx_to_jumbo, TX_15XX_TO_JUMBO_PKTS);
447 MAC_STAT(tx_gtjumbo, TX_GTJUMBO_PKTS);
448 mac_stats->tx_collision = 0;
449 MAC_STAT(tx_single_collision, TX_SINGLE_COLLISION_PKTS);
450 MAC_STAT(tx_multiple_collision, TX_MULTIPLE_COLLISION_PKTS);
451 MAC_STAT(tx_excessive_collision, TX_EXCESSIVE_COLLISION_PKTS);
452 MAC_STAT(tx_deferred, TX_DEFERRED_PKTS);
453 MAC_STAT(tx_late_collision, TX_LATE_COLLISION_PKTS);
454 mac_stats->tx_collision = (mac_stats->tx_single_collision +
455 mac_stats->tx_multiple_collision +
456 mac_stats->tx_excessive_collision +
457 mac_stats->tx_late_collision);
458 MAC_STAT(tx_excessive_deferred, TX_EXCESSIVE_DEFERRED_PKTS);
459 MAC_STAT(tx_non_tcpudp, TX_NON_TCPUDP_PKTS);
460 MAC_STAT(tx_mac_src_error, TX_MAC_SRC_ERR_PKTS);
461 MAC_STAT(tx_ip_src_error, TX_IP_SRC_ERR_PKTS);
462 MAC_STAT(rx_bytes, RX_BYTES);
463 MAC_STAT(rx_bad_bytes, RX_BAD_BYTES);
464 mac_stats->rx_good_bytes = (mac_stats->rx_bytes -
465 mac_stats->rx_bad_bytes);
466 MAC_STAT(rx_packets, RX_PKTS);
467 MAC_STAT(rx_good, RX_GOOD_PKTS);
Ben Hutchings1cdc2cf2010-09-10 06:41:00 +0000468 MAC_STAT(rx_bad, RX_BAD_FCS_PKTS);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000469 MAC_STAT(rx_pause, RX_PAUSE_PKTS);
470 MAC_STAT(rx_control, RX_CONTROL_PKTS);
471 MAC_STAT(rx_unicast, RX_UNICAST_PKTS);
472 MAC_STAT(rx_multicast, RX_MULTICAST_PKTS);
473 MAC_STAT(rx_broadcast, RX_BROADCAST_PKTS);
474 MAC_STAT(rx_lt64, RX_UNDERSIZE_PKTS);
475 MAC_STAT(rx_64, RX_64_PKTS);
476 MAC_STAT(rx_65_to_127, RX_65_TO_127_PKTS);
477 MAC_STAT(rx_128_to_255, RX_128_TO_255_PKTS);
478 MAC_STAT(rx_256_to_511, RX_256_TO_511_PKTS);
479 MAC_STAT(rx_512_to_1023, RX_512_TO_1023_PKTS);
480 MAC_STAT(rx_1024_to_15xx, RX_1024_TO_15XX_PKTS);
481 MAC_STAT(rx_15xx_to_jumbo, RX_15XX_TO_JUMBO_PKTS);
482 MAC_STAT(rx_gtjumbo, RX_GTJUMBO_PKTS);
483 mac_stats->rx_bad_lt64 = 0;
484 mac_stats->rx_bad_64_to_15xx = 0;
485 mac_stats->rx_bad_15xx_to_jumbo = 0;
486 MAC_STAT(rx_bad_gtjumbo, RX_JABBER_PKTS);
487 MAC_STAT(rx_overflow, RX_OVERFLOW_PKTS);
488 mac_stats->rx_missed = 0;
489 MAC_STAT(rx_false_carrier, RX_FALSE_CARRIER_PKTS);
490 MAC_STAT(rx_symbol_error, RX_SYMBOL_ERROR_PKTS);
491 MAC_STAT(rx_align_error, RX_ALIGN_ERROR_PKTS);
492 MAC_STAT(rx_length_error, RX_LENGTH_ERROR_PKTS);
493 MAC_STAT(rx_internal_error, RX_INTERNAL_ERROR_PKTS);
494 mac_stats->rx_good_lt64 = 0;
495
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100496 efx->n_rx_nodesc_drop_cnt =
497 le64_to_cpu(dma_stats[MC_CMD_MAC_RX_NODESC_DROPS]);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000498
499#undef MAC_STAT
500
501 rmb();
502 generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
503 if (generation_end != generation_start)
504 return -EAGAIN;
505
506 return 0;
507}
508
509static void siena_update_nic_stats(struct efx_nic *efx)
510{
Ben Hutchingsaabc5642010-04-28 09:00:35 +0000511 int retry;
512
513 /* If we're unlucky enough to read statistics wduring the DMA, wait
514 * up to 10ms for it to finish (typically takes <500us) */
515 for (retry = 0; retry < 100; ++retry) {
516 if (siena_try_update_nic_stats(efx) == 0)
517 return;
518 udelay(100);
519 }
520
521 /* Use the old values instead */
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000522}
523
524static void siena_start_nic_stats(struct efx_nic *efx)
525{
Steve Hodgsona659b2a2011-06-22 12:11:33 +0100526 __le64 *dma_stats = efx->stats_buffer.addr;
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000527
528 dma_stats[MC_CMD_MAC_GENERATION_END] = STATS_GENERATION_INVALID;
529
530 efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr,
531 MC_CMD_MAC_NSTATS * sizeof(u64), 1, 0);
532}
533
534static void siena_stop_nic_stats(struct efx_nic *efx)
535{
536 efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr, 0, 0, 0);
537}
538
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000539/**************************************************************************
540 *
541 * Wake on LAN
542 *
543 **************************************************************************
544 */
545
546static void siena_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
547{
548 struct siena_nic_data *nic_data = efx->nic_data;
549
550 wol->supported = WAKE_MAGIC;
551 if (nic_data->wol_filter_id != -1)
552 wol->wolopts = WAKE_MAGIC;
553 else
554 wol->wolopts = 0;
555 memset(&wol->sopass, 0, sizeof(wol->sopass));
556}
557
558
559static int siena_set_wol(struct efx_nic *efx, u32 type)
560{
561 struct siena_nic_data *nic_data = efx->nic_data;
562 int rc;
563
564 if (type & ~WAKE_MAGIC)
565 return -EINVAL;
566
567 if (type & WAKE_MAGIC) {
568 if (nic_data->wol_filter_id != -1)
569 efx_mcdi_wol_filter_remove(efx,
570 nic_data->wol_filter_id);
Ben Hutchings02ebc262010-12-02 13:48:20 +0000571 rc = efx_mcdi_wol_filter_set_magic(efx, efx->net_dev->dev_addr,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000572 &nic_data->wol_filter_id);
573 if (rc)
574 goto fail;
575
576 pci_wake_from_d3(efx->pci_dev, true);
577 } else {
578 rc = efx_mcdi_wol_filter_reset(efx);
579 nic_data->wol_filter_id = -1;
580 pci_wake_from_d3(efx->pci_dev, false);
581 if (rc)
582 goto fail;
583 }
584
585 return 0;
586 fail:
Ben Hutchings62776d02010-06-23 11:30:07 +0000587 netif_err(efx, hw, efx->net_dev, "%s failed: type=%d rc=%d\n",
588 __func__, type, rc);
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000589 return rc;
590}
591
592
593static void siena_init_wol(struct efx_nic *efx)
594{
595 struct siena_nic_data *nic_data = efx->nic_data;
596 int rc;
597
598 rc = efx_mcdi_wol_filter_get_magic(efx, &nic_data->wol_filter_id);
599
600 if (rc != 0) {
601 /* If it failed, attempt to get into a synchronised
602 * state with MC by resetting any set WoL filters */
603 efx_mcdi_wol_filter_reset(efx);
604 nic_data->wol_filter_id = -1;
605 } else if (nic_data->wol_filter_id != -1) {
606 pci_wake_from_d3(efx->pci_dev, true);
607 }
608}
609
610
611/**************************************************************************
612 *
613 * Revision-dependent attributes used by efx.c and nic.c
614 *
615 **************************************************************************
616 */
617
stephen hemminger6c8c2512011-04-14 05:50:12 +0000618const struct efx_nic_type siena_a0_nic_type = {
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000619 .probe = siena_probe_nic,
620 .remove = siena_remove_nic,
621 .init = siena_init_nic,
622 .fini = efx_port_dummy_op_void,
623 .monitor = NULL,
Ben Hutchings0e2a9c72011-06-24 20:50:07 +0100624 .map_reset_reason = siena_map_reset_reason,
625 .map_reset_flags = siena_map_reset_flags,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000626 .reset = siena_reset_hw,
627 .probe_port = siena_probe_port,
628 .remove_port = siena_remove_port,
629 .prepare_flush = efx_port_dummy_op_void,
630 .update_stats = siena_update_nic_stats,
631 .start_stats = siena_start_nic_stats,
632 .stop_stats = siena_stop_nic_stats,
633 .set_id_led = efx_mcdi_set_id_led,
634 .push_irq_moderation = siena_push_irq_moderation,
Ben Hutchings710b2082011-09-03 00:15:00 +0100635 .reconfigure_mac = efx_mcdi_mac_reconfigure,
636 .check_mac_fault = efx_mcdi_mac_check_fault,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000637 .reconfigure_port = efx_mcdi_phy_reconfigure,
638 .get_wol = siena_get_wol,
639 .set_wol = siena_set_wol,
640 .resume_wol = siena_init_wol,
641 .test_registers = siena_test_registers,
Ben Hutchings2e803402010-02-03 09:31:01 +0000642 .test_nvram = efx_mcdi_nvram_test_all,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000643
644 .revision = EFX_REV_SIENA_A0,
David S. Miller8decf862011-09-22 03:23:13 -0400645 .mem_map_size = (FR_CZ_MC_TREG_SMEM +
646 FR_CZ_MC_TREG_SMEM_STEP * FR_CZ_MC_TREG_SMEM_ROWS),
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000647 .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
648 .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
649 .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
650 .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
651 .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
652 .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000653 .rx_buffer_hash_size = 0x10,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000654 .rx_buffer_padding = 0,
655 .max_interrupt_mode = EFX_INT_MODE_MSIX,
656 .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
657 * interrupt handler only supports 32
658 * channels */
Ben Hutchingscc180b62011-12-08 19:51:47 +0000659 .timer_period_max = 1 << FRF_CZ_TC_TIMER_VAL_WIDTH,
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000660 .tx_dc_base = 0x88000,
661 .rx_dc_base = 0x68000,
Ben Hutchings39c9cf02010-06-23 11:31:28 +0000662 .offload_features = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Ben Hutchingsb4187e42010-09-20 08:43:42 +0000663 NETIF_F_RXHASH | NETIF_F_NTUPLE),
Ben Hutchingsafd4aea2009-11-29 15:15:25 +0000664};