blob: 0302a9f3e674b10a3f53b0bc62e678d8a62d4b6f [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/console.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020030#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
Dave Airlie28d52042009-09-21 14:33:58 +100033#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100034#include <linux/vga_switcheroo.h>
Matthew Garrettbcc65fd2011-08-08 16:21:16 +000035#include <linux/efi.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020036#include "radeon_reg.h"
37#include "radeon.h"
Jerome Glisse771fe6b2009-06-05 14:42:42 +020038#include "atom.h"
39
Jerome Glisse1b5331d2010-04-12 20:21:53 +000040static const char radeon_family_name[][16] = {
41 "R100",
42 "RV100",
43 "RS100",
44 "RV200",
45 "RS200",
46 "R200",
47 "RV250",
48 "RS300",
49 "RV280",
50 "R300",
51 "R350",
52 "RV350",
53 "RV380",
54 "R420",
55 "R423",
56 "RV410",
57 "RS400",
58 "RS480",
59 "RS600",
60 "RS690",
61 "RS740",
62 "RV515",
63 "R520",
64 "RV530",
65 "RV560",
66 "RV570",
67 "R580",
68 "R600",
69 "RV610",
70 "RV630",
71 "RV670",
72 "RV620",
73 "RV635",
74 "RS780",
75 "RS880",
76 "RV770",
77 "RV730",
78 "RV710",
79 "RV740",
80 "CEDAR",
81 "REDWOOD",
82 "JUNIPER",
83 "CYPRESS",
84 "HEMLOCK",
Alex Deucherb08ebe72010-12-03 15:34:16 -050085 "PALM",
Alex Deucher4df64e62011-05-31 15:42:46 -040086 "SUMO",
87 "SUMO2",
Alex Deucher1fe18302011-01-06 21:19:12 -050088 "BARTS",
89 "TURKS",
90 "CAICOS",
Alex Deucherb7cfc9f2011-03-02 20:07:27 -050091 "CAYMAN",
Alex Deucher8848f752012-03-20 17:18:28 -040092 "ARUBA",
Alex Deuchercb28bb32012-03-20 17:17:59 -040093 "TAHITI",
94 "PITCAIRN",
95 "VERDE",
Jerome Glisse1b5331d2010-04-12 20:21:53 +000096 "LAST",
97};
98
Jerome Glisse771fe6b2009-06-05 14:42:42 +020099/*
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200100 * Clear GPU surface registers.
101 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000102void radeon_surface_init(struct radeon_device *rdev)
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200103{
104 /* FIXME: check this out */
105 if (rdev->family < CHIP_R600) {
106 int i;
107
Dave Airlie550e2d92009-12-09 14:15:38 +1000108 for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
109 if (rdev->surface_regs[i].bo)
110 radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
111 else
112 radeon_clear_surface_reg(rdev, i);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200113 }
Dave Airliee024e112009-06-24 09:48:08 +1000114 /* enable surfaces */
115 WREG32(RADEON_SURFACE_CNTL, 0);
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200116 }
117}
118
119/*
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200120 * GPU scratch registers helpers function.
121 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000122void radeon_scratch_init(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200123{
124 int i;
125
126 /* FIXME: check this out */
127 if (rdev->family < CHIP_R300) {
128 rdev->scratch.num_reg = 5;
129 } else {
130 rdev->scratch.num_reg = 7;
131 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400132 rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200133 for (i = 0; i < rdev->scratch.num_reg; i++) {
134 rdev->scratch.free[i] = true;
Alex Deucher724c80e2010-08-27 18:25:25 -0400135 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200136 }
137}
138
139int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
140{
141 int i;
142
143 for (i = 0; i < rdev->scratch.num_reg; i++) {
144 if (rdev->scratch.free[i]) {
145 rdev->scratch.free[i] = false;
146 *reg = rdev->scratch.reg[i];
147 return 0;
148 }
149 }
150 return -EINVAL;
151}
152
153void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
154{
155 int i;
156
157 for (i = 0; i < rdev->scratch.num_reg; i++) {
158 if (rdev->scratch.reg[i] == reg) {
159 rdev->scratch.free[i] = true;
160 return;
161 }
162 }
163}
164
Alex Deucher724c80e2010-08-27 18:25:25 -0400165void radeon_wb_disable(struct radeon_device *rdev)
166{
167 int r;
168
169 if (rdev->wb.wb_obj) {
170 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
171 if (unlikely(r != 0))
172 return;
173 radeon_bo_kunmap(rdev->wb.wb_obj);
174 radeon_bo_unpin(rdev->wb.wb_obj);
175 radeon_bo_unreserve(rdev->wb.wb_obj);
176 }
177 rdev->wb.enabled = false;
178}
179
180void radeon_wb_fini(struct radeon_device *rdev)
181{
182 radeon_wb_disable(rdev);
183 if (rdev->wb.wb_obj) {
184 radeon_bo_unref(&rdev->wb.wb_obj);
185 rdev->wb.wb = NULL;
186 rdev->wb.wb_obj = NULL;
187 }
188}
189
190int radeon_wb_init(struct radeon_device *rdev)
191{
192 int r;
193
194 if (rdev->wb.wb_obj == NULL) {
Daniel Vetter441921d2011-02-18 17:59:16 +0100195 r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
Alex Deucher40f5cf92012-05-10 18:33:13 -0400196 RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
Alex Deucher724c80e2010-08-27 18:25:25 -0400197 if (r) {
198 dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
199 return r;
200 }
201 }
202 r = radeon_bo_reserve(rdev->wb.wb_obj, false);
203 if (unlikely(r != 0)) {
204 radeon_wb_fini(rdev);
205 return r;
206 }
207 r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
208 &rdev->wb.gpu_addr);
209 if (r) {
210 radeon_bo_unreserve(rdev->wb.wb_obj);
211 dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
212 radeon_wb_fini(rdev);
213 return r;
214 }
215 r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
216 radeon_bo_unreserve(rdev->wb.wb_obj);
217 if (r) {
218 dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
219 radeon_wb_fini(rdev);
220 return r;
221 }
222
Alex Deuchere6ba7592011-06-13 22:02:51 +0000223 /* clear wb memory */
224 memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
Alex Deucherd0f8a852010-09-04 05:04:34 -0400225 /* disable event_write fences */
226 rdev->wb.use_event = false;
Alex Deucher724c80e2010-08-27 18:25:25 -0400227 /* disabled via module param */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200228 if (radeon_no_wb == 1) {
Alex Deucher724c80e2010-08-27 18:25:25 -0400229 rdev->wb.enabled = false;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200230 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400231 if (rdev->flags & RADEON_IS_AGP) {
Alex Deucher28eebb72012-01-03 09:48:38 -0500232 /* often unreliable on AGP */
233 rdev->wb.enabled = false;
234 } else if (rdev->family < CHIP_R300) {
235 /* often unreliable on pre-r300 */
Alex Deucher724c80e2010-08-27 18:25:25 -0400236 rdev->wb.enabled = false;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400237 } else {
Alex Deucher724c80e2010-08-27 18:25:25 -0400238 rdev->wb.enabled = true;
Alex Deucherd0f8a852010-09-04 05:04:34 -0400239 /* event_write fences are only available on r600+ */
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200240 if (rdev->family >= CHIP_R600) {
Alex Deucherd0f8a852010-09-04 05:04:34 -0400241 rdev->wb.use_event = true;
Jerome Glisse3b7a2b22012-05-09 15:34:47 +0200242 }
Alex Deucherd0f8a852010-09-04 05:04:34 -0400243 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400244 }
Alex Deucherc994ead2012-05-03 17:06:28 -0400245 /* always use writeback/events on NI, APUs */
246 if (rdev->family >= CHIP_PALM) {
Alex Deucher7d527852011-01-06 21:19:27 -0500247 rdev->wb.enabled = true;
248 rdev->wb.use_event = true;
249 }
Alex Deucher724c80e2010-08-27 18:25:25 -0400250
251 dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
252
253 return 0;
254}
255
Jerome Glissed594e462010-02-17 21:54:29 +0000256/**
257 * radeon_vram_location - try to find VRAM location
258 * @rdev: radeon device structure holding all necessary informations
259 * @mc: memory controller structure holding memory informations
260 * @base: base address at which to put VRAM
261 *
262 * Function will place try to place VRAM at base address provided
263 * as parameter (which is so far either PCI aperture address or
264 * for IGP TOM base address).
265 *
266 * If there is not enough space to fit the unvisible VRAM in the 32bits
267 * address space then we limit the VRAM size to the aperture.
268 *
269 * If we are using AGP and if the AGP aperture doesn't allow us to have
270 * room for all the VRAM than we restrict the VRAM to the PCI aperture
271 * size and print a warning.
272 *
273 * This function will never fails, worst case are limiting VRAM.
274 *
275 * Note: GTT start, end, size should be initialized before calling this
276 * function on AGP platform.
277 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300278 * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
Jerome Glissed594e462010-02-17 21:54:29 +0000279 * this shouldn't be a problem as we are using the PCI aperture as a reference.
280 * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
281 * not IGP.
282 *
283 * Note: we use mc_vram_size as on some board we need to program the mc to
284 * cover the whole aperture even if VRAM size is inferior to aperture size
285 * Novell bug 204882 + along with lots of ubuntu ones
286 *
287 * Note: when limiting vram it's safe to overwritte real_vram_size because
288 * we are not in case where real_vram_size is inferior to mc_vram_size (ie
289 * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
290 * ones)
291 *
292 * Note: IGP TOM addr should be the same as the aperture addr, we don't
293 * explicitly check for that thought.
294 *
295 * FIXME: when reducing VRAM size align new size on power of 2.
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296 */
Jerome Glissed594e462010-02-17 21:54:29 +0000297void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200298{
Jerome Glissed594e462010-02-17 21:54:29 +0000299 mc->vram_start = base;
300 if (mc->mc_vram_size > (0xFFFFFFFF - base + 1)) {
301 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
302 mc->real_vram_size = mc->aper_size;
303 mc->mc_vram_size = mc->aper_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200304 }
Jerome Glissed594e462010-02-17 21:54:29 +0000305 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Jerome Glisse2cbeb4e2010-08-16 11:54:36 -0400306 if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
Jerome Glissed594e462010-02-17 21:54:29 +0000307 dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
308 mc->real_vram_size = mc->aper_size;
309 mc->mc_vram_size = mc->aper_size;
310 }
311 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
Michel Dänzerba95c452011-08-19 15:24:18 +0000312 if (radeon_vram_limit && radeon_vram_limit < mc->real_vram_size)
313 mc->real_vram_size = radeon_vram_limit;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500314 dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000315 mc->mc_vram_size >> 20, mc->vram_start,
316 mc->vram_end, mc->real_vram_size >> 20);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200317}
318
Jerome Glissed594e462010-02-17 21:54:29 +0000319/**
320 * radeon_gtt_location - try to find GTT location
321 * @rdev: radeon device structure holding all necessary informations
322 * @mc: memory controller structure holding memory informations
323 *
324 * Function will place try to place GTT before or after VRAM.
325 *
326 * If GTT size is bigger than space left then we ajust GTT size.
327 * Thus function will never fails.
328 *
329 * FIXME: when reducing GTT size align new size on power of 2.
330 */
331void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
332{
333 u64 size_af, size_bf;
334
Alex Deucher8d369bb2010-07-15 10:51:10 -0400335 size_af = ((0xFFFFFFFF - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
336 size_bf = mc->vram_start & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000337 if (size_bf > size_af) {
338 if (mc->gtt_size > size_bf) {
339 dev_warn(rdev->dev, "limiting GTT\n");
340 mc->gtt_size = size_bf;
341 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400342 mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
Jerome Glissed594e462010-02-17 21:54:29 +0000343 } else {
344 if (mc->gtt_size > size_af) {
345 dev_warn(rdev->dev, "limiting GTT\n");
346 mc->gtt_size = size_af;
347 }
Alex Deucher8d369bb2010-07-15 10:51:10 -0400348 mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
Jerome Glissed594e462010-02-17 21:54:29 +0000349 }
350 mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
Alex Deucherdd7cc552010-12-03 14:37:21 -0500351 dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
Jerome Glissed594e462010-02-17 21:54:29 +0000352 mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
353}
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200354
355/*
356 * GPU helpers function.
357 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200358bool radeon_card_posted(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200359{
360 uint32_t reg;
361
Matthew Garrettbcc65fd2011-08-08 16:21:16 +0000362 if (efi_enabled && rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
363 return false;
364
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200365 /* first check CRTCs */
Alex Deucher18007402010-11-22 17:56:28 -0500366 if (ASIC_IS_DCE41(rdev)) {
367 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
368 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
369 if (reg & EVERGREEN_CRTC_MASTER_EN)
370 return true;
371 } else if (ASIC_IS_DCE4(rdev)) {
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500372 reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
373 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
374 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
375 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
376 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
377 RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
378 if (reg & EVERGREEN_CRTC_MASTER_EN)
379 return true;
380 } else if (ASIC_IS_AVIVO(rdev)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200381 reg = RREG32(AVIVO_D1CRTC_CONTROL) |
382 RREG32(AVIVO_D2CRTC_CONTROL);
383 if (reg & AVIVO_CRTC_EN) {
384 return true;
385 }
386 } else {
387 reg = RREG32(RADEON_CRTC_GEN_CNTL) |
388 RREG32(RADEON_CRTC2_GEN_CNTL);
389 if (reg & RADEON_CRTC_EN) {
390 return true;
391 }
392 }
393
394 /* then check MEM_SIZE, in case the crtcs are off */
395 if (rdev->family >= CHIP_R600)
396 reg = RREG32(R600_CONFIG_MEMSIZE);
397 else
398 reg = RREG32(RADEON_CONFIG_MEMSIZE);
399
400 if (reg)
401 return true;
402
403 return false;
404
405}
406
Alex Deucherf47299c2010-03-16 20:54:38 -0400407void radeon_update_bandwidth_info(struct radeon_device *rdev)
408{
409 fixed20_12 a;
Alex Deucher88072862010-08-10 12:33:20 -0400410 u32 sclk = rdev->pm.current_sclk;
411 u32 mclk = rdev->pm.current_mclk;
412
413 /* sclk/mclk in Mhz */
414 a.full = dfixed_const(100);
415 rdev->pm.sclk.full = dfixed_const(sclk);
416 rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
417 rdev->pm.mclk.full = dfixed_const(mclk);
418 rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400419
420 if (rdev->flags & RADEON_IS_IGP) {
Ben Skeggs68adac52010-04-28 11:46:42 +1000421 a.full = dfixed_const(16);
Alex Deucherf47299c2010-03-16 20:54:38 -0400422 /* core_bandwidth = sclk(Mhz) * 16 */
Ben Skeggs68adac52010-04-28 11:46:42 +1000423 rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
Alex Deucherf47299c2010-03-16 20:54:38 -0400424 }
425}
426
Dave Airlie72542d72009-12-01 14:06:31 +1000427bool radeon_boot_test_post_card(struct radeon_device *rdev)
428{
429 if (radeon_card_posted(rdev))
430 return true;
431
432 if (rdev->bios) {
433 DRM_INFO("GPU not posted. posting now...\n");
434 if (rdev->is_atom_bios)
435 atom_asic_init(rdev->mode_info.atom_context);
436 else
437 radeon_combios_asic_init(rdev->ddev);
438 return true;
439 } else {
440 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
441 return false;
442 }
443}
444
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000445int radeon_dummy_page_init(struct radeon_device *rdev)
446{
Dave Airlie82568562010-02-05 16:00:07 +1000447 if (rdev->dummy_page.page)
448 return 0;
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000449 rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
450 if (rdev->dummy_page.page == NULL)
451 return -ENOMEM;
452 rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
453 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
Benjamin Herrenschmidta30f6fb72010-08-10 14:48:58 +1000454 if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
455 dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000456 __free_page(rdev->dummy_page.page);
457 rdev->dummy_page.page = NULL;
458 return -ENOMEM;
459 }
460 return 0;
461}
462
463void radeon_dummy_page_fini(struct radeon_device *rdev)
464{
465 if (rdev->dummy_page.page == NULL)
466 return;
467 pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
468 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
469 __free_page(rdev->dummy_page.page);
470 rdev->dummy_page.page = NULL;
471}
472
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200473
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200474/* ATOM accessor methods */
475static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
476{
477 struct radeon_device *rdev = info->dev->dev_private;
478 uint32_t r;
479
480 r = rdev->pll_rreg(rdev, reg);
481 return r;
482}
483
484static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
485{
486 struct radeon_device *rdev = info->dev->dev_private;
487
488 rdev->pll_wreg(rdev, reg, val);
489}
490
491static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
492{
493 struct radeon_device *rdev = info->dev->dev_private;
494 uint32_t r;
495
496 r = rdev->mc_rreg(rdev, reg);
497 return r;
498}
499
500static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
501{
502 struct radeon_device *rdev = info->dev->dev_private;
503
504 rdev->mc_wreg(rdev, reg, val);
505}
506
507static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
508{
509 struct radeon_device *rdev = info->dev->dev_private;
510
511 WREG32(reg*4, val);
512}
513
514static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
515{
516 struct radeon_device *rdev = info->dev->dev_private;
517 uint32_t r;
518
519 r = RREG32(reg*4);
520 return r;
521}
522
Alex Deucher351a52a2010-06-30 11:52:50 -0400523static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
524{
525 struct radeon_device *rdev = info->dev->dev_private;
526
527 WREG32_IO(reg*4, val);
528}
529
530static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
531{
532 struct radeon_device *rdev = info->dev->dev_private;
533 uint32_t r;
534
535 r = RREG32_IO(reg*4);
536 return r;
537}
538
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200539int radeon_atombios_init(struct radeon_device *rdev)
540{
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400541 struct card_info *atom_card_info =
542 kzalloc(sizeof(struct card_info), GFP_KERNEL);
543
544 if (!atom_card_info)
545 return -ENOMEM;
546
547 rdev->mode_info.atom_card_info = atom_card_info;
548 atom_card_info->dev = rdev->ddev;
549 atom_card_info->reg_read = cail_reg_read;
550 atom_card_info->reg_write = cail_reg_write;
Alex Deucher351a52a2010-06-30 11:52:50 -0400551 /* needed for iio ops */
552 if (rdev->rio_mem) {
553 atom_card_info->ioreg_read = cail_ioreg_read;
554 atom_card_info->ioreg_write = cail_ioreg_write;
555 } else {
556 DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
557 atom_card_info->ioreg_read = cail_reg_read;
558 atom_card_info->ioreg_write = cail_reg_write;
559 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400560 atom_card_info->mc_read = cail_mc_read;
561 atom_card_info->mc_write = cail_mc_write;
562 atom_card_info->pll_read = cail_pll_read;
563 atom_card_info->pll_write = cail_pll_write;
564
565 rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
Rafał Miłeckic31ad972009-12-17 00:00:46 +0100566 mutex_init(&rdev->mode_info.atom_context->mutex);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200567 radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
Dave Airlied904ef92009-11-17 06:29:46 +1000568 atom_allocate_fb_scratch(rdev->mode_info.atom_context);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200569 return 0;
570}
571
572void radeon_atombios_fini(struct radeon_device *rdev)
573{
Jerome Glisse4a04a842009-12-09 17:39:16 +0100574 if (rdev->mode_info.atom_context) {
575 kfree(rdev->mode_info.atom_context->scratch);
576 kfree(rdev->mode_info.atom_context);
577 }
Mathias Fröhlich61c4b242009-10-27 15:08:01 -0400578 kfree(rdev->mode_info.atom_card_info);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200579}
580
581int radeon_combios_init(struct radeon_device *rdev)
582{
583 radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
584 return 0;
585}
586
587void radeon_combios_fini(struct radeon_device *rdev)
588{
589}
590
Dave Airlie28d52042009-09-21 14:33:58 +1000591/* if we get transitioned to only one device, tak VGA back */
592static unsigned int radeon_vga_set_decode(void *cookie, bool state)
593{
594 struct radeon_device *rdev = cookie;
Dave Airlie28d52042009-09-21 14:33:58 +1000595 radeon_vga_set_state(rdev, state);
596 if (state)
597 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
598 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
599 else
600 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
601}
Dave Airliec1176d62009-10-08 14:03:05 +1000602
Jerome Glisse36421332009-12-11 21:18:34 +0100603void radeon_check_arguments(struct radeon_device *rdev)
604{
605 /* vramlimit must be a power of two */
606 switch (radeon_vram_limit) {
607 case 0:
608 case 4:
609 case 8:
610 case 16:
611 case 32:
612 case 64:
613 case 128:
614 case 256:
615 case 512:
616 case 1024:
617 case 2048:
618 case 4096:
619 break;
620 default:
621 dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
622 radeon_vram_limit);
623 radeon_vram_limit = 0;
624 break;
625 }
626 radeon_vram_limit = radeon_vram_limit << 20;
627 /* gtt size must be power of two and greater or equal to 32M */
628 switch (radeon_gart_size) {
629 case 4:
630 case 8:
631 case 16:
632 dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
633 radeon_gart_size);
634 radeon_gart_size = 512;
635 break;
636 case 32:
637 case 64:
638 case 128:
639 case 256:
640 case 512:
641 case 1024:
642 case 2048:
643 case 4096:
644 break;
645 default:
646 dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
647 radeon_gart_size);
648 radeon_gart_size = 512;
649 break;
650 }
651 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
652 /* AGP mode can only be -1, 1, 2, 4, 8 */
653 switch (radeon_agpmode) {
654 case -1:
655 case 0:
656 case 1:
657 case 2:
658 case 4:
659 case 8:
660 break;
661 default:
662 dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
663 "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
664 radeon_agpmode = 0;
665 break;
666 }
667}
668
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000669static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
670{
671 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000672 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
673 if (state == VGA_SWITCHEROO_ON) {
674 printk(KERN_INFO "radeon: switched on\n");
675 /* don't suspend or resume card normally */
Dave Airlie5bcf7192010-12-07 09:20:40 +1000676 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000677 radeon_resume_kms(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000678 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airliefbf81762010-06-01 09:09:06 +1000679 drm_kms_helper_poll_enable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000680 } else {
681 printk(KERN_INFO "radeon: switched off\n");
Dave Airliefbf81762010-06-01 09:09:06 +1000682 drm_kms_helper_poll_disable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000683 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000684 radeon_suspend_kms(dev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000685 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000686 }
687}
688
689static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
690{
691 struct drm_device *dev = pci_get_drvdata(pdev);
692 bool can_switch;
693
694 spin_lock(&dev->count_lock);
695 can_switch = (dev->open_count == 0);
696 spin_unlock(&dev->count_lock);
697 return can_switch;
698}
699
Takashi Iwai26ec6852012-05-11 07:51:17 +0200700static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
701 .set_gpu_state = radeon_switcheroo_set_state,
702 .reprobe = NULL,
703 .can_switch = radeon_switcheroo_can_switch,
704};
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000705
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200706int radeon_device_init(struct radeon_device *rdev,
707 struct drm_device *ddev,
708 struct pci_dev *pdev,
709 uint32_t flags)
710{
Alex Deucher351a52a2010-06-30 11:52:50 -0400711 int r, i;
Dave Airliead49f502009-07-10 22:36:26 +1000712 int dma_bits;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200713
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200714 rdev->shutdown = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200715 rdev->dev = &pdev->dev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200716 rdev->ddev = ddev;
717 rdev->pdev = pdev;
718 rdev->flags = flags;
719 rdev->family = flags & RADEON_FAMILY_MASK;
720 rdev->is_atom_bios = false;
721 rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
722 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
Jerome Glisse733289c2009-09-16 15:24:21 +0200723 rdev->accel_working = false;
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000724
Thomas Reimd522d9c2011-07-29 14:28:59 +0000725 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
726 radeon_family_name[rdev->family], pdev->vendor, pdev->device,
727 pdev->subsystem_vendor, pdev->subsystem_device);
Jerome Glisse1b5331d2010-04-12 20:21:53 +0000728
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200729 /* mutex initialization are all done here so we
730 * can recall function without having locking issues */
Christian Königd6999bc2012-05-09 15:34:45 +0200731 mutex_init(&rdev->ring_lock);
Alex Deucher40bacf12009-12-23 03:23:21 -0500732 mutex_init(&rdev->dc_hw_i2c_mutex);
Christian Koenigc20dc362012-05-16 21:45:24 +0200733 atomic_set(&rdev->ih.lock, 0);
Jerome Glisse4c788672009-11-20 14:29:23 +0100734 mutex_init(&rdev->gem.mutex);
Rafał Miłeckic913e232009-12-22 23:02:16 +0100735 mutex_init(&rdev->pm.mutex);
Christian Königdb7fce32012-05-11 14:57:18 +0200736 init_rwsem(&rdev->pm.mclk_lock);
Jerome Glissedee53e72012-07-02 12:45:19 -0400737 init_rwsem(&rdev->exclusive_lock);
Rafał Miłecki73a6d3f2010-01-08 00:22:47 +0100738 init_waitqueue_head(&rdev->irq.vblank_queue);
Alex Deucher2031f772010-04-22 12:52:11 -0400739 init_waitqueue_head(&rdev->irq.idle_queue);
Alex Deucher1b9c3dd2012-05-10 13:00:06 -0400740 r = radeon_gem_init(rdev);
741 if (r)
742 return r;
Jerome Glisse721604a2012-01-05 22:11:05 -0500743 /* initialize vm here */
Christian König36ff39c2012-05-09 10:07:08 +0200744 mutex_init(&rdev->vm_manager.lock);
Jerome Glisse721604a2012-01-05 22:11:05 -0500745 rdev->vm_manager.use_bitmap = 1;
746 rdev->vm_manager.max_pfn = 1 << 20;
747 INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200748
Jerome Glisse4aac0472009-09-14 18:29:49 +0200749 /* Set asic functions */
750 r = radeon_asic_init(rdev);
Jerome Glisse36421332009-12-11 21:18:34 +0100751 if (r)
Jerome Glisse4aac0472009-09-14 18:29:49 +0200752 return r;
Jerome Glisse36421332009-12-11 21:18:34 +0100753 radeon_check_arguments(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200754
Alex Deucherf95df9c2010-03-21 14:02:25 -0400755 /* all of the newer IGP chips have an internal gart
756 * However some rs4xx report as AGP, so remove that here.
757 */
758 if ((rdev->family >= CHIP_RS400) &&
759 (rdev->flags & RADEON_IS_IGP)) {
760 rdev->flags &= ~RADEON_IS_AGP;
761 }
762
Jerome Glisse30256a32009-11-30 17:47:59 +0100763 if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
Jerome Glisseb574f252009-10-06 19:04:29 +0200764 radeon_agp_disable(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200765 }
766
Dave Airliead49f502009-07-10 22:36:26 +1000767 /* set DMA mask + need_dma32 flags.
768 * PCIE - can handle 40-bits.
Alex Deucher005a83f2011-10-05 10:02:57 -0400769 * IGP - can handle 40-bits
Dave Airliead49f502009-07-10 22:36:26 +1000770 * AGP - generally dma32 is safest
Alex Deucher005a83f2011-10-05 10:02:57 -0400771 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
Dave Airliead49f502009-07-10 22:36:26 +1000772 */
773 rdev->need_dma32 = false;
774 if (rdev->flags & RADEON_IS_AGP)
775 rdev->need_dma32 = true;
Alex Deucher005a83f2011-10-05 10:02:57 -0400776 if ((rdev->flags & RADEON_IS_PCI) &&
777 (rdev->family < CHIP_RS400))
Dave Airliead49f502009-07-10 22:36:26 +1000778 rdev->need_dma32 = true;
779
780 dma_bits = rdev->need_dma32 ? 32 : 40;
781 r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200782 if (r) {
Daniel Haid62fff812011-06-08 20:04:45 +1000783 rdev->need_dma32 = true;
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400784 dma_bits = 32;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200785 printk(KERN_WARNING "radeon: No suitable DMA available.\n");
786 }
Konrad Rzeszutek Wilkc52494f2011-10-17 17:15:08 -0400787 r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
788 if (r) {
789 pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
790 printk(KERN_WARNING "radeon: No coherent DMA available.\n");
791 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200792
793 /* Registers mapping */
794 /* TODO: block userspace mapping of io register */
Jordan Crouse01d73a62010-05-27 13:40:24 -0600795 rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
796 rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200797 rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
798 if (rdev->rmmio == NULL) {
799 return -ENOMEM;
800 }
801 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
802 DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
803
Alex Deucher351a52a2010-06-30 11:52:50 -0400804 /* io port mapping */
805 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
806 if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
807 rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
808 rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
809 break;
810 }
811 }
812 if (rdev->rio_mem == NULL)
813 DRM_ERROR("Unable to find PCI I/O BAR\n");
814
Dave Airlie28d52042009-09-21 14:33:58 +1000815 /* if we have > 1 VGA cards, then disable the radeon VGA resources */
Dave Airlie93239ea2009-10-28 11:09:58 +1000816 /* this will fail for cards that aren't VGA class devices, just
817 * ignore it */
818 vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
Takashi Iwai26ec6852012-05-11 07:51:17 +0200819 vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
Dave Airlie28d52042009-09-21 14:33:58 +1000820
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000821 r = radeon_init(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200822 if (r)
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000823 return r;
Michel Dänzerb1e3a6d2009-06-23 16:12:54 +0200824
Christian König04eb2202012-07-07 12:47:58 +0200825 r = radeon_ib_ring_tests(rdev);
826 if (r)
827 DRM_ERROR("ib ring test failed (%d).\n", r);
828
Jerome Glisseb574f252009-10-06 19:04:29 +0200829 if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
830 /* Acceleration not working on AGP card try again
831 * with fallback to PCI or PCIE GART
832 */
Jerome Glissea2d07b72010-03-09 14:45:11 +0000833 radeon_asic_reset(rdev);
Jerome Glisseb574f252009-10-06 19:04:29 +0200834 radeon_fini(rdev);
835 radeon_agp_disable(rdev);
836 r = radeon_init(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200837 if (r)
838 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200839 }
Christian König60a7e392011-09-27 12:31:00 +0200840 if ((radeon_testing & 1)) {
Michel Dänzerecc0b322009-07-21 11:23:57 +0200841 radeon_test_moves(rdev);
842 }
Christian König60a7e392011-09-27 12:31:00 +0200843 if ((radeon_testing & 2)) {
844 radeon_test_syncing(rdev);
845 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846 if (radeon_benchmarking) {
Ilija Hadzic638dd7d2011-10-12 23:29:39 -0400847 radeon_benchmark(rdev, radeon_benchmarking);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200848 }
Jerome Glisse6cf8a3f2009-09-10 21:46:48 +0200849 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200850}
851
Christian König4d8bf9a2011-10-24 14:54:54 +0200852static void radeon_debugfs_remove_files(struct radeon_device *rdev);
853
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200854void radeon_device_fini(struct radeon_device *rdev)
855{
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200856 DRM_INFO("radeon: finishing device.\n");
857 rdev->shutdown = true;
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000858 /* evict vram memory */
859 radeon_bo_evict_vram(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200860 radeon_fini(rdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000861 vga_switcheroo_unregister_client(rdev->pdev);
Dave Airliec1176d62009-10-08 14:03:05 +1000862 vga_client_register(rdev->pdev, NULL, NULL, NULL);
Alex Deuchere0a2ca72010-07-08 12:24:52 -0400863 if (rdev->rio_mem)
864 pci_iounmap(rdev->pdev, rdev->rio_mem);
Alex Deucher351a52a2010-06-30 11:52:50 -0400865 rdev->rio_mem = NULL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866 iounmap(rdev->rmmio);
867 rdev->rmmio = NULL;
Christian König4d8bf9a2011-10-24 14:54:54 +0200868 radeon_debugfs_remove_files(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200869}
870
871
872/*
873 * Suspend & resume.
874 */
875int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
876{
Darren Jenkins875c1862009-12-30 12:18:30 +1100877 struct radeon_device *rdev;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200878 struct drm_crtc *crtc;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400879 struct drm_connector *connector;
Alex Deucher74652802011-08-25 13:39:48 -0400880 int i, r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200881
Darren Jenkins875c1862009-12-30 12:18:30 +1100882 if (dev == NULL || dev->dev_private == NULL) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200883 return -ENODEV;
884 }
885 if (state.event == PM_EVENT_PRETHAW) {
886 return 0;
887 }
Darren Jenkins875c1862009-12-30 12:18:30 +1100888 rdev = dev->dev_private;
889
Dave Airlie5bcf7192010-12-07 09:20:40 +1000890 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000891 return 0;
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400892
Seth Forshee86698c22012-01-31 19:06:25 -0600893 drm_kms_helper_poll_disable(dev);
894
Alex Deucherd8dcaa12010-06-02 12:08:41 -0400895 /* turn off display hw */
896 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
897 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
898 }
899
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200900 /* unpin the front buffers */
901 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
902 struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
Jerome Glisse4c788672009-11-20 14:29:23 +0100903 struct radeon_bo *robj;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200904
905 if (rfb == NULL || rfb->obj == NULL) {
906 continue;
907 }
Daniel Vetter7e4d15d2011-02-18 17:59:17 +0100908 robj = gem_to_radeon_bo(rfb->obj);
Dave Airlie38651672010-03-30 05:34:13 +0000909 /* don't unpin kernel fb objects */
910 if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100911 r = radeon_bo_reserve(robj, false);
Dave Airlie38651672010-03-30 05:34:13 +0000912 if (r == 0) {
Jerome Glisse4c788672009-11-20 14:29:23 +0100913 radeon_bo_unpin(robj);
914 radeon_bo_unreserve(robj);
915 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200916 }
917 }
918 /* evict vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100919 radeon_bo_evict_vram(rdev);
Christian König8a47cc92012-05-09 15:34:48 +0200920
921 mutex_lock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200922 /* wait for gpu to finish processing current batch */
Alex Deucher74652802011-08-25 13:39:48 -0400923 for (i = 0; i < RADEON_NUM_RINGS; i++)
Christian König8a47cc92012-05-09 15:34:48 +0200924 radeon_fence_wait_empty_locked(rdev, i);
925 mutex_unlock(&rdev->ring_lock);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200926
Yang Zhaof657c2a2009-09-15 12:21:01 +1000927 radeon_save_bios_scratch_regs(rdev);
928
Alex Deucherce8f5372010-05-07 15:10:16 -0400929 radeon_pm_suspend(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200930 radeon_suspend(rdev);
Alex Deucherd4877cf2009-12-04 16:56:37 -0500931 radeon_hpd_fini(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200932 /* evict remaining vram memory */
Jerome Glisse4c788672009-11-20 14:29:23 +0100933 radeon_bo_evict_vram(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200934
Jerome Glisse10b06122010-05-21 18:48:54 +0200935 radeon_agp_suspend(rdev);
936
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200937 pci_save_state(dev->pdev);
938 if (state.event == PM_EVENT_SUSPEND) {
939 /* Shut down the device */
940 pci_disable_device(dev->pdev);
941 pci_set_power_state(dev->pdev, PCI_D3hot);
942 }
Torben Hohnac751ef2011-01-25 15:07:35 -0800943 console_lock();
Dave Airlie38651672010-03-30 05:34:13 +0000944 radeon_fbdev_set_suspend(rdev, 1);
Torben Hohnac751ef2011-01-25 15:07:35 -0800945 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200946 return 0;
947}
948
949int radeon_resume_kms(struct drm_device *dev)
950{
Cedric Godin09bdf592010-06-11 14:40:56 -0400951 struct drm_connector *connector;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200952 struct radeon_device *rdev = dev->dev_private;
Christian König04eb2202012-07-07 12:47:58 +0200953 int r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200954
Dave Airlie5bcf7192010-12-07 09:20:40 +1000955 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000956 return 0;
957
Torben Hohnac751ef2011-01-25 15:07:35 -0800958 console_lock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200959 pci_set_power_state(dev->pdev, PCI_D0);
960 pci_restore_state(dev->pdev);
961 if (pci_enable_device(dev->pdev)) {
Torben Hohnac751ef2011-01-25 15:07:35 -0800962 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200963 return -1;
964 }
Dave Airlie0ebf1712009-11-05 15:39:10 +1000965 /* resume AGP if in use */
966 radeon_agp_resume(rdev);
Jerome Glisse62a8ea32009-10-01 18:02:11 +0200967 radeon_resume(rdev);
Christian König04eb2202012-07-07 12:47:58 +0200968
969 r = radeon_ib_ring_tests(rdev);
970 if (r)
971 DRM_ERROR("ib ring test failed (%d).\n", r);
972
Alex Deucherce8f5372010-05-07 15:10:16 -0400973 radeon_pm_resume(rdev);
Yang Zhaof657c2a2009-09-15 12:21:01 +1000974 radeon_restore_bios_scratch_regs(rdev);
Cedric Godin09bdf592010-06-11 14:40:56 -0400975
Dave Airlie38651672010-03-30 05:34:13 +0000976 radeon_fbdev_set_suspend(rdev, 0);
Torben Hohnac751ef2011-01-25 15:07:35 -0800977 console_unlock();
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200978
Alex Deucher3fa47d92012-01-20 14:56:39 -0500979 /* init dig PHYs, disp eng pll */
980 if (rdev->is_atom_bios) {
Alex Deucherac89af12011-05-22 13:20:36 -0400981 radeon_atom_encoder_init(rdev);
Alex Deucherf3f1f032012-03-20 17:18:04 -0400982 radeon_atom_disp_eng_pll_init(rdev);
Alex Deucher3fa47d92012-01-20 14:56:39 -0500983 }
Alex Deucherd4877cf2009-12-04 16:56:37 -0500984 /* reset hpd state */
985 radeon_hpd_init(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200986 /* blat the mode back in */
987 drm_helper_resume_force_mode(dev);
Alex Deuchera93f3442010-12-20 11:22:29 -0500988 /* turn on display hw */
989 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
990 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
991 }
Seth Forshee86698c22012-01-31 19:06:25 -0600992
993 drm_kms_helper_poll_enable(dev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200994 return 0;
995}
996
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000997int radeon_gpu_reset(struct radeon_device *rdev)
998{
Christian König55d7c222012-07-09 11:52:44 +0200999 unsigned ring_sizes[RADEON_NUM_RINGS];
1000 uint32_t *ring_data[RADEON_NUM_RINGS];
1001
1002 bool saved = false;
1003
1004 int i, r;
Dave Airlie8fd1b842011-02-10 14:46:06 +10001005 int resched;
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001006
Jerome Glissedee53e72012-07-02 12:45:19 -04001007 down_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001008 radeon_save_bios_scratch_regs(rdev);
Dave Airlie8fd1b842011-02-10 14:46:06 +10001009 /* block TTM */
1010 resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001011 radeon_suspend(rdev);
1012
Christian König55d7c222012-07-09 11:52:44 +02001013 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1014 ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1015 &ring_data[i]);
1016 if (ring_sizes[i]) {
1017 saved = true;
1018 dev_info(rdev->dev, "Saved %d dwords of commands "
1019 "on ring %d.\n", ring_sizes[i], i);
1020 }
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001021 }
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001022
Christian König55d7c222012-07-09 11:52:44 +02001023retry:
1024 r = radeon_asic_reset(rdev);
1025 if (!r) {
1026 dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1027 radeon_resume(rdev);
1028 }
1029
1030 radeon_restore_bios_scratch_regs(rdev);
1031 drm_helper_resume_force_mode(rdev->ddev);
1032
1033 if (!r) {
1034 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1035 radeon_ring_restore(rdev, &rdev->ring[i],
1036 ring_sizes[i], ring_data[i]);
1037 }
1038
1039 r = radeon_ib_ring_tests(rdev);
1040 if (r) {
1041 dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
1042 if (saved) {
1043 radeon_suspend(rdev);
1044 goto retry;
1045 }
1046 }
1047 } else {
1048 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1049 kfree(ring_data[i]);
1050 }
1051 }
1052
1053 ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
Michel Dänzer7a1619b2011-11-10 18:57:26 +01001054 if (r) {
1055 /* bad news, how to tell it to userspace ? */
1056 dev_info(rdev->dev, "GPU reset failed\n");
1057 }
1058
Jerome Glissedee53e72012-07-02 12:45:19 -04001059 up_write(&rdev->exclusive_lock);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00001060 return r;
1061}
1062
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001063
1064/*
1065 * Debugfs
1066 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001067int radeon_debugfs_add_files(struct radeon_device *rdev,
1068 struct drm_info_list *files,
1069 unsigned nfiles)
1070{
1071 unsigned i;
1072
Christian König4d8bf9a2011-10-24 14:54:54 +02001073 for (i = 0; i < rdev->debugfs_count; i++) {
1074 if (rdev->debugfs[i].files == files) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001075 /* Already registered */
1076 return 0;
1077 }
1078 }
Michael Wittenc245cb92011-09-16 20:45:30 +00001079
Christian König4d8bf9a2011-10-24 14:54:54 +02001080 i = rdev->debugfs_count + 1;
Michael Wittenc245cb92011-09-16 20:45:30 +00001081 if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1082 DRM_ERROR("Reached maximum number of debugfs components.\n");
1083 DRM_ERROR("Report so we increase "
1084 "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001085 return -EINVAL;
1086 }
Christian König4d8bf9a2011-10-24 14:54:54 +02001087 rdev->debugfs[rdev->debugfs_count].files = files;
1088 rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1089 rdev->debugfs_count = i;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001090#if defined(CONFIG_DEBUG_FS)
1091 drm_debugfs_create_files(files, nfiles,
1092 rdev->ddev->control->debugfs_root,
1093 rdev->ddev->control);
1094 drm_debugfs_create_files(files, nfiles,
1095 rdev->ddev->primary->debugfs_root,
1096 rdev->ddev->primary);
1097#endif
1098 return 0;
1099}
1100
Christian König4d8bf9a2011-10-24 14:54:54 +02001101static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1102{
1103#if defined(CONFIG_DEBUG_FS)
1104 unsigned i;
1105
1106 for (i = 0; i < rdev->debugfs_count; i++) {
1107 drm_debugfs_remove_files(rdev->debugfs[i].files,
1108 rdev->debugfs[i].num_files,
1109 rdev->ddev->control);
1110 drm_debugfs_remove_files(rdev->debugfs[i].files,
1111 rdev->debugfs[i].num_files,
1112 rdev->ddev->primary);
1113 }
1114#endif
1115}
1116
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001117#if defined(CONFIG_DEBUG_FS)
1118int radeon_debugfs_init(struct drm_minor *minor)
1119{
1120 return 0;
1121}
1122
1123void radeon_debugfs_cleanup(struct drm_minor *minor)
1124{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125}
1126#endif