blob: 4fbfff7a442e1555d73c64fb7ed105e1dad052bf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * linux/drivers/char/synclink.c
3 *
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08004 * $Id: synclink.c,v 4.38 2005/11/07 16:30:34 paulkf Exp $
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Device driver for Microgate SyncLink ISA and PCI
7 * high speed multiprotocol serial adapters.
8 *
9 * written by Paul Fulghum for Microgate Corporation
10 * paulkf@microgate.com
11 *
12 * Microgate and SyncLink are trademarks of Microgate Corporation
13 *
14 * Derived from serial.c written by Theodore Ts'o and Linus Torvalds
15 *
16 * Original release 01/11/99
17 *
18 * This code is released under the GNU General Public License (GPL)
19 *
20 * This driver is primarily intended for use in synchronous
21 * HDLC mode. Asynchronous mode is also provided.
22 *
23 * When operating in synchronous mode, each call to mgsl_write()
24 * contains exactly one complete HDLC frame. Calling mgsl_put_char
25 * will start assembling an HDLC frame that will not be sent until
26 * mgsl_flush_chars or mgsl_write is called.
27 *
28 * Synchronous receive data is reported as complete frames. To accomplish
29 * this, the TTY flip buffer is bypassed (too small to hold largest
30 * frame and may fragment frames) and the line discipline
31 * receive entry point is called directly.
32 *
33 * This driver has been tested with a slightly modified ppp.c driver
34 * for synchronous PPP.
35 *
36 * 2000/02/16
37 * Added interface for syncppp.c driver (an alternate synchronous PPP
38 * implementation that also supports Cisco HDLC). Each device instance
39 * registers as a tty device AND a network device (if dosyncppp option
40 * is set for the device). The functionality is determined by which
41 * device interface is opened.
42 *
43 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
44 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
45 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
46 * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
47 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
48 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
49 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
50 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
51 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
52 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
53 * OF THE POSSIBILITY OF SUCH DAMAGE.
54 */
55
56#if defined(__i386__)
57# define BREAKPOINT() asm(" int $3");
58#else
59# define BREAKPOINT() { }
60#endif
61
62#define MAX_ISA_DEVICES 10
63#define MAX_PCI_DEVICES 10
64#define MAX_TOTAL_DEVICES 20
65
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#include <linux/module.h>
67#include <linux/errno.h>
68#include <linux/signal.h>
69#include <linux/sched.h>
70#include <linux/timer.h>
71#include <linux/interrupt.h>
72#include <linux/pci.h>
73#include <linux/tty.h>
74#include <linux/tty_flip.h>
75#include <linux/serial.h>
76#include <linux/major.h>
77#include <linux/string.h>
78#include <linux/fcntl.h>
79#include <linux/ptrace.h>
80#include <linux/ioport.h>
81#include <linux/mm.h>
82#include <linux/slab.h>
83#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#include <linux/netdevice.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070085#include <linux/vmalloc.h>
86#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070087#include <linux/ioctl.h>
Robert P. J. Day3dd12472008-02-06 01:37:17 -080088#include <linux/synclink.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070089
90#include <asm/system.h>
91#include <asm/io.h>
92#include <asm/irq.h>
93#include <asm/dma.h>
94#include <linux/bitops.h>
95#include <asm/types.h>
96#include <linux/termios.h>
97#include <linux/workqueue.h>
98#include <linux/hdlc.h>
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -080099#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800101#if defined(CONFIG_HDLC) || (defined(CONFIG_HDLC_MODULE) && defined(CONFIG_SYNCLINK_MODULE))
102#define SYNCLINK_GENERIC_HDLC 1
103#else
104#define SYNCLINK_GENERIC_HDLC 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105#endif
106
107#define GET_USER(error,value,addr) error = get_user(value,addr)
108#define COPY_FROM_USER(error,dest,src,size) error = copy_from_user(dest,src,size) ? -EFAULT : 0
109#define PUT_USER(error,value,addr) error = put_user(value,addr)
110#define COPY_TO_USER(error,dest,src,size) error = copy_to_user(dest,src,size) ? -EFAULT : 0
111
112#include <asm/uaccess.h>
113
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114#define RCLRVALUE 0xffff
115
116static MGSL_PARAMS default_params = {
117 MGSL_MODE_HDLC, /* unsigned long mode */
118 0, /* unsigned char loopback; */
119 HDLC_FLAG_UNDERRUN_ABORT15, /* unsigned short flags; */
120 HDLC_ENCODING_NRZI_SPACE, /* unsigned char encoding; */
121 0, /* unsigned long clock_speed; */
122 0xff, /* unsigned char addr_filter; */
123 HDLC_CRC_16_CCITT, /* unsigned short crc_type; */
124 HDLC_PREAMBLE_LENGTH_8BITS, /* unsigned char preamble_length; */
125 HDLC_PREAMBLE_PATTERN_NONE, /* unsigned char preamble; */
126 9600, /* unsigned long data_rate; */
127 8, /* unsigned char data_bits; */
128 1, /* unsigned char stop_bits; */
129 ASYNC_PARITY_NONE /* unsigned char parity; */
130};
131
132#define SHARED_MEM_ADDRESS_SIZE 0x40000
Paul Fulghum623a4392006-10-17 00:09:27 -0700133#define BUFFERLISTSIZE 4096
134#define DMABUFFERSIZE 4096
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135#define MAXRXFRAMES 7
136
137typedef struct _DMABUFFERENTRY
138{
139 u32 phys_addr; /* 32-bit flat physical address of data buffer */
Paul Fulghum4a918bc2005-09-09 13:02:12 -0700140 volatile u16 count; /* buffer size/data count */
141 volatile u16 status; /* Control/status field */
142 volatile u16 rcc; /* character count field */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 u16 reserved; /* padding required by 16C32 */
144 u32 link; /* 32-bit flat link to next buffer entry */
145 char *virt_addr; /* virtual address of data buffer */
146 u32 phys_entry; /* physical address of this buffer entry */
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -0800147 dma_addr_t dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148} DMABUFFERENTRY, *DMAPBUFFERENTRY;
149
150/* The queue of BH actions to be performed */
151
152#define BH_RECEIVE 1
153#define BH_TRANSMIT 2
154#define BH_STATUS 4
155
156#define IO_PIN_SHUTDOWN_LIMIT 100
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158struct _input_signal_events {
159 int ri_up;
160 int ri_down;
161 int dsr_up;
162 int dsr_down;
163 int dcd_up;
164 int dcd_down;
165 int cts_up;
166 int cts_down;
167};
168
169/* transmit holding buffer definitions*/
170#define MAX_TX_HOLDING_BUFFERS 5
171struct tx_holding_buffer {
172 int buffer_size;
173 unsigned char * buffer;
174};
175
176
177/*
178 * Device instance data structure
179 */
180
181struct mgsl_struct {
182 int magic;
183 int flags;
184 int count; /* count of opens */
185 int line;
186 int hw_version;
187 unsigned short close_delay;
188 unsigned short closing_wait; /* time to wait before closing */
189
190 struct mgsl_icount icount;
191
192 struct tty_struct *tty;
193 int timeout;
194 int x_char; /* xon/xoff character */
195 int blocked_open; /* # of blocked opens */
196 u16 read_status_mask;
197 u16 ignore_status_mask;
198 unsigned char *xmit_buf;
199 int xmit_head;
200 int xmit_tail;
201 int xmit_cnt;
202
203 wait_queue_head_t open_wait;
204 wait_queue_head_t close_wait;
205
206 wait_queue_head_t status_event_wait_q;
207 wait_queue_head_t event_wait_q;
208 struct timer_list tx_timer; /* HDLC transmit timeout timer */
209 struct mgsl_struct *next_device; /* device list link */
210
211 spinlock_t irq_spinlock; /* spinlock for synchronizing with ISR */
212 struct work_struct task; /* task structure for scheduling bh */
213
214 u32 EventMask; /* event trigger mask */
215 u32 RecordedEvents; /* pending events */
216
217 u32 max_frame_size; /* as set by device config */
218
219 u32 pending_bh;
220
Joe Perches0fab6de2008-04-28 02:14:02 -0700221 bool bh_running; /* Protection from multiple */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222 int isr_overflow;
Joe Perches0fab6de2008-04-28 02:14:02 -0700223 bool bh_requested;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225 int dcd_chkcount; /* check counts to prevent */
226 int cts_chkcount; /* too many IRQs if a signal */
227 int dsr_chkcount; /* is floating */
228 int ri_chkcount;
229
230 char *buffer_list; /* virtual address of Rx & Tx buffer lists */
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -0800231 u32 buffer_list_phys;
232 dma_addr_t buffer_list_dma_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233
234 unsigned int rx_buffer_count; /* count of total allocated Rx buffers */
235 DMABUFFERENTRY *rx_buffer_list; /* list of receive buffer entries */
236 unsigned int current_rx_buffer;
237
238 int num_tx_dma_buffers; /* number of tx dma frames required */
239 int tx_dma_buffers_used;
240 unsigned int tx_buffer_count; /* count of total allocated Tx buffers */
241 DMABUFFERENTRY *tx_buffer_list; /* list of transmit buffer entries */
242 int start_tx_dma_buffer; /* tx dma buffer to start tx dma operation */
243 int current_tx_buffer; /* next tx dma buffer to be loaded */
244
245 unsigned char *intermediate_rxbuffer;
246
247 int num_tx_holding_buffers; /* number of tx holding buffer allocated */
248 int get_tx_holding_index; /* next tx holding buffer for adapter to load */
249 int put_tx_holding_index; /* next tx holding buffer to store user request */
250 int tx_holding_count; /* number of tx holding buffers waiting */
251 struct tx_holding_buffer tx_holding_buffers[MAX_TX_HOLDING_BUFFERS];
252
Joe Perches0fab6de2008-04-28 02:14:02 -0700253 bool rx_enabled;
254 bool rx_overflow;
255 bool rx_rcc_underrun;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256
Joe Perches0fab6de2008-04-28 02:14:02 -0700257 bool tx_enabled;
258 bool tx_active;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 u32 idle_mode;
260
261 u16 cmr_value;
262 u16 tcsr_value;
263
264 char device_name[25]; /* device instance name */
265
266 unsigned int bus_type; /* expansion bus type (ISA,EISA,PCI) */
267 unsigned char bus; /* expansion bus number (zero based) */
268 unsigned char function; /* PCI device number */
269
270 unsigned int io_base; /* base I/O address of adapter */
271 unsigned int io_addr_size; /* size of the I/O address range */
Joe Perches0fab6de2008-04-28 02:14:02 -0700272 bool io_addr_requested; /* true if I/O address requested */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
274 unsigned int irq_level; /* interrupt level */
275 unsigned long irq_flags;
Joe Perches0fab6de2008-04-28 02:14:02 -0700276 bool irq_requested; /* true if IRQ requested */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
278 unsigned int dma_level; /* DMA channel */
Joe Perches0fab6de2008-04-28 02:14:02 -0700279 bool dma_requested; /* true if dma channel requested */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
281 u16 mbre_bit;
282 u16 loopback_bits;
283 u16 usc_idle_mode;
284
285 MGSL_PARAMS params; /* communications parameters */
286
287 unsigned char serial_signals; /* current serial signal states */
288
Joe Perches0fab6de2008-04-28 02:14:02 -0700289 bool irq_occurred; /* for diagnostics use */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 unsigned int init_error; /* Initialization startup error (DIAGS) */
291 int fDiagnosticsmode; /* Driver in Diagnostic mode? (DIAGS) */
292
293 u32 last_mem_alloc;
294 unsigned char* memory_base; /* shared memory address (PCI only) */
295 u32 phys_memory_base;
Joe Perches0fab6de2008-04-28 02:14:02 -0700296 bool shared_mem_requested;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
298 unsigned char* lcr_base; /* local config registers (PCI only) */
299 u32 phys_lcr_base;
300 u32 lcr_offset;
Joe Perches0fab6de2008-04-28 02:14:02 -0700301 bool lcr_mem_requested;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302
303 u32 misc_ctrl_value;
304 char flag_buf[MAX_ASYNC_BUFFER_SIZE];
305 char char_buf[MAX_ASYNC_BUFFER_SIZE];
Joe Perches0fab6de2008-04-28 02:14:02 -0700306 bool drop_rts_on_tx_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Joe Perches0fab6de2008-04-28 02:14:02 -0700308 bool loopmode_insert_requested;
309 bool loopmode_send_done_requested;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
311 struct _input_signal_events input_signal_events;
312
313 /* generic HDLC device parts */
314 int netcount;
315 int dosyncppp;
316 spinlock_t netlock;
317
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800318#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 struct net_device *netdev;
320#endif
321};
322
323#define MGSL_MAGIC 0x5401
324
325/*
326 * The size of the serial xmit buffer is 1 page, or 4096 bytes
327 */
328#ifndef SERIAL_XMIT_SIZE
329#define SERIAL_XMIT_SIZE 4096
330#endif
331
332/*
333 * These macros define the offsets used in calculating the
334 * I/O address of the specified USC registers.
335 */
336
337
338#define DCPIN 2 /* Bit 1 of I/O address */
339#define SDPIN 4 /* Bit 2 of I/O address */
340
341#define DCAR 0 /* DMA command/address register */
342#define CCAR SDPIN /* channel command/address register */
343#define DATAREG DCPIN + SDPIN /* serial data register */
344#define MSBONLY 0x41
345#define LSBONLY 0x40
346
347/*
348 * These macros define the register address (ordinal number)
349 * used for writing address/value pairs to the USC.
350 */
351
352#define CMR 0x02 /* Channel mode Register */
353#define CCSR 0x04 /* Channel Command/status Register */
354#define CCR 0x06 /* Channel Control Register */
355#define PSR 0x08 /* Port status Register */
356#define PCR 0x0a /* Port Control Register */
357#define TMDR 0x0c /* Test mode Data Register */
358#define TMCR 0x0e /* Test mode Control Register */
359#define CMCR 0x10 /* Clock mode Control Register */
360#define HCR 0x12 /* Hardware Configuration Register */
361#define IVR 0x14 /* Interrupt Vector Register */
362#define IOCR 0x16 /* Input/Output Control Register */
363#define ICR 0x18 /* Interrupt Control Register */
364#define DCCR 0x1a /* Daisy Chain Control Register */
365#define MISR 0x1c /* Misc Interrupt status Register */
366#define SICR 0x1e /* status Interrupt Control Register */
367#define RDR 0x20 /* Receive Data Register */
368#define RMR 0x22 /* Receive mode Register */
369#define RCSR 0x24 /* Receive Command/status Register */
370#define RICR 0x26 /* Receive Interrupt Control Register */
371#define RSR 0x28 /* Receive Sync Register */
372#define RCLR 0x2a /* Receive count Limit Register */
373#define RCCR 0x2c /* Receive Character count Register */
374#define TC0R 0x2e /* Time Constant 0 Register */
375#define TDR 0x30 /* Transmit Data Register */
376#define TMR 0x32 /* Transmit mode Register */
377#define TCSR 0x34 /* Transmit Command/status Register */
378#define TICR 0x36 /* Transmit Interrupt Control Register */
379#define TSR 0x38 /* Transmit Sync Register */
380#define TCLR 0x3a /* Transmit count Limit Register */
381#define TCCR 0x3c /* Transmit Character count Register */
382#define TC1R 0x3e /* Time Constant 1 Register */
383
384
385/*
386 * MACRO DEFINITIONS FOR DMA REGISTERS
387 */
388
389#define DCR 0x06 /* DMA Control Register (shared) */
390#define DACR 0x08 /* DMA Array count Register (shared) */
391#define BDCR 0x12 /* Burst/Dwell Control Register (shared) */
392#define DIVR 0x14 /* DMA Interrupt Vector Register (shared) */
393#define DICR 0x18 /* DMA Interrupt Control Register (shared) */
394#define CDIR 0x1a /* Clear DMA Interrupt Register (shared) */
395#define SDIR 0x1c /* Set DMA Interrupt Register (shared) */
396
397#define TDMR 0x02 /* Transmit DMA mode Register */
398#define TDIAR 0x1e /* Transmit DMA Interrupt Arm Register */
399#define TBCR 0x2a /* Transmit Byte count Register */
400#define TARL 0x2c /* Transmit Address Register (low) */
401#define TARU 0x2e /* Transmit Address Register (high) */
402#define NTBCR 0x3a /* Next Transmit Byte count Register */
403#define NTARL 0x3c /* Next Transmit Address Register (low) */
404#define NTARU 0x3e /* Next Transmit Address Register (high) */
405
406#define RDMR 0x82 /* Receive DMA mode Register (non-shared) */
407#define RDIAR 0x9e /* Receive DMA Interrupt Arm Register */
408#define RBCR 0xaa /* Receive Byte count Register */
409#define RARL 0xac /* Receive Address Register (low) */
410#define RARU 0xae /* Receive Address Register (high) */
411#define NRBCR 0xba /* Next Receive Byte count Register */
412#define NRARL 0xbc /* Next Receive Address Register (low) */
413#define NRARU 0xbe /* Next Receive Address Register (high) */
414
415
416/*
417 * MACRO DEFINITIONS FOR MODEM STATUS BITS
418 */
419
420#define MODEMSTATUS_DTR 0x80
421#define MODEMSTATUS_DSR 0x40
422#define MODEMSTATUS_RTS 0x20
423#define MODEMSTATUS_CTS 0x10
424#define MODEMSTATUS_RI 0x04
425#define MODEMSTATUS_DCD 0x01
426
427
428/*
429 * Channel Command/Address Register (CCAR) Command Codes
430 */
431
432#define RTCmd_Null 0x0000
433#define RTCmd_ResetHighestIus 0x1000
434#define RTCmd_TriggerChannelLoadDma 0x2000
435#define RTCmd_TriggerRxDma 0x2800
436#define RTCmd_TriggerTxDma 0x3000
437#define RTCmd_TriggerRxAndTxDma 0x3800
438#define RTCmd_PurgeRxFifo 0x4800
439#define RTCmd_PurgeTxFifo 0x5000
440#define RTCmd_PurgeRxAndTxFifo 0x5800
441#define RTCmd_LoadRcc 0x6800
442#define RTCmd_LoadTcc 0x7000
443#define RTCmd_LoadRccAndTcc 0x7800
444#define RTCmd_LoadTC0 0x8800
445#define RTCmd_LoadTC1 0x9000
446#define RTCmd_LoadTC0AndTC1 0x9800
447#define RTCmd_SerialDataLSBFirst 0xa000
448#define RTCmd_SerialDataMSBFirst 0xa800
449#define RTCmd_SelectBigEndian 0xb000
450#define RTCmd_SelectLittleEndian 0xb800
451
452
453/*
454 * DMA Command/Address Register (DCAR) Command Codes
455 */
456
457#define DmaCmd_Null 0x0000
458#define DmaCmd_ResetTxChannel 0x1000
459#define DmaCmd_ResetRxChannel 0x1200
460#define DmaCmd_StartTxChannel 0x2000
461#define DmaCmd_StartRxChannel 0x2200
462#define DmaCmd_ContinueTxChannel 0x3000
463#define DmaCmd_ContinueRxChannel 0x3200
464#define DmaCmd_PauseTxChannel 0x4000
465#define DmaCmd_PauseRxChannel 0x4200
466#define DmaCmd_AbortTxChannel 0x5000
467#define DmaCmd_AbortRxChannel 0x5200
468#define DmaCmd_InitTxChannel 0x7000
469#define DmaCmd_InitRxChannel 0x7200
470#define DmaCmd_ResetHighestDmaIus 0x8000
471#define DmaCmd_ResetAllChannels 0x9000
472#define DmaCmd_StartAllChannels 0xa000
473#define DmaCmd_ContinueAllChannels 0xb000
474#define DmaCmd_PauseAllChannels 0xc000
475#define DmaCmd_AbortAllChannels 0xd000
476#define DmaCmd_InitAllChannels 0xf000
477
478#define TCmd_Null 0x0000
479#define TCmd_ClearTxCRC 0x2000
480#define TCmd_SelectTicrTtsaData 0x4000
481#define TCmd_SelectTicrTxFifostatus 0x5000
482#define TCmd_SelectTicrIntLevel 0x6000
483#define TCmd_SelectTicrdma_level 0x7000
484#define TCmd_SendFrame 0x8000
485#define TCmd_SendAbort 0x9000
486#define TCmd_EnableDleInsertion 0xc000
487#define TCmd_DisableDleInsertion 0xd000
488#define TCmd_ClearEofEom 0xe000
489#define TCmd_SetEofEom 0xf000
490
491#define RCmd_Null 0x0000
492#define RCmd_ClearRxCRC 0x2000
493#define RCmd_EnterHuntmode 0x3000
494#define RCmd_SelectRicrRtsaData 0x4000
495#define RCmd_SelectRicrRxFifostatus 0x5000
496#define RCmd_SelectRicrIntLevel 0x6000
497#define RCmd_SelectRicrdma_level 0x7000
498
499/*
500 * Bits for enabling and disabling IRQs in Interrupt Control Register (ICR)
501 */
502
503#define RECEIVE_STATUS BIT5
504#define RECEIVE_DATA BIT4
505#define TRANSMIT_STATUS BIT3
506#define TRANSMIT_DATA BIT2
507#define IO_PIN BIT1
508#define MISC BIT0
509
510
511/*
512 * Receive status Bits in Receive Command/status Register RCSR
513 */
514
515#define RXSTATUS_SHORT_FRAME BIT8
516#define RXSTATUS_CODE_VIOLATION BIT8
517#define RXSTATUS_EXITED_HUNT BIT7
518#define RXSTATUS_IDLE_RECEIVED BIT6
519#define RXSTATUS_BREAK_RECEIVED BIT5
520#define RXSTATUS_ABORT_RECEIVED BIT5
521#define RXSTATUS_RXBOUND BIT4
522#define RXSTATUS_CRC_ERROR BIT3
523#define RXSTATUS_FRAMING_ERROR BIT3
524#define RXSTATUS_ABORT BIT2
525#define RXSTATUS_PARITY_ERROR BIT2
526#define RXSTATUS_OVERRUN BIT1
527#define RXSTATUS_DATA_AVAILABLE BIT0
528#define RXSTATUS_ALL 0x01f6
529#define usc_UnlatchRxstatusBits(a,b) usc_OutReg( (a), RCSR, (u16)((b) & RXSTATUS_ALL) )
530
531/*
532 * Values for setting transmit idle mode in
533 * Transmit Control/status Register (TCSR)
534 */
535#define IDLEMODE_FLAGS 0x0000
536#define IDLEMODE_ALT_ONE_ZERO 0x0100
537#define IDLEMODE_ZERO 0x0200
538#define IDLEMODE_ONE 0x0300
539#define IDLEMODE_ALT_MARK_SPACE 0x0500
540#define IDLEMODE_SPACE 0x0600
541#define IDLEMODE_MARK 0x0700
542#define IDLEMODE_MASK 0x0700
543
544/*
545 * IUSC revision identifiers
546 */
547#define IUSC_SL1660 0x4d44
548#define IUSC_PRE_SL1660 0x4553
549
550/*
551 * Transmit status Bits in Transmit Command/status Register (TCSR)
552 */
553
554#define TCSR_PRESERVE 0x0F00
555
556#define TCSR_UNDERWAIT BIT11
557#define TXSTATUS_PREAMBLE_SENT BIT7
558#define TXSTATUS_IDLE_SENT BIT6
559#define TXSTATUS_ABORT_SENT BIT5
560#define TXSTATUS_EOF_SENT BIT4
561#define TXSTATUS_EOM_SENT BIT4
562#define TXSTATUS_CRC_SENT BIT3
563#define TXSTATUS_ALL_SENT BIT2
564#define TXSTATUS_UNDERRUN BIT1
565#define TXSTATUS_FIFO_EMPTY BIT0
566#define TXSTATUS_ALL 0x00fa
567#define usc_UnlatchTxstatusBits(a,b) usc_OutReg( (a), TCSR, (u16)((a)->tcsr_value + ((b) & 0x00FF)) )
568
569
570#define MISCSTATUS_RXC_LATCHED BIT15
571#define MISCSTATUS_RXC BIT14
572#define MISCSTATUS_TXC_LATCHED BIT13
573#define MISCSTATUS_TXC BIT12
574#define MISCSTATUS_RI_LATCHED BIT11
575#define MISCSTATUS_RI BIT10
576#define MISCSTATUS_DSR_LATCHED BIT9
577#define MISCSTATUS_DSR BIT8
578#define MISCSTATUS_DCD_LATCHED BIT7
579#define MISCSTATUS_DCD BIT6
580#define MISCSTATUS_CTS_LATCHED BIT5
581#define MISCSTATUS_CTS BIT4
582#define MISCSTATUS_RCC_UNDERRUN BIT3
583#define MISCSTATUS_DPLL_NO_SYNC BIT2
584#define MISCSTATUS_BRG1_ZERO BIT1
585#define MISCSTATUS_BRG0_ZERO BIT0
586
587#define usc_UnlatchIostatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0xaaa0))
588#define usc_UnlatchMiscstatusBits(a,b) usc_OutReg((a),MISR,(u16)((b) & 0x000f))
589
590#define SICR_RXC_ACTIVE BIT15
591#define SICR_RXC_INACTIVE BIT14
592#define SICR_RXC (BIT15+BIT14)
593#define SICR_TXC_ACTIVE BIT13
594#define SICR_TXC_INACTIVE BIT12
595#define SICR_TXC (BIT13+BIT12)
596#define SICR_RI_ACTIVE BIT11
597#define SICR_RI_INACTIVE BIT10
598#define SICR_RI (BIT11+BIT10)
599#define SICR_DSR_ACTIVE BIT9
600#define SICR_DSR_INACTIVE BIT8
601#define SICR_DSR (BIT9+BIT8)
602#define SICR_DCD_ACTIVE BIT7
603#define SICR_DCD_INACTIVE BIT6
604#define SICR_DCD (BIT7+BIT6)
605#define SICR_CTS_ACTIVE BIT5
606#define SICR_CTS_INACTIVE BIT4
607#define SICR_CTS (BIT5+BIT4)
608#define SICR_RCC_UNDERFLOW BIT3
609#define SICR_DPLL_NO_SYNC BIT2
610#define SICR_BRG1_ZERO BIT1
611#define SICR_BRG0_ZERO BIT0
612
613void usc_DisableMasterIrqBit( struct mgsl_struct *info );
614void usc_EnableMasterIrqBit( struct mgsl_struct *info );
615void usc_EnableInterrupts( struct mgsl_struct *info, u16 IrqMask );
616void usc_DisableInterrupts( struct mgsl_struct *info, u16 IrqMask );
617void usc_ClearIrqPendingBits( struct mgsl_struct *info, u16 IrqMask );
618
619#define usc_EnableInterrupts( a, b ) \
620 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0xc0 + (b)) )
621
622#define usc_DisableInterrupts( a, b ) \
623 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0xff00) + 0x80 + (b)) )
624
625#define usc_EnableMasterIrqBit(a) \
626 usc_OutReg( (a), ICR, (u16)((usc_InReg((a),ICR) & 0x0f00) + 0xb000) )
627
628#define usc_DisableMasterIrqBit(a) \
629 usc_OutReg( (a), ICR, (u16)(usc_InReg((a),ICR) & 0x7f00) )
630
631#define usc_ClearIrqPendingBits( a, b ) usc_OutReg( (a), DCCR, 0x40 + (b) )
632
633/*
634 * Transmit status Bits in Transmit Control status Register (TCSR)
635 * and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0)
636 */
637
638#define TXSTATUS_PREAMBLE_SENT BIT7
639#define TXSTATUS_IDLE_SENT BIT6
640#define TXSTATUS_ABORT_SENT BIT5
641#define TXSTATUS_EOF BIT4
642#define TXSTATUS_CRC_SENT BIT3
643#define TXSTATUS_ALL_SENT BIT2
644#define TXSTATUS_UNDERRUN BIT1
645#define TXSTATUS_FIFO_EMPTY BIT0
646
647#define DICR_MASTER BIT15
648#define DICR_TRANSMIT BIT0
649#define DICR_RECEIVE BIT1
650
651#define usc_EnableDmaInterrupts(a,b) \
652 usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) | (b)) )
653
654#define usc_DisableDmaInterrupts(a,b) \
655 usc_OutDmaReg( (a), DICR, (u16)(usc_InDmaReg((a),DICR) & ~(b)) )
656
657#define usc_EnableStatusIrqs(a,b) \
658 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) | (b)) )
659
660#define usc_DisablestatusIrqs(a,b) \
661 usc_OutReg( (a), SICR, (u16)(usc_InReg((a),SICR) & ~(b)) )
662
663/* Transmit status Bits in Transmit Control status Register (TCSR) */
664/* and Transmit Interrupt Control Register (TICR) (except BIT2, BIT0) */
665
666
667#define DISABLE_UNCONDITIONAL 0
668#define DISABLE_END_OF_FRAME 1
669#define ENABLE_UNCONDITIONAL 2
670#define ENABLE_AUTO_CTS 3
671#define ENABLE_AUTO_DCD 3
672#define usc_EnableTransmitter(a,b) \
673 usc_OutReg( (a), TMR, (u16)((usc_InReg((a),TMR) & 0xfffc) | (b)) )
674#define usc_EnableReceiver(a,b) \
675 usc_OutReg( (a), RMR, (u16)((usc_InReg((a),RMR) & 0xfffc) | (b)) )
676
677static u16 usc_InDmaReg( struct mgsl_struct *info, u16 Port );
678static void usc_OutDmaReg( struct mgsl_struct *info, u16 Port, u16 Value );
679static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd );
680
681static u16 usc_InReg( struct mgsl_struct *info, u16 Port );
682static void usc_OutReg( struct mgsl_struct *info, u16 Port, u16 Value );
683static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd );
684void usc_RCmd( struct mgsl_struct *info, u16 Cmd );
685void usc_TCmd( struct mgsl_struct *info, u16 Cmd );
686
687#define usc_TCmd(a,b) usc_OutReg((a), TCSR, (u16)((a)->tcsr_value + (b)))
688#define usc_RCmd(a,b) usc_OutReg((a), RCSR, (b))
689
690#define usc_SetTransmitSyncChars(a,s0,s1) usc_OutReg((a), TSR, (u16)(((u16)s0<<8)|(u16)s1))
691
692static void usc_process_rxoverrun_sync( struct mgsl_struct *info );
693static void usc_start_receiver( struct mgsl_struct *info );
694static void usc_stop_receiver( struct mgsl_struct *info );
695
696static void usc_start_transmitter( struct mgsl_struct *info );
697static void usc_stop_transmitter( struct mgsl_struct *info );
698static void usc_set_txidle( struct mgsl_struct *info );
699static void usc_load_txfifo( struct mgsl_struct *info );
700
701static void usc_enable_aux_clock( struct mgsl_struct *info, u32 DataRate );
702static void usc_enable_loopback( struct mgsl_struct *info, int enable );
703
704static void usc_get_serial_signals( struct mgsl_struct *info );
705static void usc_set_serial_signals( struct mgsl_struct *info );
706
707static void usc_reset( struct mgsl_struct *info );
708
709static void usc_set_sync_mode( struct mgsl_struct *info );
710static void usc_set_sdlc_mode( struct mgsl_struct *info );
711static void usc_set_async_mode( struct mgsl_struct *info );
712static void usc_enable_async_clock( struct mgsl_struct *info, u32 DataRate );
713
714static void usc_loopback_frame( struct mgsl_struct *info );
715
716static void mgsl_tx_timeout(unsigned long context);
717
718
719static void usc_loopmode_cancel_transmit( struct mgsl_struct * info );
720static void usc_loopmode_insert_request( struct mgsl_struct * info );
721static int usc_loopmode_active( struct mgsl_struct * info);
722static void usc_loopmode_send_done( struct mgsl_struct * info );
723
724static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg);
725
Paul Fulghumaf69c7f2006-12-06 20:40:24 -0800726#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727#define dev_to_port(D) (dev_to_hdlc(D)->priv)
728static void hdlcdev_tx_done(struct mgsl_struct *info);
729static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size);
730static int hdlcdev_init(struct mgsl_struct *info);
731static void hdlcdev_exit(struct mgsl_struct *info);
732#endif
733
734/*
735 * Defines a BUS descriptor value for the PCI adapter
736 * local bus address ranges.
737 */
738
739#define BUS_DESCRIPTOR( WrHold, WrDly, RdDly, Nwdd, Nwad, Nxda, Nrdd, Nrad ) \
740(0x00400020 + \
741((WrHold) << 30) + \
742((WrDly) << 28) + \
743((RdDly) << 26) + \
744((Nwdd) << 20) + \
745((Nwad) << 15) + \
746((Nxda) << 13) + \
747((Nrdd) << 11) + \
748((Nrad) << 6) )
749
750static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit);
751
752/*
753 * Adapter diagnostic routines
754 */
Joe Perches0fab6de2008-04-28 02:14:02 -0700755static bool mgsl_register_test( struct mgsl_struct *info );
756static bool mgsl_irq_test( struct mgsl_struct *info );
757static bool mgsl_dma_test( struct mgsl_struct *info );
758static bool mgsl_memory_test( struct mgsl_struct *info );
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759static int mgsl_adapter_test( struct mgsl_struct *info );
760
761/*
762 * device and resource management routines
763 */
764static int mgsl_claim_resources(struct mgsl_struct *info);
765static void mgsl_release_resources(struct mgsl_struct *info);
766static void mgsl_add_device(struct mgsl_struct *info);
767static struct mgsl_struct* mgsl_allocate_device(void);
768
769/*
770 * DMA buffer manupulation functions.
771 */
772static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex );
Joe Perches0fab6de2008-04-28 02:14:02 -0700773static bool mgsl_get_rx_frame( struct mgsl_struct *info );
774static bool mgsl_get_raw_rx_frame( struct mgsl_struct *info );
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info );
776static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info );
777static int num_free_tx_dma_buffers(struct mgsl_struct *info);
778static void mgsl_load_tx_dma_buffer( struct mgsl_struct *info, const char *Buffer, unsigned int BufferSize);
779static void mgsl_load_pci_memory(char* TargetPtr, const char* SourcePtr, unsigned short count);
780
781/*
782 * DMA and Shared Memory buffer allocation and formatting
783 */
784static int mgsl_allocate_dma_buffers(struct mgsl_struct *info);
785static void mgsl_free_dma_buffers(struct mgsl_struct *info);
786static int mgsl_alloc_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
787static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList,int Buffercount);
788static int mgsl_alloc_buffer_list_memory(struct mgsl_struct *info);
789static void mgsl_free_buffer_list_memory(struct mgsl_struct *info);
790static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info);
791static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info);
792static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info);
793static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info);
Joe Perches0fab6de2008-04-28 02:14:02 -0700794static bool load_next_tx_holding_buffer(struct mgsl_struct *info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize);
796
797/*
798 * Bottom half interrupt handlers
799 */
David Howellsc4028952006-11-22 14:57:56 +0000800static void mgsl_bh_handler(struct work_struct *work);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801static void mgsl_bh_receive(struct mgsl_struct *info);
802static void mgsl_bh_transmit(struct mgsl_struct *info);
803static void mgsl_bh_status(struct mgsl_struct *info);
804
805/*
806 * Interrupt handler routines and dispatch table.
807 */
808static void mgsl_isr_null( struct mgsl_struct *info );
809static void mgsl_isr_transmit_data( struct mgsl_struct *info );
810static void mgsl_isr_receive_data( struct mgsl_struct *info );
811static void mgsl_isr_receive_status( struct mgsl_struct *info );
812static void mgsl_isr_transmit_status( struct mgsl_struct *info );
813static void mgsl_isr_io_pin( struct mgsl_struct *info );
814static void mgsl_isr_misc( struct mgsl_struct *info );
815static void mgsl_isr_receive_dma( struct mgsl_struct *info );
816static void mgsl_isr_transmit_dma( struct mgsl_struct *info );
817
818typedef void (*isr_dispatch_func)(struct mgsl_struct *);
819
820static isr_dispatch_func UscIsrTable[7] =
821{
822 mgsl_isr_null,
823 mgsl_isr_misc,
824 mgsl_isr_io_pin,
825 mgsl_isr_transmit_data,
826 mgsl_isr_transmit_status,
827 mgsl_isr_receive_data,
828 mgsl_isr_receive_status
829};
830
831/*
832 * ioctl call handlers
833 */
834static int tiocmget(struct tty_struct *tty, struct file *file);
835static int tiocmset(struct tty_struct *tty, struct file *file,
836 unsigned int set, unsigned int clear);
837static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount
838 __user *user_icount);
839static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params);
840static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params);
841static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode);
842static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode);
843static int mgsl_txenable(struct mgsl_struct * info, int enable);
844static int mgsl_txabort(struct mgsl_struct * info);
845static int mgsl_rxenable(struct mgsl_struct * info, int enable);
846static int mgsl_wait_event(struct mgsl_struct * info, int __user *mask);
847static int mgsl_loopmode_send_done( struct mgsl_struct * info );
848
849/* set non-zero on successful registration with PCI subsystem */
Joe Perches0fab6de2008-04-28 02:14:02 -0700850static bool pci_registered;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
852/*
853 * Global linked list of SyncLink devices
854 */
855static struct mgsl_struct *mgsl_device_list;
856static int mgsl_device_count;
857
858/*
859 * Set this param to non-zero to load eax with the
860 * .text section address and breakpoint on module load.
861 * This is useful for use with gdb and add-symbol-file command.
862 */
863static int break_on_load;
864
865/*
866 * Driver major number, defaults to zero to get auto
867 * assigned major number. May be forced as module parameter.
868 */
869static int ttymajor;
870
871/*
872 * Array of user specified options for ISA adapters.
873 */
874static int io[MAX_ISA_DEVICES];
875static int irq[MAX_ISA_DEVICES];
876static int dma[MAX_ISA_DEVICES];
877static int debug_level;
878static int maxframe[MAX_TOTAL_DEVICES];
879static int dosyncppp[MAX_TOTAL_DEVICES];
880static int txdmabufs[MAX_TOTAL_DEVICES];
881static int txholdbufs[MAX_TOTAL_DEVICES];
882
883module_param(break_on_load, bool, 0);
884module_param(ttymajor, int, 0);
885module_param_array(io, int, NULL, 0);
886module_param_array(irq, int, NULL, 0);
887module_param_array(dma, int, NULL, 0);
888module_param(debug_level, int, 0);
889module_param_array(maxframe, int, NULL, 0);
890module_param_array(dosyncppp, int, NULL, 0);
891module_param_array(txdmabufs, int, NULL, 0);
892module_param_array(txholdbufs, int, NULL, 0);
893
894static char *driver_name = "SyncLink serial driver";
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -0800895static char *driver_version = "$Revision: 4.38 $";
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
897static int synclink_init_one (struct pci_dev *dev,
898 const struct pci_device_id *ent);
899static void synclink_remove_one (struct pci_dev *dev);
900
901static struct pci_device_id synclink_pci_tbl[] = {
902 { PCI_VENDOR_ID_MICROGATE, PCI_DEVICE_ID_MICROGATE_USC, PCI_ANY_ID, PCI_ANY_ID, },
903 { PCI_VENDOR_ID_MICROGATE, 0x0210, PCI_ANY_ID, PCI_ANY_ID, },
904 { 0, }, /* terminate list */
905};
906MODULE_DEVICE_TABLE(pci, synclink_pci_tbl);
907
908MODULE_LICENSE("GPL");
909
910static struct pci_driver synclink_pci_driver = {
911 .name = "synclink",
912 .id_table = synclink_pci_tbl,
913 .probe = synclink_init_one,
914 .remove = __devexit_p(synclink_remove_one),
915};
916
917static struct tty_driver *serial_driver;
918
919/* number of characters left in xmit buffer before we ask for more */
920#define WAKEUP_CHARS 256
921
922
923static void mgsl_change_params(struct mgsl_struct *info);
924static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout);
925
926/*
927 * 1st function defined in .text section. Calling this function in
928 * init_module() followed by a breakpoint allows a remote debugger
929 * (gdb) to get the .text address for the add-symbol-file command.
930 * This allows remote debugging of dynamically loadable modules.
931 */
932static void* mgsl_get_text_ptr(void)
933{
934 return mgsl_get_text_ptr;
935}
936
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937static inline int mgsl_paranoia_check(struct mgsl_struct *info,
938 char *name, const char *routine)
939{
940#ifdef MGSL_PARANOIA_CHECK
941 static const char *badmagic =
942 "Warning: bad magic number for mgsl struct (%s) in %s\n";
943 static const char *badinfo =
944 "Warning: null mgsl_struct for (%s) in %s\n";
945
946 if (!info) {
947 printk(badinfo, name, routine);
948 return 1;
949 }
950 if (info->magic != MGSL_MAGIC) {
951 printk(badmagic, name, routine);
952 return 1;
953 }
954#else
955 if (!info)
956 return 1;
957#endif
958 return 0;
959}
960
961/**
962 * line discipline callback wrappers
963 *
964 * The wrappers maintain line discipline references
965 * while calling into the line discipline.
966 *
967 * ldisc_receive_buf - pass receive data to line discipline
968 */
969
970static void ldisc_receive_buf(struct tty_struct *tty,
971 const __u8 *data, char *flags, int count)
972{
973 struct tty_ldisc *ld;
974 if (!tty)
975 return;
976 ld = tty_ldisc_ref(tty);
977 if (ld) {
978 if (ld->receive_buf)
979 ld->receive_buf(tty, data, flags, count);
980 tty_ldisc_deref(ld);
981 }
982}
983
984/* mgsl_stop() throttle (stop) transmitter
985 *
986 * Arguments: tty pointer to tty info structure
987 * Return Value: None
988 */
989static void mgsl_stop(struct tty_struct *tty)
990{
991 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
992 unsigned long flags;
993
994 if (mgsl_paranoia_check(info, tty->name, "mgsl_stop"))
995 return;
996
997 if ( debug_level >= DEBUG_LEVEL_INFO )
998 printk("mgsl_stop(%s)\n",info->device_name);
999
1000 spin_lock_irqsave(&info->irq_spinlock,flags);
1001 if (info->tx_enabled)
1002 usc_stop_transmitter(info);
1003 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1004
1005} /* end of mgsl_stop() */
1006
1007/* mgsl_start() release (start) transmitter
1008 *
1009 * Arguments: tty pointer to tty info structure
1010 * Return Value: None
1011 */
1012static void mgsl_start(struct tty_struct *tty)
1013{
1014 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
1015 unsigned long flags;
1016
1017 if (mgsl_paranoia_check(info, tty->name, "mgsl_start"))
1018 return;
1019
1020 if ( debug_level >= DEBUG_LEVEL_INFO )
1021 printk("mgsl_start(%s)\n",info->device_name);
1022
1023 spin_lock_irqsave(&info->irq_spinlock,flags);
1024 if (!info->tx_enabled)
1025 usc_start_transmitter(info);
1026 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1027
1028} /* end of mgsl_start() */
1029
1030/*
1031 * Bottom half work queue access functions
1032 */
1033
1034/* mgsl_bh_action() Return next bottom half action to perform.
1035 * Return Value: BH action code or 0 if nothing to do.
1036 */
1037static int mgsl_bh_action(struct mgsl_struct *info)
1038{
1039 unsigned long flags;
1040 int rc = 0;
1041
1042 spin_lock_irqsave(&info->irq_spinlock,flags);
1043
1044 if (info->pending_bh & BH_RECEIVE) {
1045 info->pending_bh &= ~BH_RECEIVE;
1046 rc = BH_RECEIVE;
1047 } else if (info->pending_bh & BH_TRANSMIT) {
1048 info->pending_bh &= ~BH_TRANSMIT;
1049 rc = BH_TRANSMIT;
1050 } else if (info->pending_bh & BH_STATUS) {
1051 info->pending_bh &= ~BH_STATUS;
1052 rc = BH_STATUS;
1053 }
1054
1055 if (!rc) {
1056 /* Mark BH routine as complete */
Joe Perches0fab6de2008-04-28 02:14:02 -07001057 info->bh_running = false;
1058 info->bh_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 }
1060
1061 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1062
1063 return rc;
1064}
1065
1066/*
1067 * Perform bottom half processing of work items queued by ISR.
1068 */
David Howellsc4028952006-11-22 14:57:56 +00001069static void mgsl_bh_handler(struct work_struct *work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070{
David Howellsc4028952006-11-22 14:57:56 +00001071 struct mgsl_struct *info =
1072 container_of(work, struct mgsl_struct, task);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 int action;
1074
1075 if (!info)
1076 return;
1077
1078 if ( debug_level >= DEBUG_LEVEL_BH )
1079 printk( "%s(%d):mgsl_bh_handler(%s) entry\n",
1080 __FILE__,__LINE__,info->device_name);
1081
Joe Perches0fab6de2008-04-28 02:14:02 -07001082 info->bh_running = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
1084 while((action = mgsl_bh_action(info)) != 0) {
1085
1086 /* Process work item */
1087 if ( debug_level >= DEBUG_LEVEL_BH )
1088 printk( "%s(%d):mgsl_bh_handler() work item action=%d\n",
1089 __FILE__,__LINE__,action);
1090
1091 switch (action) {
1092
1093 case BH_RECEIVE:
1094 mgsl_bh_receive(info);
1095 break;
1096 case BH_TRANSMIT:
1097 mgsl_bh_transmit(info);
1098 break;
1099 case BH_STATUS:
1100 mgsl_bh_status(info);
1101 break;
1102 default:
1103 /* unknown work item ID */
1104 printk("Unknown work item ID=%08X!\n", action);
1105 break;
1106 }
1107 }
1108
1109 if ( debug_level >= DEBUG_LEVEL_BH )
1110 printk( "%s(%d):mgsl_bh_handler(%s) exit\n",
1111 __FILE__,__LINE__,info->device_name);
1112}
1113
1114static void mgsl_bh_receive(struct mgsl_struct *info)
1115{
Joe Perches0fab6de2008-04-28 02:14:02 -07001116 bool (*get_rx_frame)(struct mgsl_struct *info) =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 (info->params.mode == MGSL_MODE_HDLC ? mgsl_get_rx_frame : mgsl_get_raw_rx_frame);
1118
1119 if ( debug_level >= DEBUG_LEVEL_BH )
1120 printk( "%s(%d):mgsl_bh_receive(%s)\n",
1121 __FILE__,__LINE__,info->device_name);
1122
1123 do
1124 {
1125 if (info->rx_rcc_underrun) {
1126 unsigned long flags;
1127 spin_lock_irqsave(&info->irq_spinlock,flags);
1128 usc_start_receiver(info);
1129 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1130 return;
1131 }
1132 } while(get_rx_frame(info));
1133}
1134
1135static void mgsl_bh_transmit(struct mgsl_struct *info)
1136{
1137 struct tty_struct *tty = info->tty;
1138 unsigned long flags;
1139
1140 if ( debug_level >= DEBUG_LEVEL_BH )
1141 printk( "%s(%d):mgsl_bh_transmit() entry on %s\n",
1142 __FILE__,__LINE__,info->device_name);
1143
Jiri Slabyb963a842007-02-10 01:44:55 -08001144 if (tty)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 tty_wakeup(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 /* if transmitter idle and loopmode_send_done_requested
1148 * then start echoing RxD to TxD
1149 */
1150 spin_lock_irqsave(&info->irq_spinlock,flags);
1151 if ( !info->tx_active && info->loopmode_send_done_requested )
1152 usc_loopmode_send_done( info );
1153 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1154}
1155
1156static void mgsl_bh_status(struct mgsl_struct *info)
1157{
1158 if ( debug_level >= DEBUG_LEVEL_BH )
1159 printk( "%s(%d):mgsl_bh_status() entry on %s\n",
1160 __FILE__,__LINE__,info->device_name);
1161
1162 info->ri_chkcount = 0;
1163 info->dsr_chkcount = 0;
1164 info->dcd_chkcount = 0;
1165 info->cts_chkcount = 0;
1166}
1167
1168/* mgsl_isr_receive_status()
1169 *
1170 * Service a receive status interrupt. The type of status
1171 * interrupt is indicated by the state of the RCSR.
1172 * This is only used for HDLC mode.
1173 *
1174 * Arguments: info pointer to device instance data
1175 * Return Value: None
1176 */
1177static void mgsl_isr_receive_status( struct mgsl_struct *info )
1178{
1179 u16 status = usc_InReg( info, RCSR );
1180
1181 if ( debug_level >= DEBUG_LEVEL_ISR )
1182 printk("%s(%d):mgsl_isr_receive_status status=%04X\n",
1183 __FILE__,__LINE__,status);
1184
1185 if ( (status & RXSTATUS_ABORT_RECEIVED) &&
1186 info->loopmode_insert_requested &&
1187 usc_loopmode_active(info) )
1188 {
1189 ++info->icount.rxabort;
Joe Perches0fab6de2008-04-28 02:14:02 -07001190 info->loopmode_insert_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
1192 /* clear CMR:13 to start echoing RxD to TxD */
1193 info->cmr_value &= ~BIT13;
1194 usc_OutReg(info, CMR, info->cmr_value);
1195
1196 /* disable received abort irq (no longer required) */
1197 usc_OutReg(info, RICR,
1198 (usc_InReg(info, RICR) & ~RXSTATUS_ABORT_RECEIVED));
1199 }
1200
1201 if (status & (RXSTATUS_EXITED_HUNT + RXSTATUS_IDLE_RECEIVED)) {
1202 if (status & RXSTATUS_EXITED_HUNT)
1203 info->icount.exithunt++;
1204 if (status & RXSTATUS_IDLE_RECEIVED)
1205 info->icount.rxidle++;
1206 wake_up_interruptible(&info->event_wait_q);
1207 }
1208
1209 if (status & RXSTATUS_OVERRUN){
1210 info->icount.rxover++;
1211 usc_process_rxoverrun_sync( info );
1212 }
1213
1214 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
1215 usc_UnlatchRxstatusBits( info, status );
1216
1217} /* end of mgsl_isr_receive_status() */
1218
1219/* mgsl_isr_transmit_status()
1220 *
1221 * Service a transmit status interrupt
1222 * HDLC mode :end of transmit frame
1223 * Async mode:all data is sent
1224 * transmit status is indicated by bits in the TCSR.
1225 *
1226 * Arguments: info pointer to device instance data
1227 * Return Value: None
1228 */
1229static void mgsl_isr_transmit_status( struct mgsl_struct *info )
1230{
1231 u16 status = usc_InReg( info, TCSR );
1232
1233 if ( debug_level >= DEBUG_LEVEL_ISR )
1234 printk("%s(%d):mgsl_isr_transmit_status status=%04X\n",
1235 __FILE__,__LINE__,status);
1236
1237 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
1238 usc_UnlatchTxstatusBits( info, status );
1239
1240 if ( status & (TXSTATUS_UNDERRUN | TXSTATUS_ABORT_SENT) )
1241 {
1242 /* finished sending HDLC abort. This may leave */
1243 /* the TxFifo with data from the aborted frame */
1244 /* so purge the TxFifo. Also shutdown the DMA */
1245 /* channel in case there is data remaining in */
1246 /* the DMA buffer */
1247 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
1248 usc_RTCmd( info, RTCmd_PurgeTxFifo );
1249 }
1250
1251 if ( status & TXSTATUS_EOF_SENT )
1252 info->icount.txok++;
1253 else if ( status & TXSTATUS_UNDERRUN )
1254 info->icount.txunder++;
1255 else if ( status & TXSTATUS_ABORT_SENT )
1256 info->icount.txabort++;
1257 else
1258 info->icount.txunder++;
1259
Joe Perches0fab6de2008-04-28 02:14:02 -07001260 info->tx_active = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1262 del_timer(&info->tx_timer);
1263
1264 if ( info->drop_rts_on_tx_done ) {
1265 usc_get_serial_signals( info );
1266 if ( info->serial_signals & SerialSignal_RTS ) {
1267 info->serial_signals &= ~SerialSignal_RTS;
1268 usc_set_serial_signals( info );
1269 }
Joe Perches0fab6de2008-04-28 02:14:02 -07001270 info->drop_rts_on_tx_done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 }
1272
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08001273#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 if (info->netcount)
1275 hdlcdev_tx_done(info);
1276 else
1277#endif
1278 {
1279 if (info->tty->stopped || info->tty->hw_stopped) {
1280 usc_stop_transmitter(info);
1281 return;
1282 }
1283 info->pending_bh |= BH_TRANSMIT;
1284 }
1285
1286} /* end of mgsl_isr_transmit_status() */
1287
1288/* mgsl_isr_io_pin()
1289 *
1290 * Service an Input/Output pin interrupt. The type of
1291 * interrupt is indicated by bits in the MISR
1292 *
1293 * Arguments: info pointer to device instance data
1294 * Return Value: None
1295 */
1296static void mgsl_isr_io_pin( struct mgsl_struct *info )
1297{
1298 struct mgsl_icount *icount;
1299 u16 status = usc_InReg( info, MISR );
1300
1301 if ( debug_level >= DEBUG_LEVEL_ISR )
1302 printk("%s(%d):mgsl_isr_io_pin status=%04X\n",
1303 __FILE__,__LINE__,status);
1304
1305 usc_ClearIrqPendingBits( info, IO_PIN );
1306 usc_UnlatchIostatusBits( info, status );
1307
1308 if (status & (MISCSTATUS_CTS_LATCHED | MISCSTATUS_DCD_LATCHED |
1309 MISCSTATUS_DSR_LATCHED | MISCSTATUS_RI_LATCHED) ) {
1310 icount = &info->icount;
1311 /* update input line counters */
1312 if (status & MISCSTATUS_RI_LATCHED) {
1313 if ((info->ri_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1314 usc_DisablestatusIrqs(info,SICR_RI);
1315 icount->rng++;
1316 if ( status & MISCSTATUS_RI )
1317 info->input_signal_events.ri_up++;
1318 else
1319 info->input_signal_events.ri_down++;
1320 }
1321 if (status & MISCSTATUS_DSR_LATCHED) {
1322 if ((info->dsr_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1323 usc_DisablestatusIrqs(info,SICR_DSR);
1324 icount->dsr++;
1325 if ( status & MISCSTATUS_DSR )
1326 info->input_signal_events.dsr_up++;
1327 else
1328 info->input_signal_events.dsr_down++;
1329 }
1330 if (status & MISCSTATUS_DCD_LATCHED) {
1331 if ((info->dcd_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1332 usc_DisablestatusIrqs(info,SICR_DCD);
1333 icount->dcd++;
1334 if (status & MISCSTATUS_DCD) {
1335 info->input_signal_events.dcd_up++;
1336 } else
1337 info->input_signal_events.dcd_down++;
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08001338#if SYNCLINK_GENERIC_HDLC
Krzysztof Halasafbeff3c2006-07-21 14:44:55 -07001339 if (info->netcount) {
1340 if (status & MISCSTATUS_DCD)
1341 netif_carrier_on(info->netdev);
1342 else
1343 netif_carrier_off(info->netdev);
1344 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345#endif
1346 }
1347 if (status & MISCSTATUS_CTS_LATCHED)
1348 {
1349 if ((info->cts_chkcount)++ >= IO_PIN_SHUTDOWN_LIMIT)
1350 usc_DisablestatusIrqs(info,SICR_CTS);
1351 icount->cts++;
1352 if ( status & MISCSTATUS_CTS )
1353 info->input_signal_events.cts_up++;
1354 else
1355 info->input_signal_events.cts_down++;
1356 }
1357 wake_up_interruptible(&info->status_event_wait_q);
1358 wake_up_interruptible(&info->event_wait_q);
1359
1360 if ( (info->flags & ASYNC_CHECK_CD) &&
1361 (status & MISCSTATUS_DCD_LATCHED) ) {
1362 if ( debug_level >= DEBUG_LEVEL_ISR )
1363 printk("%s CD now %s...", info->device_name,
1364 (status & MISCSTATUS_DCD) ? "on" : "off");
1365 if (status & MISCSTATUS_DCD)
1366 wake_up_interruptible(&info->open_wait);
1367 else {
1368 if ( debug_level >= DEBUG_LEVEL_ISR )
1369 printk("doing serial hangup...");
1370 if (info->tty)
1371 tty_hangup(info->tty);
1372 }
1373 }
1374
1375 if ( (info->flags & ASYNC_CTS_FLOW) &&
1376 (status & MISCSTATUS_CTS_LATCHED) ) {
1377 if (info->tty->hw_stopped) {
1378 if (status & MISCSTATUS_CTS) {
1379 if ( debug_level >= DEBUG_LEVEL_ISR )
1380 printk("CTS tx start...");
1381 if (info->tty)
1382 info->tty->hw_stopped = 0;
1383 usc_start_transmitter(info);
1384 info->pending_bh |= BH_TRANSMIT;
1385 return;
1386 }
1387 } else {
1388 if (!(status & MISCSTATUS_CTS)) {
1389 if ( debug_level >= DEBUG_LEVEL_ISR )
1390 printk("CTS tx stop...");
1391 if (info->tty)
1392 info->tty->hw_stopped = 1;
1393 usc_stop_transmitter(info);
1394 }
1395 }
1396 }
1397 }
1398
1399 info->pending_bh |= BH_STATUS;
1400
1401 /* for diagnostics set IRQ flag */
1402 if ( status & MISCSTATUS_TXC_LATCHED ){
1403 usc_OutReg( info, SICR,
1404 (unsigned short)(usc_InReg(info,SICR) & ~(SICR_TXC_ACTIVE+SICR_TXC_INACTIVE)) );
1405 usc_UnlatchIostatusBits( info, MISCSTATUS_TXC_LATCHED );
Joe Perches0fab6de2008-04-28 02:14:02 -07001406 info->irq_occurred = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407 }
1408
1409} /* end of mgsl_isr_io_pin() */
1410
1411/* mgsl_isr_transmit_data()
1412 *
1413 * Service a transmit data interrupt (async mode only).
1414 *
1415 * Arguments: info pointer to device instance data
1416 * Return Value: None
1417 */
1418static void mgsl_isr_transmit_data( struct mgsl_struct *info )
1419{
1420 if ( debug_level >= DEBUG_LEVEL_ISR )
1421 printk("%s(%d):mgsl_isr_transmit_data xmit_cnt=%d\n",
1422 __FILE__,__LINE__,info->xmit_cnt);
1423
1424 usc_ClearIrqPendingBits( info, TRANSMIT_DATA );
1425
1426 if (info->tty->stopped || info->tty->hw_stopped) {
1427 usc_stop_transmitter(info);
1428 return;
1429 }
1430
1431 if ( info->xmit_cnt )
1432 usc_load_txfifo( info );
1433 else
Joe Perches0fab6de2008-04-28 02:14:02 -07001434 info->tx_active = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001435
1436 if (info->xmit_cnt < WAKEUP_CHARS)
1437 info->pending_bh |= BH_TRANSMIT;
1438
1439} /* end of mgsl_isr_transmit_data() */
1440
1441/* mgsl_isr_receive_data()
1442 *
1443 * Service a receive data interrupt. This occurs
1444 * when operating in asynchronous interrupt transfer mode.
1445 * The receive data FIFO is flushed to the receive data buffers.
1446 *
1447 * Arguments: info pointer to device instance data
1448 * Return Value: None
1449 */
1450static void mgsl_isr_receive_data( struct mgsl_struct *info )
1451{
1452 int Fifocount;
1453 u16 status;
Alan Cox33f0f882006-01-09 20:54:13 -08001454 int work = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 unsigned char DataByte;
1456 struct tty_struct *tty = info->tty;
1457 struct mgsl_icount *icount = &info->icount;
1458
1459 if ( debug_level >= DEBUG_LEVEL_ISR )
1460 printk("%s(%d):mgsl_isr_receive_data\n",
1461 __FILE__,__LINE__);
1462
1463 usc_ClearIrqPendingBits( info, RECEIVE_DATA );
1464
1465 /* select FIFO status for RICR readback */
1466 usc_RCmd( info, RCmd_SelectRicrRxFifostatus );
1467
1468 /* clear the Wordstatus bit so that status readback */
1469 /* only reflects the status of this byte */
1470 usc_OutReg( info, RICR+LSBONLY, (u16)(usc_InReg(info, RICR+LSBONLY) & ~BIT3 ));
1471
1472 /* flush the receive FIFO */
1473
1474 while( (Fifocount = (usc_InReg(info,RICR) >> 8)) ) {
Alan Cox33f0f882006-01-09 20:54:13 -08001475 int flag;
1476
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477 /* read one byte from RxFIFO */
1478 outw( (inw(info->io_base + CCAR) & 0x0780) | (RDR+LSBONLY),
1479 info->io_base + CCAR );
1480 DataByte = inb( info->io_base + CCAR );
1481
1482 /* get the status of the received byte */
1483 status = usc_InReg(info, RCSR);
1484 if ( status & (RXSTATUS_FRAMING_ERROR + RXSTATUS_PARITY_ERROR +
1485 RXSTATUS_OVERRUN + RXSTATUS_BREAK_RECEIVED) )
1486 usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
1487
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 icount->rx++;
1489
Alan Cox33f0f882006-01-09 20:54:13 -08001490 flag = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 if ( status & (RXSTATUS_FRAMING_ERROR + RXSTATUS_PARITY_ERROR +
1492 RXSTATUS_OVERRUN + RXSTATUS_BREAK_RECEIVED) ) {
1493 printk("rxerr=%04X\n",status);
1494 /* update error statistics */
1495 if ( status & RXSTATUS_BREAK_RECEIVED ) {
1496 status &= ~(RXSTATUS_FRAMING_ERROR + RXSTATUS_PARITY_ERROR);
1497 icount->brk++;
1498 } else if (status & RXSTATUS_PARITY_ERROR)
1499 icount->parity++;
1500 else if (status & RXSTATUS_FRAMING_ERROR)
1501 icount->frame++;
1502 else if (status & RXSTATUS_OVERRUN) {
1503 /* must issue purge fifo cmd before */
1504 /* 16C32 accepts more receive chars */
1505 usc_RTCmd(info,RTCmd_PurgeRxFifo);
1506 icount->overrun++;
1507 }
1508
1509 /* discard char if tty control flags say so */
1510 if (status & info->ignore_status_mask)
1511 continue;
1512
1513 status &= info->read_status_mask;
1514
1515 if (status & RXSTATUS_BREAK_RECEIVED) {
Alan Cox33f0f882006-01-09 20:54:13 -08001516 flag = TTY_BREAK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517 if (info->flags & ASYNC_SAK)
1518 do_SAK(tty);
1519 } else if (status & RXSTATUS_PARITY_ERROR)
Alan Cox33f0f882006-01-09 20:54:13 -08001520 flag = TTY_PARITY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 else if (status & RXSTATUS_FRAMING_ERROR)
Alan Cox33f0f882006-01-09 20:54:13 -08001522 flag = TTY_FRAME;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523 } /* end of if (error) */
Alan Cox33f0f882006-01-09 20:54:13 -08001524 tty_insert_flip_char(tty, DataByte, flag);
1525 if (status & RXSTATUS_OVERRUN) {
1526 /* Overrun is special, since it's
1527 * reported immediately, and doesn't
1528 * affect the current character
1529 */
1530 work += tty_insert_flip_char(tty, 0, TTY_OVERRUN);
1531 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532 }
1533
1534 if ( debug_level >= DEBUG_LEVEL_ISR ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 printk("%s(%d):rx=%d brk=%d parity=%d frame=%d overrun=%d\n",
1536 __FILE__,__LINE__,icount->rx,icount->brk,
1537 icount->parity,icount->frame,icount->overrun);
1538 }
1539
Alan Cox33f0f882006-01-09 20:54:13 -08001540 if(work)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 tty_flip_buffer_push(tty);
1542}
1543
1544/* mgsl_isr_misc()
1545 *
Joe Perches8dfba4d2008-02-03 17:11:42 +02001546 * Service a miscellaneous interrupt source.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 *
1548 * Arguments: info pointer to device extension (instance data)
1549 * Return Value: None
1550 */
1551static void mgsl_isr_misc( struct mgsl_struct *info )
1552{
1553 u16 status = usc_InReg( info, MISR );
1554
1555 if ( debug_level >= DEBUG_LEVEL_ISR )
1556 printk("%s(%d):mgsl_isr_misc status=%04X\n",
1557 __FILE__,__LINE__,status);
1558
1559 if ((status & MISCSTATUS_RCC_UNDERRUN) &&
1560 (info->params.mode == MGSL_MODE_HDLC)) {
1561
1562 /* turn off receiver and rx DMA */
1563 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
1564 usc_DmaCmd(info, DmaCmd_ResetRxChannel);
1565 usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
1566 usc_ClearIrqPendingBits(info, RECEIVE_DATA + RECEIVE_STATUS);
1567 usc_DisableInterrupts(info, RECEIVE_DATA + RECEIVE_STATUS);
1568
1569 /* schedule BH handler to restart receiver */
1570 info->pending_bh |= BH_RECEIVE;
Joe Perches0fab6de2008-04-28 02:14:02 -07001571 info->rx_rcc_underrun = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 }
1573
1574 usc_ClearIrqPendingBits( info, MISC );
1575 usc_UnlatchMiscstatusBits( info, status );
1576
1577} /* end of mgsl_isr_misc() */
1578
1579/* mgsl_isr_null()
1580 *
1581 * Services undefined interrupt vectors from the
1582 * USC. (hence this function SHOULD never be called)
1583 *
1584 * Arguments: info pointer to device extension (instance data)
1585 * Return Value: None
1586 */
1587static void mgsl_isr_null( struct mgsl_struct *info )
1588{
1589
1590} /* end of mgsl_isr_null() */
1591
1592/* mgsl_isr_receive_dma()
1593 *
1594 * Service a receive DMA channel interrupt.
1595 * For this driver there are two sources of receive DMA interrupts
1596 * as identified in the Receive DMA mode Register (RDMR):
1597 *
1598 * BIT3 EOA/EOL End of List, all receive buffers in receive
1599 * buffer list have been filled (no more free buffers
1600 * available). The DMA controller has shut down.
1601 *
1602 * BIT2 EOB End of Buffer. This interrupt occurs when a receive
1603 * DMA buffer is terminated in response to completion
1604 * of a good frame or a frame with errors. The status
1605 * of the frame is stored in the buffer entry in the
1606 * list of receive buffer entries.
1607 *
1608 * Arguments: info pointer to device instance data
1609 * Return Value: None
1610 */
1611static void mgsl_isr_receive_dma( struct mgsl_struct *info )
1612{
1613 u16 status;
1614
1615 /* clear interrupt pending and IUS bit for Rx DMA IRQ */
1616 usc_OutDmaReg( info, CDIR, BIT9+BIT1 );
1617
1618 /* Read the receive DMA status to identify interrupt type. */
1619 /* This also clears the status bits. */
1620 status = usc_InDmaReg( info, RDMR );
1621
1622 if ( debug_level >= DEBUG_LEVEL_ISR )
1623 printk("%s(%d):mgsl_isr_receive_dma(%s) status=%04X\n",
1624 __FILE__,__LINE__,info->device_name,status);
1625
1626 info->pending_bh |= BH_RECEIVE;
1627
1628 if ( status & BIT3 ) {
Joe Perches0fab6de2008-04-28 02:14:02 -07001629 info->rx_overflow = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630 info->icount.buf_overrun++;
1631 }
1632
1633} /* end of mgsl_isr_receive_dma() */
1634
1635/* mgsl_isr_transmit_dma()
1636 *
1637 * This function services a transmit DMA channel interrupt.
1638 *
1639 * For this driver there is one source of transmit DMA interrupts
1640 * as identified in the Transmit DMA Mode Register (TDMR):
1641 *
1642 * BIT2 EOB End of Buffer. This interrupt occurs when a
1643 * transmit DMA buffer has been emptied.
1644 *
1645 * The driver maintains enough transmit DMA buffers to hold at least
1646 * one max frame size transmit frame. When operating in a buffered
1647 * transmit mode, there may be enough transmit DMA buffers to hold at
1648 * least two or more max frame size frames. On an EOB condition,
1649 * determine if there are any queued transmit buffers and copy into
1650 * transmit DMA buffers if we have room.
1651 *
1652 * Arguments: info pointer to device instance data
1653 * Return Value: None
1654 */
1655static void mgsl_isr_transmit_dma( struct mgsl_struct *info )
1656{
1657 u16 status;
1658
1659 /* clear interrupt pending and IUS bit for Tx DMA IRQ */
1660 usc_OutDmaReg(info, CDIR, BIT8+BIT0 );
1661
1662 /* Read the transmit DMA status to identify interrupt type. */
1663 /* This also clears the status bits. */
1664
1665 status = usc_InDmaReg( info, TDMR );
1666
1667 if ( debug_level >= DEBUG_LEVEL_ISR )
1668 printk("%s(%d):mgsl_isr_transmit_dma(%s) status=%04X\n",
1669 __FILE__,__LINE__,info->device_name,status);
1670
1671 if ( status & BIT2 ) {
1672 --info->tx_dma_buffers_used;
1673
1674 /* if there are transmit frames queued,
1675 * try to load the next one
1676 */
1677 if ( load_next_tx_holding_buffer(info) ) {
1678 /* if call returns non-zero value, we have
1679 * at least one free tx holding buffer
1680 */
1681 info->pending_bh |= BH_TRANSMIT;
1682 }
1683 }
1684
1685} /* end of mgsl_isr_transmit_dma() */
1686
1687/* mgsl_interrupt()
1688 *
1689 * Interrupt service routine entry point.
1690 *
1691 * Arguments:
1692 *
1693 * irq interrupt number that caused interrupt
1694 * dev_id device ID supplied during interrupt registration
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 *
1696 * Return Value: None
1697 */
Jeff Garzika6f97b22007-10-31 05:20:49 -04001698static irqreturn_t mgsl_interrupt(int dummy, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699{
Jeff Garzika6f97b22007-10-31 05:20:49 -04001700 struct mgsl_struct *info = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701 u16 UscVector;
1702 u16 DmaVector;
1703
1704 if ( debug_level >= DEBUG_LEVEL_ISR )
Jeff Garzika6f97b22007-10-31 05:20:49 -04001705 printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)entry.\n",
1706 __FILE__, __LINE__, info->irq_level);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708 spin_lock(&info->irq_spinlock);
1709
1710 for(;;) {
1711 /* Read the interrupt vectors from hardware. */
1712 UscVector = usc_InReg(info, IVR) >> 9;
1713 DmaVector = usc_InDmaReg(info, DIVR);
1714
1715 if ( debug_level >= DEBUG_LEVEL_ISR )
1716 printk("%s(%d):%s UscVector=%08X DmaVector=%08X\n",
1717 __FILE__,__LINE__,info->device_name,UscVector,DmaVector);
1718
1719 if ( !UscVector && !DmaVector )
1720 break;
1721
1722 /* Dispatch interrupt vector */
1723 if ( UscVector )
1724 (*UscIsrTable[UscVector])(info);
1725 else if ( (DmaVector&(BIT10|BIT9)) == BIT10)
1726 mgsl_isr_transmit_dma(info);
1727 else
1728 mgsl_isr_receive_dma(info);
1729
1730 if ( info->isr_overflow ) {
Jeff Garzika6f97b22007-10-31 05:20:49 -04001731 printk(KERN_ERR "%s(%d):%s isr overflow irq=%d\n",
1732 __FILE__, __LINE__, info->device_name, info->irq_level);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001733 usc_DisableMasterIrqBit(info);
1734 usc_DisableDmaInterrupts(info,DICR_MASTER);
1735 break;
1736 }
1737 }
1738
1739 /* Request bottom half processing if there's something
1740 * for it to do and the bh is not already running
1741 */
1742
1743 if ( info->pending_bh && !info->bh_running && !info->bh_requested ) {
1744 if ( debug_level >= DEBUG_LEVEL_ISR )
1745 printk("%s(%d):%s queueing bh task.\n",
1746 __FILE__,__LINE__,info->device_name);
1747 schedule_work(&info->task);
Joe Perches0fab6de2008-04-28 02:14:02 -07001748 info->bh_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749 }
1750
1751 spin_unlock(&info->irq_spinlock);
1752
1753 if ( debug_level >= DEBUG_LEVEL_ISR )
Jeff Garzika6f97b22007-10-31 05:20:49 -04001754 printk(KERN_DEBUG "%s(%d):mgsl_interrupt(%d)exit.\n",
1755 __FILE__, __LINE__, info->irq_level);
1756
Linus Torvalds1da177e2005-04-16 15:20:36 -07001757 return IRQ_HANDLED;
1758} /* end of mgsl_interrupt() */
1759
1760/* startup()
1761 *
1762 * Initialize and start device.
1763 *
1764 * Arguments: info pointer to device instance data
1765 * Return Value: 0 if success, otherwise error code
1766 */
1767static int startup(struct mgsl_struct * info)
1768{
1769 int retval = 0;
1770
1771 if ( debug_level >= DEBUG_LEVEL_INFO )
1772 printk("%s(%d):mgsl_startup(%s)\n",__FILE__,__LINE__,info->device_name);
1773
1774 if (info->flags & ASYNC_INITIALIZED)
1775 return 0;
1776
1777 if (!info->xmit_buf) {
1778 /* allocate a page of memory for a transmit buffer */
1779 info->xmit_buf = (unsigned char *)get_zeroed_page(GFP_KERNEL);
1780 if (!info->xmit_buf) {
1781 printk(KERN_ERR"%s(%d):%s can't allocate transmit buffer\n",
1782 __FILE__,__LINE__,info->device_name);
1783 return -ENOMEM;
1784 }
1785 }
1786
1787 info->pending_bh = 0;
1788
Paul Fulghum96612392005-09-09 13:02:13 -07001789 memset(&info->icount, 0, sizeof(info->icount));
1790
Jiri Slaby40565f12007-02-12 00:52:31 -08001791 setup_timer(&info->tx_timer, mgsl_tx_timeout, (unsigned long)info);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
1793 /* Allocate and claim adapter resources */
1794 retval = mgsl_claim_resources(info);
1795
1796 /* perform existence check and diagnostics */
1797 if ( !retval )
1798 retval = mgsl_adapter_test(info);
1799
1800 if ( retval ) {
1801 if (capable(CAP_SYS_ADMIN) && info->tty)
1802 set_bit(TTY_IO_ERROR, &info->tty->flags);
1803 mgsl_release_resources(info);
1804 return retval;
1805 }
1806
1807 /* program hardware for current parameters */
1808 mgsl_change_params(info);
1809
1810 if (info->tty)
1811 clear_bit(TTY_IO_ERROR, &info->tty->flags);
1812
1813 info->flags |= ASYNC_INITIALIZED;
1814
1815 return 0;
1816
1817} /* end of startup() */
1818
1819/* shutdown()
1820 *
1821 * Called by mgsl_close() and mgsl_hangup() to shutdown hardware
1822 *
1823 * Arguments: info pointer to device instance data
1824 * Return Value: None
1825 */
1826static void shutdown(struct mgsl_struct * info)
1827{
1828 unsigned long flags;
1829
1830 if (!(info->flags & ASYNC_INITIALIZED))
1831 return;
1832
1833 if (debug_level >= DEBUG_LEVEL_INFO)
1834 printk("%s(%d):mgsl_shutdown(%s)\n",
1835 __FILE__,__LINE__, info->device_name );
1836
1837 /* clear status wait queue because status changes */
1838 /* can't happen after shutting down the hardware */
1839 wake_up_interruptible(&info->status_event_wait_q);
1840 wake_up_interruptible(&info->event_wait_q);
1841
Jiri Slaby40565f12007-02-12 00:52:31 -08001842 del_timer_sync(&info->tx_timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001843
1844 if (info->xmit_buf) {
1845 free_page((unsigned long) info->xmit_buf);
1846 info->xmit_buf = NULL;
1847 }
1848
1849 spin_lock_irqsave(&info->irq_spinlock,flags);
1850 usc_DisableMasterIrqBit(info);
1851 usc_stop_receiver(info);
1852 usc_stop_transmitter(info);
1853 usc_DisableInterrupts(info,RECEIVE_DATA + RECEIVE_STATUS +
1854 TRANSMIT_DATA + TRANSMIT_STATUS + IO_PIN + MISC );
1855 usc_DisableDmaInterrupts(info,DICR_MASTER + DICR_TRANSMIT + DICR_RECEIVE);
1856
1857 /* Disable DMAEN (Port 7, Bit 14) */
1858 /* This disconnects the DMA request signal from the ISA bus */
1859 /* on the ISA adapter. This has no effect for the PCI adapter */
1860 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) | BIT14));
1861
1862 /* Disable INTEN (Port 6, Bit12) */
1863 /* This disconnects the IRQ request signal to the ISA bus */
1864 /* on the ISA adapter. This has no effect for the PCI adapter */
1865 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) | BIT12));
1866
1867 if (!info->tty || info->tty->termios->c_cflag & HUPCL) {
1868 info->serial_signals &= ~(SerialSignal_DTR + SerialSignal_RTS);
1869 usc_set_serial_signals(info);
1870 }
1871
1872 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1873
1874 mgsl_release_resources(info);
1875
1876 if (info->tty)
1877 set_bit(TTY_IO_ERROR, &info->tty->flags);
1878
1879 info->flags &= ~ASYNC_INITIALIZED;
1880
1881} /* end of shutdown() */
1882
1883static void mgsl_program_hw(struct mgsl_struct *info)
1884{
1885 unsigned long flags;
1886
1887 spin_lock_irqsave(&info->irq_spinlock,flags);
1888
1889 usc_stop_receiver(info);
1890 usc_stop_transmitter(info);
1891 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
1892
1893 if (info->params.mode == MGSL_MODE_HDLC ||
1894 info->params.mode == MGSL_MODE_RAW ||
1895 info->netcount)
1896 usc_set_sync_mode(info);
1897 else
1898 usc_set_async_mode(info);
1899
1900 usc_set_serial_signals(info);
1901
1902 info->dcd_chkcount = 0;
1903 info->cts_chkcount = 0;
1904 info->ri_chkcount = 0;
1905 info->dsr_chkcount = 0;
1906
1907 usc_EnableStatusIrqs(info,SICR_CTS+SICR_DSR+SICR_DCD+SICR_RI);
1908 usc_EnableInterrupts(info, IO_PIN);
1909 usc_get_serial_signals(info);
1910
1911 if (info->netcount || info->tty->termios->c_cflag & CREAD)
1912 usc_start_receiver(info);
1913
1914 spin_unlock_irqrestore(&info->irq_spinlock,flags);
1915}
1916
1917/* Reconfigure adapter based on new parameters
1918 */
1919static void mgsl_change_params(struct mgsl_struct *info)
1920{
1921 unsigned cflag;
1922 int bits_per_char;
1923
1924 if (!info->tty || !info->tty->termios)
1925 return;
1926
1927 if (debug_level >= DEBUG_LEVEL_INFO)
1928 printk("%s(%d):mgsl_change_params(%s)\n",
1929 __FILE__,__LINE__, info->device_name );
1930
1931 cflag = info->tty->termios->c_cflag;
1932
1933 /* if B0 rate (hangup) specified then negate DTR and RTS */
1934 /* otherwise assert DTR and RTS */
1935 if (cflag & CBAUD)
1936 info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
1937 else
1938 info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
1939
1940 /* byte size and parity */
1941
1942 switch (cflag & CSIZE) {
1943 case CS5: info->params.data_bits = 5; break;
1944 case CS6: info->params.data_bits = 6; break;
1945 case CS7: info->params.data_bits = 7; break;
1946 case CS8: info->params.data_bits = 8; break;
1947 /* Never happens, but GCC is too dumb to figure it out */
1948 default: info->params.data_bits = 7; break;
1949 }
1950
1951 if (cflag & CSTOPB)
1952 info->params.stop_bits = 2;
1953 else
1954 info->params.stop_bits = 1;
1955
1956 info->params.parity = ASYNC_PARITY_NONE;
1957 if (cflag & PARENB) {
1958 if (cflag & PARODD)
1959 info->params.parity = ASYNC_PARITY_ODD;
1960 else
1961 info->params.parity = ASYNC_PARITY_EVEN;
1962#ifdef CMSPAR
1963 if (cflag & CMSPAR)
1964 info->params.parity = ASYNC_PARITY_SPACE;
1965#endif
1966 }
1967
1968 /* calculate number of jiffies to transmit a full
1969 * FIFO (32 bytes) at specified data rate
1970 */
1971 bits_per_char = info->params.data_bits +
1972 info->params.stop_bits + 1;
1973
1974 /* if port data rate is set to 460800 or less then
1975 * allow tty settings to override, otherwise keep the
1976 * current data rate.
1977 */
1978 if (info->params.data_rate <= 460800)
1979 info->params.data_rate = tty_get_baud_rate(info->tty);
1980
1981 if ( info->params.data_rate ) {
1982 info->timeout = (32*HZ*bits_per_char) /
1983 info->params.data_rate;
1984 }
1985 info->timeout += HZ/50; /* Add .02 seconds of slop */
1986
1987 if (cflag & CRTSCTS)
1988 info->flags |= ASYNC_CTS_FLOW;
1989 else
1990 info->flags &= ~ASYNC_CTS_FLOW;
1991
1992 if (cflag & CLOCAL)
1993 info->flags &= ~ASYNC_CHECK_CD;
1994 else
1995 info->flags |= ASYNC_CHECK_CD;
1996
1997 /* process tty input control flags */
1998
1999 info->read_status_mask = RXSTATUS_OVERRUN;
2000 if (I_INPCK(info->tty))
2001 info->read_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
2002 if (I_BRKINT(info->tty) || I_PARMRK(info->tty))
2003 info->read_status_mask |= RXSTATUS_BREAK_RECEIVED;
2004
2005 if (I_IGNPAR(info->tty))
2006 info->ignore_status_mask |= RXSTATUS_PARITY_ERROR | RXSTATUS_FRAMING_ERROR;
2007 if (I_IGNBRK(info->tty)) {
2008 info->ignore_status_mask |= RXSTATUS_BREAK_RECEIVED;
2009 /* If ignoring parity and break indicators, ignore
2010 * overruns too. (For real raw support).
2011 */
2012 if (I_IGNPAR(info->tty))
2013 info->ignore_status_mask |= RXSTATUS_OVERRUN;
2014 }
2015
2016 mgsl_program_hw(info);
2017
2018} /* end of mgsl_change_params() */
2019
2020/* mgsl_put_char()
2021 *
2022 * Add a character to the transmit buffer.
2023 *
2024 * Arguments: tty pointer to tty information structure
2025 * ch character to add to transmit buffer
2026 *
2027 * Return Value: None
2028 */
Alan Cox55da7782008-04-30 00:54:07 -07002029static int mgsl_put_char(struct tty_struct *tty, unsigned char ch)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030{
2031 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2032 unsigned long flags;
Alan Cox55da7782008-04-30 00:54:07 -07002033 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002034
2035 if ( debug_level >= DEBUG_LEVEL_INFO ) {
2036 printk( "%s(%d):mgsl_put_char(%d) on %s\n",
2037 __FILE__,__LINE__,ch,info->device_name);
2038 }
2039
2040 if (mgsl_paranoia_check(info, tty->name, "mgsl_put_char"))
Alan Cox55da7782008-04-30 00:54:07 -07002041 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002042
2043 if (!tty || !info->xmit_buf)
Alan Cox55da7782008-04-30 00:54:07 -07002044 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045
2046 spin_lock_irqsave(&info->irq_spinlock,flags);
2047
2048 if ( (info->params.mode == MGSL_MODE_ASYNC ) || !info->tx_active ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 if (info->xmit_cnt < SERIAL_XMIT_SIZE - 1) {
2050 info->xmit_buf[info->xmit_head++] = ch;
2051 info->xmit_head &= SERIAL_XMIT_SIZE-1;
2052 info->xmit_cnt++;
Alan Cox55da7782008-04-30 00:54:07 -07002053 ret = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002054 }
2055 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002056 spin_unlock_irqrestore(&info->irq_spinlock,flags);
Alan Cox55da7782008-04-30 00:54:07 -07002057 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058
2059} /* end of mgsl_put_char() */
2060
2061/* mgsl_flush_chars()
2062 *
2063 * Enable transmitter so remaining characters in the
2064 * transmit buffer are sent.
2065 *
2066 * Arguments: tty pointer to tty information structure
2067 * Return Value: None
2068 */
2069static void mgsl_flush_chars(struct tty_struct *tty)
2070{
2071 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2072 unsigned long flags;
2073
2074 if ( debug_level >= DEBUG_LEVEL_INFO )
2075 printk( "%s(%d):mgsl_flush_chars() entry on %s xmit_cnt=%d\n",
2076 __FILE__,__LINE__,info->device_name,info->xmit_cnt);
2077
2078 if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_chars"))
2079 return;
2080
2081 if (info->xmit_cnt <= 0 || tty->stopped || tty->hw_stopped ||
2082 !info->xmit_buf)
2083 return;
2084
2085 if ( debug_level >= DEBUG_LEVEL_INFO )
2086 printk( "%s(%d):mgsl_flush_chars() entry on %s starting transmitter\n",
2087 __FILE__,__LINE__,info->device_name );
2088
2089 spin_lock_irqsave(&info->irq_spinlock,flags);
2090
2091 if (!info->tx_active) {
2092 if ( (info->params.mode == MGSL_MODE_HDLC ||
2093 info->params.mode == MGSL_MODE_RAW) && info->xmit_cnt ) {
2094 /* operating in synchronous (frame oriented) mode */
2095 /* copy data from circular xmit_buf to */
2096 /* transmit DMA buffer. */
2097 mgsl_load_tx_dma_buffer(info,
2098 info->xmit_buf,info->xmit_cnt);
2099 }
2100 usc_start_transmitter(info);
2101 }
2102
2103 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2104
2105} /* end of mgsl_flush_chars() */
2106
2107/* mgsl_write()
2108 *
2109 * Send a block of data
2110 *
2111 * Arguments:
2112 *
2113 * tty pointer to tty information structure
2114 * buf pointer to buffer containing send data
2115 * count size of send data in bytes
2116 *
2117 * Return Value: number of characters written
2118 */
2119static int mgsl_write(struct tty_struct * tty,
2120 const unsigned char *buf, int count)
2121{
2122 int c, ret = 0;
2123 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2124 unsigned long flags;
2125
2126 if ( debug_level >= DEBUG_LEVEL_INFO )
2127 printk( "%s(%d):mgsl_write(%s) count=%d\n",
2128 __FILE__,__LINE__,info->device_name,count);
2129
2130 if (mgsl_paranoia_check(info, tty->name, "mgsl_write"))
2131 goto cleanup;
2132
Paul Fulghum86a34142006-03-28 01:56:14 -08002133 if (!tty || !info->xmit_buf)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134 goto cleanup;
2135
2136 if ( info->params.mode == MGSL_MODE_HDLC ||
2137 info->params.mode == MGSL_MODE_RAW ) {
2138 /* operating in synchronous (frame oriented) mode */
2139 /* operating in synchronous (frame oriented) mode */
2140 if (info->tx_active) {
2141
2142 if ( info->params.mode == MGSL_MODE_HDLC ) {
2143 ret = 0;
2144 goto cleanup;
2145 }
2146 /* transmitter is actively sending data -
2147 * if we have multiple transmit dma and
2148 * holding buffers, attempt to queue this
2149 * frame for transmission at a later time.
2150 */
2151 if (info->tx_holding_count >= info->num_tx_holding_buffers ) {
2152 /* no tx holding buffers available */
2153 ret = 0;
2154 goto cleanup;
2155 }
2156
2157 /* queue transmit frame request */
2158 ret = count;
2159 save_tx_buffer_request(info,buf,count);
2160
2161 /* if we have sufficient tx dma buffers,
2162 * load the next buffered tx request
2163 */
2164 spin_lock_irqsave(&info->irq_spinlock,flags);
2165 load_next_tx_holding_buffer(info);
2166 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2167 goto cleanup;
2168 }
2169
2170 /* if operating in HDLC LoopMode and the adapter */
2171 /* has yet to be inserted into the loop, we can't */
2172 /* transmit */
2173
2174 if ( (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) &&
2175 !usc_loopmode_active(info) )
2176 {
2177 ret = 0;
2178 goto cleanup;
2179 }
2180
2181 if ( info->xmit_cnt ) {
2182 /* Send accumulated from send_char() calls */
2183 /* as frame and wait before accepting more data. */
2184 ret = 0;
2185
2186 /* copy data from circular xmit_buf to */
2187 /* transmit DMA buffer. */
2188 mgsl_load_tx_dma_buffer(info,
2189 info->xmit_buf,info->xmit_cnt);
2190 if ( debug_level >= DEBUG_LEVEL_INFO )
2191 printk( "%s(%d):mgsl_write(%s) sync xmit_cnt flushing\n",
2192 __FILE__,__LINE__,info->device_name);
2193 } else {
2194 if ( debug_level >= DEBUG_LEVEL_INFO )
2195 printk( "%s(%d):mgsl_write(%s) sync transmit accepted\n",
2196 __FILE__,__LINE__,info->device_name);
2197 ret = count;
2198 info->xmit_cnt = count;
2199 mgsl_load_tx_dma_buffer(info,buf,count);
2200 }
2201 } else {
2202 while (1) {
2203 spin_lock_irqsave(&info->irq_spinlock,flags);
2204 c = min_t(int, count,
2205 min(SERIAL_XMIT_SIZE - info->xmit_cnt - 1,
2206 SERIAL_XMIT_SIZE - info->xmit_head));
2207 if (c <= 0) {
2208 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2209 break;
2210 }
2211 memcpy(info->xmit_buf + info->xmit_head, buf, c);
2212 info->xmit_head = ((info->xmit_head + c) &
2213 (SERIAL_XMIT_SIZE-1));
2214 info->xmit_cnt += c;
2215 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2216 buf += c;
2217 count -= c;
2218 ret += c;
2219 }
2220 }
2221
2222 if (info->xmit_cnt && !tty->stopped && !tty->hw_stopped) {
2223 spin_lock_irqsave(&info->irq_spinlock,flags);
2224 if (!info->tx_active)
2225 usc_start_transmitter(info);
2226 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2227 }
2228cleanup:
2229 if ( debug_level >= DEBUG_LEVEL_INFO )
2230 printk( "%s(%d):mgsl_write(%s) returning=%d\n",
2231 __FILE__,__LINE__,info->device_name,ret);
2232
2233 return ret;
2234
2235} /* end of mgsl_write() */
2236
2237/* mgsl_write_room()
2238 *
2239 * Return the count of free bytes in transmit buffer
2240 *
2241 * Arguments: tty pointer to tty info structure
2242 * Return Value: None
2243 */
2244static int mgsl_write_room(struct tty_struct *tty)
2245{
2246 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2247 int ret;
2248
2249 if (mgsl_paranoia_check(info, tty->name, "mgsl_write_room"))
2250 return 0;
2251 ret = SERIAL_XMIT_SIZE - info->xmit_cnt - 1;
2252 if (ret < 0)
2253 ret = 0;
2254
2255 if (debug_level >= DEBUG_LEVEL_INFO)
2256 printk("%s(%d):mgsl_write_room(%s)=%d\n",
2257 __FILE__,__LINE__, info->device_name,ret );
2258
2259 if ( info->params.mode == MGSL_MODE_HDLC ||
2260 info->params.mode == MGSL_MODE_RAW ) {
2261 /* operating in synchronous (frame oriented) mode */
2262 if ( info->tx_active )
2263 return 0;
2264 else
2265 return HDLC_MAX_FRAME_SIZE;
2266 }
2267
2268 return ret;
2269
2270} /* end of mgsl_write_room() */
2271
2272/* mgsl_chars_in_buffer()
2273 *
2274 * Return the count of bytes in transmit buffer
2275 *
2276 * Arguments: tty pointer to tty info structure
2277 * Return Value: None
2278 */
2279static int mgsl_chars_in_buffer(struct tty_struct *tty)
2280{
2281 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2282
2283 if (debug_level >= DEBUG_LEVEL_INFO)
2284 printk("%s(%d):mgsl_chars_in_buffer(%s)\n",
2285 __FILE__,__LINE__, info->device_name );
2286
2287 if (mgsl_paranoia_check(info, tty->name, "mgsl_chars_in_buffer"))
2288 return 0;
2289
2290 if (debug_level >= DEBUG_LEVEL_INFO)
2291 printk("%s(%d):mgsl_chars_in_buffer(%s)=%d\n",
2292 __FILE__,__LINE__, info->device_name,info->xmit_cnt );
2293
2294 if ( info->params.mode == MGSL_MODE_HDLC ||
2295 info->params.mode == MGSL_MODE_RAW ) {
2296 /* operating in synchronous (frame oriented) mode */
2297 if ( info->tx_active )
2298 return info->max_frame_size;
2299 else
2300 return 0;
2301 }
2302
2303 return info->xmit_cnt;
2304} /* end of mgsl_chars_in_buffer() */
2305
2306/* mgsl_flush_buffer()
2307 *
2308 * Discard all data in the send buffer
2309 *
2310 * Arguments: tty pointer to tty info structure
2311 * Return Value: None
2312 */
2313static void mgsl_flush_buffer(struct tty_struct *tty)
2314{
2315 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2316 unsigned long flags;
2317
2318 if (debug_level >= DEBUG_LEVEL_INFO)
2319 printk("%s(%d):mgsl_flush_buffer(%s) entry\n",
2320 __FILE__,__LINE__, info->device_name );
2321
2322 if (mgsl_paranoia_check(info, tty->name, "mgsl_flush_buffer"))
2323 return;
2324
2325 spin_lock_irqsave(&info->irq_spinlock,flags);
2326 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
2327 del_timer(&info->tx_timer);
2328 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2329
Linus Torvalds1da177e2005-04-16 15:20:36 -07002330 tty_wakeup(tty);
2331}
2332
2333/* mgsl_send_xchar()
2334 *
2335 * Send a high-priority XON/XOFF character
2336 *
2337 * Arguments: tty pointer to tty info structure
2338 * ch character to send
2339 * Return Value: None
2340 */
2341static void mgsl_send_xchar(struct tty_struct *tty, char ch)
2342{
2343 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2344 unsigned long flags;
2345
2346 if (debug_level >= DEBUG_LEVEL_INFO)
2347 printk("%s(%d):mgsl_send_xchar(%s,%d)\n",
2348 __FILE__,__LINE__, info->device_name, ch );
2349
2350 if (mgsl_paranoia_check(info, tty->name, "mgsl_send_xchar"))
2351 return;
2352
2353 info->x_char = ch;
2354 if (ch) {
2355 /* Make sure transmit interrupts are on */
2356 spin_lock_irqsave(&info->irq_spinlock,flags);
2357 if (!info->tx_enabled)
2358 usc_start_transmitter(info);
2359 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2360 }
2361} /* end of mgsl_send_xchar() */
2362
2363/* mgsl_throttle()
2364 *
2365 * Signal remote device to throttle send data (our receive data)
2366 *
2367 * Arguments: tty pointer to tty info structure
2368 * Return Value: None
2369 */
2370static void mgsl_throttle(struct tty_struct * tty)
2371{
2372 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2373 unsigned long flags;
2374
2375 if (debug_level >= DEBUG_LEVEL_INFO)
2376 printk("%s(%d):mgsl_throttle(%s) entry\n",
2377 __FILE__,__LINE__, info->device_name );
2378
2379 if (mgsl_paranoia_check(info, tty->name, "mgsl_throttle"))
2380 return;
2381
2382 if (I_IXOFF(tty))
2383 mgsl_send_xchar(tty, STOP_CHAR(tty));
2384
2385 if (tty->termios->c_cflag & CRTSCTS) {
2386 spin_lock_irqsave(&info->irq_spinlock,flags);
2387 info->serial_signals &= ~SerialSignal_RTS;
2388 usc_set_serial_signals(info);
2389 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2390 }
2391} /* end of mgsl_throttle() */
2392
2393/* mgsl_unthrottle()
2394 *
2395 * Signal remote device to stop throttling send data (our receive data)
2396 *
2397 * Arguments: tty pointer to tty info structure
2398 * Return Value: None
2399 */
2400static void mgsl_unthrottle(struct tty_struct * tty)
2401{
2402 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2403 unsigned long flags;
2404
2405 if (debug_level >= DEBUG_LEVEL_INFO)
2406 printk("%s(%d):mgsl_unthrottle(%s) entry\n",
2407 __FILE__,__LINE__, info->device_name );
2408
2409 if (mgsl_paranoia_check(info, tty->name, "mgsl_unthrottle"))
2410 return;
2411
2412 if (I_IXOFF(tty)) {
2413 if (info->x_char)
2414 info->x_char = 0;
2415 else
2416 mgsl_send_xchar(tty, START_CHAR(tty));
2417 }
2418
2419 if (tty->termios->c_cflag & CRTSCTS) {
2420 spin_lock_irqsave(&info->irq_spinlock,flags);
2421 info->serial_signals |= SerialSignal_RTS;
2422 usc_set_serial_signals(info);
2423 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2424 }
2425
2426} /* end of mgsl_unthrottle() */
2427
2428/* mgsl_get_stats()
2429 *
2430 * get the current serial parameters information
2431 *
2432 * Arguments: info pointer to device instance data
2433 * user_icount pointer to buffer to hold returned stats
2434 *
2435 * Return Value: 0 if success, otherwise error code
2436 */
2437static int mgsl_get_stats(struct mgsl_struct * info, struct mgsl_icount __user *user_icount)
2438{
2439 int err;
2440
2441 if (debug_level >= DEBUG_LEVEL_INFO)
2442 printk("%s(%d):mgsl_get_params(%s)\n",
2443 __FILE__,__LINE__, info->device_name);
2444
Paul Fulghum96612392005-09-09 13:02:13 -07002445 if (!user_icount) {
2446 memset(&info->icount, 0, sizeof(info->icount));
2447 } else {
2448 COPY_TO_USER(err, user_icount, &info->icount, sizeof(struct mgsl_icount));
2449 if (err)
2450 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451 }
2452
2453 return 0;
2454
2455} /* end of mgsl_get_stats() */
2456
2457/* mgsl_get_params()
2458 *
2459 * get the current serial parameters information
2460 *
2461 * Arguments: info pointer to device instance data
2462 * user_params pointer to buffer to hold returned params
2463 *
2464 * Return Value: 0 if success, otherwise error code
2465 */
2466static int mgsl_get_params(struct mgsl_struct * info, MGSL_PARAMS __user *user_params)
2467{
2468 int err;
2469 if (debug_level >= DEBUG_LEVEL_INFO)
2470 printk("%s(%d):mgsl_get_params(%s)\n",
2471 __FILE__,__LINE__, info->device_name);
2472
2473 COPY_TO_USER(err,user_params, &info->params, sizeof(MGSL_PARAMS));
2474 if (err) {
2475 if ( debug_level >= DEBUG_LEVEL_INFO )
2476 printk( "%s(%d):mgsl_get_params(%s) user buffer copy failed\n",
2477 __FILE__,__LINE__,info->device_name);
2478 return -EFAULT;
2479 }
2480
2481 return 0;
2482
2483} /* end of mgsl_get_params() */
2484
2485/* mgsl_set_params()
2486 *
2487 * set the serial parameters
2488 *
2489 * Arguments:
2490 *
2491 * info pointer to device instance data
2492 * new_params user buffer containing new serial params
2493 *
2494 * Return Value: 0 if success, otherwise error code
2495 */
2496static int mgsl_set_params(struct mgsl_struct * info, MGSL_PARAMS __user *new_params)
2497{
2498 unsigned long flags;
2499 MGSL_PARAMS tmp_params;
2500 int err;
2501
2502 if (debug_level >= DEBUG_LEVEL_INFO)
2503 printk("%s(%d):mgsl_set_params %s\n", __FILE__,__LINE__,
2504 info->device_name );
2505 COPY_FROM_USER(err,&tmp_params, new_params, sizeof(MGSL_PARAMS));
2506 if (err) {
2507 if ( debug_level >= DEBUG_LEVEL_INFO )
2508 printk( "%s(%d):mgsl_set_params(%s) user buffer copy failed\n",
2509 __FILE__,__LINE__,info->device_name);
2510 return -EFAULT;
2511 }
2512
2513 spin_lock_irqsave(&info->irq_spinlock,flags);
2514 memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
2515 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2516
2517 mgsl_change_params(info);
2518
2519 return 0;
2520
2521} /* end of mgsl_set_params() */
2522
2523/* mgsl_get_txidle()
2524 *
2525 * get the current transmit idle mode
2526 *
2527 * Arguments: info pointer to device instance data
2528 * idle_mode pointer to buffer to hold returned idle mode
2529 *
2530 * Return Value: 0 if success, otherwise error code
2531 */
2532static int mgsl_get_txidle(struct mgsl_struct * info, int __user *idle_mode)
2533{
2534 int err;
2535
2536 if (debug_level >= DEBUG_LEVEL_INFO)
2537 printk("%s(%d):mgsl_get_txidle(%s)=%d\n",
2538 __FILE__,__LINE__, info->device_name, info->idle_mode);
2539
2540 COPY_TO_USER(err,idle_mode, &info->idle_mode, sizeof(int));
2541 if (err) {
2542 if ( debug_level >= DEBUG_LEVEL_INFO )
2543 printk( "%s(%d):mgsl_get_txidle(%s) user buffer copy failed\n",
2544 __FILE__,__LINE__,info->device_name);
2545 return -EFAULT;
2546 }
2547
2548 return 0;
2549
2550} /* end of mgsl_get_txidle() */
2551
2552/* mgsl_set_txidle() service ioctl to set transmit idle mode
2553 *
2554 * Arguments: info pointer to device instance data
2555 * idle_mode new idle mode
2556 *
2557 * Return Value: 0 if success, otherwise error code
2558 */
2559static int mgsl_set_txidle(struct mgsl_struct * info, int idle_mode)
2560{
2561 unsigned long flags;
2562
2563 if (debug_level >= DEBUG_LEVEL_INFO)
2564 printk("%s(%d):mgsl_set_txidle(%s,%d)\n", __FILE__,__LINE__,
2565 info->device_name, idle_mode );
2566
2567 spin_lock_irqsave(&info->irq_spinlock,flags);
2568 info->idle_mode = idle_mode;
2569 usc_set_txidle( info );
2570 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2571 return 0;
2572
2573} /* end of mgsl_set_txidle() */
2574
2575/* mgsl_txenable()
2576 *
2577 * enable or disable the transmitter
2578 *
2579 * Arguments:
2580 *
2581 * info pointer to device instance data
2582 * enable 1 = enable, 0 = disable
2583 *
2584 * Return Value: 0 if success, otherwise error code
2585 */
2586static int mgsl_txenable(struct mgsl_struct * info, int enable)
2587{
2588 unsigned long flags;
2589
2590 if (debug_level >= DEBUG_LEVEL_INFO)
2591 printk("%s(%d):mgsl_txenable(%s,%d)\n", __FILE__,__LINE__,
2592 info->device_name, enable);
2593
2594 spin_lock_irqsave(&info->irq_spinlock,flags);
2595 if ( enable ) {
2596 if ( !info->tx_enabled ) {
2597
2598 usc_start_transmitter(info);
2599 /*--------------------------------------------------
2600 * if HDLC/SDLC Loop mode, attempt to insert the
2601 * station in the 'loop' by setting CMR:13. Upon
2602 * receipt of the next GoAhead (RxAbort) sequence,
2603 * the OnLoop indicator (CCSR:7) should go active
2604 * to indicate that we are on the loop
2605 *--------------------------------------------------*/
2606 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
2607 usc_loopmode_insert_request( info );
2608 }
2609 } else {
2610 if ( info->tx_enabled )
2611 usc_stop_transmitter(info);
2612 }
2613 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2614 return 0;
2615
2616} /* end of mgsl_txenable() */
2617
2618/* mgsl_txabort() abort send HDLC frame
2619 *
2620 * Arguments: info pointer to device instance data
2621 * Return Value: 0 if success, otherwise error code
2622 */
2623static int mgsl_txabort(struct mgsl_struct * info)
2624{
2625 unsigned long flags;
2626
2627 if (debug_level >= DEBUG_LEVEL_INFO)
2628 printk("%s(%d):mgsl_txabort(%s)\n", __FILE__,__LINE__,
2629 info->device_name);
2630
2631 spin_lock_irqsave(&info->irq_spinlock,flags);
2632 if ( info->tx_active && info->params.mode == MGSL_MODE_HDLC )
2633 {
2634 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
2635 usc_loopmode_cancel_transmit( info );
2636 else
2637 usc_TCmd(info,TCmd_SendAbort);
2638 }
2639 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2640 return 0;
2641
2642} /* end of mgsl_txabort() */
2643
2644/* mgsl_rxenable() enable or disable the receiver
2645 *
2646 * Arguments: info pointer to device instance data
2647 * enable 1 = enable, 0 = disable
2648 * Return Value: 0 if success, otherwise error code
2649 */
2650static int mgsl_rxenable(struct mgsl_struct * info, int enable)
2651{
2652 unsigned long flags;
2653
2654 if (debug_level >= DEBUG_LEVEL_INFO)
2655 printk("%s(%d):mgsl_rxenable(%s,%d)\n", __FILE__,__LINE__,
2656 info->device_name, enable);
2657
2658 spin_lock_irqsave(&info->irq_spinlock,flags);
2659 if ( enable ) {
2660 if ( !info->rx_enabled )
2661 usc_start_receiver(info);
2662 } else {
2663 if ( info->rx_enabled )
2664 usc_stop_receiver(info);
2665 }
2666 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2667 return 0;
2668
2669} /* end of mgsl_rxenable() */
2670
2671/* mgsl_wait_event() wait for specified event to occur
2672 *
2673 * Arguments: info pointer to device instance data
2674 * mask pointer to bitmask of events to wait for
2675 * Return Value: 0 if successful and bit mask updated with
2676 * of events triggerred,
2677 * otherwise error code
2678 */
2679static int mgsl_wait_event(struct mgsl_struct * info, int __user * mask_ptr)
2680{
2681 unsigned long flags;
2682 int s;
2683 int rc=0;
2684 struct mgsl_icount cprev, cnow;
2685 int events;
2686 int mask;
2687 struct _input_signal_events oldsigs, newsigs;
2688 DECLARE_WAITQUEUE(wait, current);
2689
2690 COPY_FROM_USER(rc,&mask, mask_ptr, sizeof(int));
2691 if (rc) {
2692 return -EFAULT;
2693 }
2694
2695 if (debug_level >= DEBUG_LEVEL_INFO)
2696 printk("%s(%d):mgsl_wait_event(%s,%d)\n", __FILE__,__LINE__,
2697 info->device_name, mask);
2698
2699 spin_lock_irqsave(&info->irq_spinlock,flags);
2700
2701 /* return immediately if state matches requested events */
2702 usc_get_serial_signals(info);
2703 s = info->serial_signals;
2704 events = mask &
2705 ( ((s & SerialSignal_DSR) ? MgslEvent_DsrActive:MgslEvent_DsrInactive) +
2706 ((s & SerialSignal_DCD) ? MgslEvent_DcdActive:MgslEvent_DcdInactive) +
2707 ((s & SerialSignal_CTS) ? MgslEvent_CtsActive:MgslEvent_CtsInactive) +
2708 ((s & SerialSignal_RI) ? MgslEvent_RiActive :MgslEvent_RiInactive) );
2709 if (events) {
2710 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2711 goto exit;
2712 }
2713
2714 /* save current irq counts */
2715 cprev = info->icount;
2716 oldsigs = info->input_signal_events;
2717
2718 /* enable hunt and idle irqs if needed */
2719 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2720 u16 oldreg = usc_InReg(info,RICR);
2721 u16 newreg = oldreg +
2722 (mask & MgslEvent_ExitHuntMode ? RXSTATUS_EXITED_HUNT:0) +
2723 (mask & MgslEvent_IdleReceived ? RXSTATUS_IDLE_RECEIVED:0);
2724 if (oldreg != newreg)
2725 usc_OutReg(info, RICR, newreg);
2726 }
2727
2728 set_current_state(TASK_INTERRUPTIBLE);
2729 add_wait_queue(&info->event_wait_q, &wait);
2730
2731 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2732
2733
2734 for(;;) {
2735 schedule();
2736 if (signal_pending(current)) {
2737 rc = -ERESTARTSYS;
2738 break;
2739 }
2740
2741 /* get current irq counts */
2742 spin_lock_irqsave(&info->irq_spinlock,flags);
2743 cnow = info->icount;
2744 newsigs = info->input_signal_events;
2745 set_current_state(TASK_INTERRUPTIBLE);
2746 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2747
2748 /* if no change, wait aborted for some reason */
2749 if (newsigs.dsr_up == oldsigs.dsr_up &&
2750 newsigs.dsr_down == oldsigs.dsr_down &&
2751 newsigs.dcd_up == oldsigs.dcd_up &&
2752 newsigs.dcd_down == oldsigs.dcd_down &&
2753 newsigs.cts_up == oldsigs.cts_up &&
2754 newsigs.cts_down == oldsigs.cts_down &&
2755 newsigs.ri_up == oldsigs.ri_up &&
2756 newsigs.ri_down == oldsigs.ri_down &&
2757 cnow.exithunt == cprev.exithunt &&
2758 cnow.rxidle == cprev.rxidle) {
2759 rc = -EIO;
2760 break;
2761 }
2762
2763 events = mask &
2764 ( (newsigs.dsr_up != oldsigs.dsr_up ? MgslEvent_DsrActive:0) +
2765 (newsigs.dsr_down != oldsigs.dsr_down ? MgslEvent_DsrInactive:0) +
2766 (newsigs.dcd_up != oldsigs.dcd_up ? MgslEvent_DcdActive:0) +
2767 (newsigs.dcd_down != oldsigs.dcd_down ? MgslEvent_DcdInactive:0) +
2768 (newsigs.cts_up != oldsigs.cts_up ? MgslEvent_CtsActive:0) +
2769 (newsigs.cts_down != oldsigs.cts_down ? MgslEvent_CtsInactive:0) +
2770 (newsigs.ri_up != oldsigs.ri_up ? MgslEvent_RiActive:0) +
2771 (newsigs.ri_down != oldsigs.ri_down ? MgslEvent_RiInactive:0) +
2772 (cnow.exithunt != cprev.exithunt ? MgslEvent_ExitHuntMode:0) +
2773 (cnow.rxidle != cprev.rxidle ? MgslEvent_IdleReceived:0) );
2774 if (events)
2775 break;
2776
2777 cprev = cnow;
2778 oldsigs = newsigs;
2779 }
2780
2781 remove_wait_queue(&info->event_wait_q, &wait);
2782 set_current_state(TASK_RUNNING);
2783
2784 if (mask & (MgslEvent_ExitHuntMode + MgslEvent_IdleReceived)) {
2785 spin_lock_irqsave(&info->irq_spinlock,flags);
2786 if (!waitqueue_active(&info->event_wait_q)) {
2787 /* disable enable exit hunt mode/idle rcvd IRQs */
2788 usc_OutReg(info, RICR, usc_InReg(info,RICR) &
2789 ~(RXSTATUS_EXITED_HUNT + RXSTATUS_IDLE_RECEIVED));
2790 }
2791 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2792 }
2793exit:
2794 if ( rc == 0 )
2795 PUT_USER(rc, events, mask_ptr);
2796
2797 return rc;
2798
2799} /* end of mgsl_wait_event() */
2800
2801static int modem_input_wait(struct mgsl_struct *info,int arg)
2802{
2803 unsigned long flags;
2804 int rc;
2805 struct mgsl_icount cprev, cnow;
2806 DECLARE_WAITQUEUE(wait, current);
2807
2808 /* save current irq counts */
2809 spin_lock_irqsave(&info->irq_spinlock,flags);
2810 cprev = info->icount;
2811 add_wait_queue(&info->status_event_wait_q, &wait);
2812 set_current_state(TASK_INTERRUPTIBLE);
2813 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2814
2815 for(;;) {
2816 schedule();
2817 if (signal_pending(current)) {
2818 rc = -ERESTARTSYS;
2819 break;
2820 }
2821
2822 /* get new irq counts */
2823 spin_lock_irqsave(&info->irq_spinlock,flags);
2824 cnow = info->icount;
2825 set_current_state(TASK_INTERRUPTIBLE);
2826 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2827
2828 /* if no change, wait aborted for some reason */
2829 if (cnow.rng == cprev.rng && cnow.dsr == cprev.dsr &&
2830 cnow.dcd == cprev.dcd && cnow.cts == cprev.cts) {
2831 rc = -EIO;
2832 break;
2833 }
2834
2835 /* check for change in caller specified modem input */
2836 if ((arg & TIOCM_RNG && cnow.rng != cprev.rng) ||
2837 (arg & TIOCM_DSR && cnow.dsr != cprev.dsr) ||
2838 (arg & TIOCM_CD && cnow.dcd != cprev.dcd) ||
2839 (arg & TIOCM_CTS && cnow.cts != cprev.cts)) {
2840 rc = 0;
2841 break;
2842 }
2843
2844 cprev = cnow;
2845 }
2846 remove_wait_queue(&info->status_event_wait_q, &wait);
2847 set_current_state(TASK_RUNNING);
2848 return rc;
2849}
2850
2851/* return the state of the serial control and status signals
2852 */
2853static int tiocmget(struct tty_struct *tty, struct file *file)
2854{
2855 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2856 unsigned int result;
2857 unsigned long flags;
2858
2859 spin_lock_irqsave(&info->irq_spinlock,flags);
2860 usc_get_serial_signals(info);
2861 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2862
2863 result = ((info->serial_signals & SerialSignal_RTS) ? TIOCM_RTS:0) +
2864 ((info->serial_signals & SerialSignal_DTR) ? TIOCM_DTR:0) +
2865 ((info->serial_signals & SerialSignal_DCD) ? TIOCM_CAR:0) +
2866 ((info->serial_signals & SerialSignal_RI) ? TIOCM_RNG:0) +
2867 ((info->serial_signals & SerialSignal_DSR) ? TIOCM_DSR:0) +
2868 ((info->serial_signals & SerialSignal_CTS) ? TIOCM_CTS:0);
2869
2870 if (debug_level >= DEBUG_LEVEL_INFO)
2871 printk("%s(%d):%s tiocmget() value=%08X\n",
2872 __FILE__,__LINE__, info->device_name, result );
2873 return result;
2874}
2875
2876/* set modem control signals (DTR/RTS)
2877 */
2878static int tiocmset(struct tty_struct *tty, struct file *file,
2879 unsigned int set, unsigned int clear)
2880{
2881 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
2882 unsigned long flags;
2883
2884 if (debug_level >= DEBUG_LEVEL_INFO)
2885 printk("%s(%d):%s tiocmset(%x,%x)\n",
2886 __FILE__,__LINE__,info->device_name, set, clear);
2887
2888 if (set & TIOCM_RTS)
2889 info->serial_signals |= SerialSignal_RTS;
2890 if (set & TIOCM_DTR)
2891 info->serial_signals |= SerialSignal_DTR;
2892 if (clear & TIOCM_RTS)
2893 info->serial_signals &= ~SerialSignal_RTS;
2894 if (clear & TIOCM_DTR)
2895 info->serial_signals &= ~SerialSignal_DTR;
2896
2897 spin_lock_irqsave(&info->irq_spinlock,flags);
2898 usc_set_serial_signals(info);
2899 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2900
2901 return 0;
2902}
2903
2904/* mgsl_break() Set or clear transmit break condition
2905 *
2906 * Arguments: tty pointer to tty instance data
2907 * break_state -1=set break condition, 0=clear
2908 * Return Value: None
2909 */
2910static void mgsl_break(struct tty_struct *tty, int break_state)
2911{
2912 struct mgsl_struct * info = (struct mgsl_struct *)tty->driver_data;
2913 unsigned long flags;
2914
2915 if (debug_level >= DEBUG_LEVEL_INFO)
2916 printk("%s(%d):mgsl_break(%s,%d)\n",
2917 __FILE__,__LINE__, info->device_name, break_state);
2918
2919 if (mgsl_paranoia_check(info, tty->name, "mgsl_break"))
2920 return;
2921
2922 spin_lock_irqsave(&info->irq_spinlock,flags);
2923 if (break_state == -1)
2924 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) | BIT7));
2925 else
2926 usc_OutReg(info,IOCR,(u16)(usc_InReg(info,IOCR) & ~BIT7));
2927 spin_unlock_irqrestore(&info->irq_spinlock,flags);
2928
2929} /* end of mgsl_break() */
2930
2931/* mgsl_ioctl() Service an IOCTL request
2932 *
2933 * Arguments:
2934 *
2935 * tty pointer to tty instance data
2936 * file pointer to associated file object for device
2937 * cmd IOCTL command code
2938 * arg command argument/context
2939 *
2940 * Return Value: 0 if success, otherwise error code
2941 */
2942static int mgsl_ioctl(struct tty_struct *tty, struct file * file,
2943 unsigned int cmd, unsigned long arg)
2944{
2945 struct mgsl_struct * info = (struct mgsl_struct *)tty->driver_data;
Alan Cox1f8cabb2008-04-30 00:53:24 -07002946 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002947
2948 if (debug_level >= DEBUG_LEVEL_INFO)
2949 printk("%s(%d):mgsl_ioctl %s cmd=%08X\n", __FILE__,__LINE__,
2950 info->device_name, cmd );
2951
2952 if (mgsl_paranoia_check(info, tty->name, "mgsl_ioctl"))
2953 return -ENODEV;
2954
2955 if ((cmd != TIOCGSERIAL) && (cmd != TIOCSSERIAL) &&
2956 (cmd != TIOCMIWAIT) && (cmd != TIOCGICOUNT)) {
2957 if (tty->flags & (1 << TTY_IO_ERROR))
2958 return -EIO;
2959 }
2960
Alan Cox1f8cabb2008-04-30 00:53:24 -07002961 lock_kernel();
2962 ret = mgsl_ioctl_common(info, cmd, arg);
2963 unlock_kernel();
2964 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002965}
2966
2967static int mgsl_ioctl_common(struct mgsl_struct *info, unsigned int cmd, unsigned long arg)
2968{
2969 int error;
2970 struct mgsl_icount cnow; /* kernel counter temps */
2971 void __user *argp = (void __user *)arg;
2972 struct serial_icounter_struct __user *p_cuser; /* user space */
2973 unsigned long flags;
2974
2975 switch (cmd) {
2976 case MGSL_IOCGPARAMS:
2977 return mgsl_get_params(info, argp);
2978 case MGSL_IOCSPARAMS:
2979 return mgsl_set_params(info, argp);
2980 case MGSL_IOCGTXIDLE:
2981 return mgsl_get_txidle(info, argp);
2982 case MGSL_IOCSTXIDLE:
2983 return mgsl_set_txidle(info,(int)arg);
2984 case MGSL_IOCTXENABLE:
2985 return mgsl_txenable(info,(int)arg);
2986 case MGSL_IOCRXENABLE:
2987 return mgsl_rxenable(info,(int)arg);
2988 case MGSL_IOCTXABORT:
2989 return mgsl_txabort(info);
2990 case MGSL_IOCGSTATS:
2991 return mgsl_get_stats(info, argp);
2992 case MGSL_IOCWAITEVENT:
2993 return mgsl_wait_event(info, argp);
2994 case MGSL_IOCLOOPTXDONE:
2995 return mgsl_loopmode_send_done(info);
2996 /* Wait for modem input (DCD,RI,DSR,CTS) change
2997 * as specified by mask in arg (TIOCM_RNG/DSR/CD/CTS)
2998 */
2999 case TIOCMIWAIT:
3000 return modem_input_wait(info,(int)arg);
3001
3002 /*
3003 * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
3004 * Return: write counters to the user passed counter struct
3005 * NB: both 1->0 and 0->1 transitions are counted except for
3006 * RI where only 0->1 is counted.
3007 */
3008 case TIOCGICOUNT:
3009 spin_lock_irqsave(&info->irq_spinlock,flags);
3010 cnow = info->icount;
3011 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3012 p_cuser = argp;
3013 PUT_USER(error,cnow.cts, &p_cuser->cts);
3014 if (error) return error;
3015 PUT_USER(error,cnow.dsr, &p_cuser->dsr);
3016 if (error) return error;
3017 PUT_USER(error,cnow.rng, &p_cuser->rng);
3018 if (error) return error;
3019 PUT_USER(error,cnow.dcd, &p_cuser->dcd);
3020 if (error) return error;
3021 PUT_USER(error,cnow.rx, &p_cuser->rx);
3022 if (error) return error;
3023 PUT_USER(error,cnow.tx, &p_cuser->tx);
3024 if (error) return error;
3025 PUT_USER(error,cnow.frame, &p_cuser->frame);
3026 if (error) return error;
3027 PUT_USER(error,cnow.overrun, &p_cuser->overrun);
3028 if (error) return error;
3029 PUT_USER(error,cnow.parity, &p_cuser->parity);
3030 if (error) return error;
3031 PUT_USER(error,cnow.brk, &p_cuser->brk);
3032 if (error) return error;
3033 PUT_USER(error,cnow.buf_overrun, &p_cuser->buf_overrun);
3034 if (error) return error;
3035 return 0;
3036 default:
3037 return -ENOIOCTLCMD;
3038 }
3039 return 0;
3040}
3041
3042/* mgsl_set_termios()
3043 *
3044 * Set new termios settings
3045 *
3046 * Arguments:
3047 *
3048 * tty pointer to tty structure
3049 * termios pointer to buffer to hold returned old termios
3050 *
3051 * Return Value: None
3052 */
Alan Cox606d0992006-12-08 02:38:45 -08003053static void mgsl_set_termios(struct tty_struct *tty, struct ktermios *old_termios)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003054{
3055 struct mgsl_struct *info = (struct mgsl_struct *)tty->driver_data;
3056 unsigned long flags;
3057
3058 if (debug_level >= DEBUG_LEVEL_INFO)
3059 printk("%s(%d):mgsl_set_termios %s\n", __FILE__,__LINE__,
3060 tty->driver->name );
3061
Linus Torvalds1da177e2005-04-16 15:20:36 -07003062 mgsl_change_params(info);
3063
3064 /* Handle transition to B0 status */
3065 if (old_termios->c_cflag & CBAUD &&
3066 !(tty->termios->c_cflag & CBAUD)) {
3067 info->serial_signals &= ~(SerialSignal_RTS + SerialSignal_DTR);
3068 spin_lock_irqsave(&info->irq_spinlock,flags);
3069 usc_set_serial_signals(info);
3070 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3071 }
3072
3073 /* Handle transition away from B0 status */
3074 if (!(old_termios->c_cflag & CBAUD) &&
3075 tty->termios->c_cflag & CBAUD) {
3076 info->serial_signals |= SerialSignal_DTR;
3077 if (!(tty->termios->c_cflag & CRTSCTS) ||
3078 !test_bit(TTY_THROTTLED, &tty->flags)) {
3079 info->serial_signals |= SerialSignal_RTS;
3080 }
3081 spin_lock_irqsave(&info->irq_spinlock,flags);
3082 usc_set_serial_signals(info);
3083 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3084 }
3085
3086 /* Handle turning off CRTSCTS */
3087 if (old_termios->c_cflag & CRTSCTS &&
3088 !(tty->termios->c_cflag & CRTSCTS)) {
3089 tty->hw_stopped = 0;
3090 mgsl_start(tty);
3091 }
3092
3093} /* end of mgsl_set_termios() */
3094
3095/* mgsl_close()
3096 *
3097 * Called when port is closed. Wait for remaining data to be
3098 * sent. Disable port and free resources.
3099 *
3100 * Arguments:
3101 *
3102 * tty pointer to open tty structure
3103 * filp pointer to open file object
3104 *
3105 * Return Value: None
3106 */
3107static void mgsl_close(struct tty_struct *tty, struct file * filp)
3108{
3109 struct mgsl_struct * info = (struct mgsl_struct *)tty->driver_data;
3110
3111 if (mgsl_paranoia_check(info, tty->name, "mgsl_close"))
3112 return;
3113
3114 if (debug_level >= DEBUG_LEVEL_INFO)
3115 printk("%s(%d):mgsl_close(%s) entry, count=%d\n",
3116 __FILE__,__LINE__, info->device_name, info->count);
3117
3118 if (!info->count)
3119 return;
3120
3121 if (tty_hung_up_p(filp))
3122 goto cleanup;
3123
3124 if ((tty->count == 1) && (info->count != 1)) {
3125 /*
3126 * tty->count is 1 and the tty structure will be freed.
3127 * info->count should be one in this case.
3128 * if it's not, correct it so that the port is shutdown.
3129 */
3130 printk("mgsl_close: bad refcount; tty->count is 1, "
3131 "info->count is %d\n", info->count);
3132 info->count = 1;
3133 }
3134
3135 info->count--;
3136
3137 /* if at least one open remaining, leave hardware active */
3138 if (info->count)
3139 goto cleanup;
3140
3141 info->flags |= ASYNC_CLOSING;
3142
3143 /* set tty->closing to notify line discipline to
3144 * only process XON/XOFF characters. Only the N_TTY
3145 * discipline appears to use this (ppp does not).
3146 */
3147 tty->closing = 1;
3148
3149 /* wait for transmit data to clear all layers */
3150
3151 if (info->closing_wait != ASYNC_CLOSING_WAIT_NONE) {
3152 if (debug_level >= DEBUG_LEVEL_INFO)
3153 printk("%s(%d):mgsl_close(%s) calling tty_wait_until_sent\n",
3154 __FILE__,__LINE__, info->device_name );
3155 tty_wait_until_sent(tty, info->closing_wait);
3156 }
3157
3158 if (info->flags & ASYNC_INITIALIZED)
3159 mgsl_wait_until_sent(tty, info->timeout);
3160
Alan Cox978e5952008-04-30 00:53:59 -07003161 mgsl_flush_buffer(tty);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162
3163 tty_ldisc_flush(tty);
3164
3165 shutdown(info);
3166
3167 tty->closing = 0;
3168 info->tty = NULL;
3169
3170 if (info->blocked_open) {
3171 if (info->close_delay) {
3172 msleep_interruptible(jiffies_to_msecs(info->close_delay));
3173 }
3174 wake_up_interruptible(&info->open_wait);
3175 }
3176
3177 info->flags &= ~(ASYNC_NORMAL_ACTIVE|ASYNC_CLOSING);
3178
3179 wake_up_interruptible(&info->close_wait);
3180
3181cleanup:
3182 if (debug_level >= DEBUG_LEVEL_INFO)
3183 printk("%s(%d):mgsl_close(%s) exit, count=%d\n", __FILE__,__LINE__,
3184 tty->driver->name, info->count);
3185
3186} /* end of mgsl_close() */
3187
3188/* mgsl_wait_until_sent()
3189 *
3190 * Wait until the transmitter is empty.
3191 *
3192 * Arguments:
3193 *
3194 * tty pointer to tty info structure
3195 * timeout time to wait for send completion
3196 *
3197 * Return Value: None
3198 */
3199static void mgsl_wait_until_sent(struct tty_struct *tty, int timeout)
3200{
3201 struct mgsl_struct * info = (struct mgsl_struct *)tty->driver_data;
3202 unsigned long orig_jiffies, char_time;
3203
3204 if (!info )
3205 return;
3206
3207 if (debug_level >= DEBUG_LEVEL_INFO)
3208 printk("%s(%d):mgsl_wait_until_sent(%s) entry\n",
3209 __FILE__,__LINE__, info->device_name );
3210
3211 if (mgsl_paranoia_check(info, tty->name, "mgsl_wait_until_sent"))
3212 return;
3213
3214 if (!(info->flags & ASYNC_INITIALIZED))
3215 goto exit;
3216
3217 orig_jiffies = jiffies;
3218
3219 /* Set check interval to 1/5 of estimated time to
3220 * send a character, and make it at least 1. The check
3221 * interval should also be less than the timeout.
3222 * Note: use tight timings here to satisfy the NIST-PCTS.
3223 */
Alan Cox978e5952008-04-30 00:53:59 -07003224
3225 lock_kernel();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003226 if ( info->params.data_rate ) {
3227 char_time = info->timeout/(32 * 5);
3228 if (!char_time)
3229 char_time++;
3230 } else
3231 char_time = 1;
3232
3233 if (timeout)
3234 char_time = min_t(unsigned long, char_time, timeout);
3235
3236 if ( info->params.mode == MGSL_MODE_HDLC ||
3237 info->params.mode == MGSL_MODE_RAW ) {
3238 while (info->tx_active) {
3239 msleep_interruptible(jiffies_to_msecs(char_time));
3240 if (signal_pending(current))
3241 break;
3242 if (timeout && time_after(jiffies, orig_jiffies + timeout))
3243 break;
3244 }
3245 } else {
3246 while (!(usc_InReg(info,TCSR) & TXSTATUS_ALL_SENT) &&
3247 info->tx_enabled) {
3248 msleep_interruptible(jiffies_to_msecs(char_time));
3249 if (signal_pending(current))
3250 break;
3251 if (timeout && time_after(jiffies, orig_jiffies + timeout))
3252 break;
3253 }
3254 }
Alan Cox978e5952008-04-30 00:53:59 -07003255 unlock_kernel();
Linus Torvalds1da177e2005-04-16 15:20:36 -07003256
3257exit:
3258 if (debug_level >= DEBUG_LEVEL_INFO)
3259 printk("%s(%d):mgsl_wait_until_sent(%s) exit\n",
3260 __FILE__,__LINE__, info->device_name );
3261
3262} /* end of mgsl_wait_until_sent() */
3263
3264/* mgsl_hangup()
3265 *
3266 * Called by tty_hangup() when a hangup is signaled.
3267 * This is the same as to closing all open files for the port.
3268 *
3269 * Arguments: tty pointer to associated tty object
3270 * Return Value: None
3271 */
3272static void mgsl_hangup(struct tty_struct *tty)
3273{
3274 struct mgsl_struct * info = (struct mgsl_struct *)tty->driver_data;
3275
3276 if (debug_level >= DEBUG_LEVEL_INFO)
3277 printk("%s(%d):mgsl_hangup(%s)\n",
3278 __FILE__,__LINE__, info->device_name );
3279
3280 if (mgsl_paranoia_check(info, tty->name, "mgsl_hangup"))
3281 return;
3282
3283 mgsl_flush_buffer(tty);
3284 shutdown(info);
3285
3286 info->count = 0;
3287 info->flags &= ~ASYNC_NORMAL_ACTIVE;
3288 info->tty = NULL;
3289
3290 wake_up_interruptible(&info->open_wait);
3291
3292} /* end of mgsl_hangup() */
3293
3294/* block_til_ready()
3295 *
3296 * Block the current process until the specified port
3297 * is ready to be opened.
3298 *
3299 * Arguments:
3300 *
3301 * tty pointer to tty info structure
3302 * filp pointer to open file object
3303 * info pointer to device instance data
3304 *
3305 * Return Value: 0 if success, otherwise error code
3306 */
3307static int block_til_ready(struct tty_struct *tty, struct file * filp,
3308 struct mgsl_struct *info)
3309{
3310 DECLARE_WAITQUEUE(wait, current);
3311 int retval;
Joe Perches0fab6de2008-04-28 02:14:02 -07003312 bool do_clocal = false;
3313 bool extra_count = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314 unsigned long flags;
3315
3316 if (debug_level >= DEBUG_LEVEL_INFO)
3317 printk("%s(%d):block_til_ready on %s\n",
3318 __FILE__,__LINE__, tty->driver->name );
3319
3320 if (filp->f_flags & O_NONBLOCK || tty->flags & (1 << TTY_IO_ERROR)){
3321 /* nonblock mode is set or port is not enabled */
3322 info->flags |= ASYNC_NORMAL_ACTIVE;
3323 return 0;
3324 }
3325
3326 if (tty->termios->c_cflag & CLOCAL)
Joe Perches0fab6de2008-04-28 02:14:02 -07003327 do_clocal = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003328
3329 /* Wait for carrier detect and the line to become
3330 * free (i.e., not in use by the callout). While we are in
3331 * this loop, info->count is dropped by one, so that
3332 * mgsl_close() knows when to free things. We restore it upon
3333 * exit, either normal or abnormal.
3334 */
3335
3336 retval = 0;
3337 add_wait_queue(&info->open_wait, &wait);
3338
3339 if (debug_level >= DEBUG_LEVEL_INFO)
3340 printk("%s(%d):block_til_ready before block on %s count=%d\n",
3341 __FILE__,__LINE__, tty->driver->name, info->count );
3342
3343 spin_lock_irqsave(&info->irq_spinlock, flags);
3344 if (!tty_hung_up_p(filp)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07003345 extra_count = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003346 info->count--;
3347 }
3348 spin_unlock_irqrestore(&info->irq_spinlock, flags);
3349 info->blocked_open++;
3350
3351 while (1) {
3352 if (tty->termios->c_cflag & CBAUD) {
3353 spin_lock_irqsave(&info->irq_spinlock,flags);
3354 info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
3355 usc_set_serial_signals(info);
3356 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3357 }
3358
3359 set_current_state(TASK_INTERRUPTIBLE);
3360
3361 if (tty_hung_up_p(filp) || !(info->flags & ASYNC_INITIALIZED)){
3362 retval = (info->flags & ASYNC_HUP_NOTIFY) ?
3363 -EAGAIN : -ERESTARTSYS;
3364 break;
3365 }
3366
3367 spin_lock_irqsave(&info->irq_spinlock,flags);
3368 usc_get_serial_signals(info);
3369 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3370
3371 if (!(info->flags & ASYNC_CLOSING) &&
3372 (do_clocal || (info->serial_signals & SerialSignal_DCD)) ) {
3373 break;
3374 }
3375
3376 if (signal_pending(current)) {
3377 retval = -ERESTARTSYS;
3378 break;
3379 }
3380
3381 if (debug_level >= DEBUG_LEVEL_INFO)
3382 printk("%s(%d):block_til_ready blocking on %s count=%d\n",
3383 __FILE__,__LINE__, tty->driver->name, info->count );
3384
3385 schedule();
3386 }
3387
3388 set_current_state(TASK_RUNNING);
3389 remove_wait_queue(&info->open_wait, &wait);
3390
3391 if (extra_count)
3392 info->count++;
3393 info->blocked_open--;
3394
3395 if (debug_level >= DEBUG_LEVEL_INFO)
3396 printk("%s(%d):block_til_ready after blocking on %s count=%d\n",
3397 __FILE__,__LINE__, tty->driver->name, info->count );
3398
3399 if (!retval)
3400 info->flags |= ASYNC_NORMAL_ACTIVE;
3401
3402 return retval;
3403
3404} /* end of block_til_ready() */
3405
3406/* mgsl_open()
3407 *
3408 * Called when a port is opened. Init and enable port.
3409 * Perform serial-specific initialization for the tty structure.
3410 *
3411 * Arguments: tty pointer to tty info structure
3412 * filp associated file pointer
3413 *
3414 * Return Value: 0 if success, otherwise error code
3415 */
3416static int mgsl_open(struct tty_struct *tty, struct file * filp)
3417{
3418 struct mgsl_struct *info;
3419 int retval, line;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420 unsigned long flags;
3421
3422 /* verify range of specified line number */
3423 line = tty->index;
3424 if ((line < 0) || (line >= mgsl_device_count)) {
3425 printk("%s(%d):mgsl_open with invalid line #%d.\n",
3426 __FILE__,__LINE__,line);
3427 return -ENODEV;
3428 }
3429
3430 /* find the info structure for the specified line */
3431 info = mgsl_device_list;
3432 while(info && info->line != line)
3433 info = info->next_device;
3434 if (mgsl_paranoia_check(info, tty->name, "mgsl_open"))
3435 return -ENODEV;
3436
3437 tty->driver_data = info;
3438 info->tty = tty;
3439
3440 if (debug_level >= DEBUG_LEVEL_INFO)
3441 printk("%s(%d):mgsl_open(%s), old ref count = %d\n",
3442 __FILE__,__LINE__,tty->driver->name, info->count);
3443
3444 /* If port is closing, signal caller to try again */
3445 if (tty_hung_up_p(filp) || info->flags & ASYNC_CLOSING){
3446 if (info->flags & ASYNC_CLOSING)
3447 interruptible_sleep_on(&info->close_wait);
3448 retval = ((info->flags & ASYNC_HUP_NOTIFY) ?
3449 -EAGAIN : -ERESTARTSYS);
3450 goto cleanup;
3451 }
3452
Linus Torvalds1da177e2005-04-16 15:20:36 -07003453 info->tty->low_latency = (info->flags & ASYNC_LOW_LATENCY) ? 1 : 0;
3454
3455 spin_lock_irqsave(&info->netlock, flags);
3456 if (info->netcount) {
3457 retval = -EBUSY;
3458 spin_unlock_irqrestore(&info->netlock, flags);
3459 goto cleanup;
3460 }
3461 info->count++;
3462 spin_unlock_irqrestore(&info->netlock, flags);
3463
3464 if (info->count == 1) {
3465 /* 1st open on this device, init hardware */
3466 retval = startup(info);
3467 if (retval < 0)
3468 goto cleanup;
3469 }
3470
3471 retval = block_til_ready(tty, filp, info);
3472 if (retval) {
3473 if (debug_level >= DEBUG_LEVEL_INFO)
3474 printk("%s(%d):block_til_ready(%s) returned %d\n",
3475 __FILE__,__LINE__, info->device_name, retval);
3476 goto cleanup;
3477 }
3478
3479 if (debug_level >= DEBUG_LEVEL_INFO)
3480 printk("%s(%d):mgsl_open(%s) success\n",
3481 __FILE__,__LINE__, info->device_name);
3482 retval = 0;
3483
3484cleanup:
3485 if (retval) {
3486 if (tty->count == 1)
3487 info->tty = NULL; /* tty layer will release tty struct */
3488 if(info->count)
3489 info->count--;
3490 }
3491
3492 return retval;
3493
3494} /* end of mgsl_open() */
3495
3496/*
3497 * /proc fs routines....
3498 */
3499
3500static inline int line_info(char *buf, struct mgsl_struct *info)
3501{
3502 char stat_buf[30];
3503 int ret;
3504 unsigned long flags;
3505
3506 if (info->bus_type == MGSL_BUS_TYPE_PCI) {
3507 ret = sprintf(buf, "%s:PCI io:%04X irq:%d mem:%08X lcr:%08X",
3508 info->device_name, info->io_base, info->irq_level,
3509 info->phys_memory_base, info->phys_lcr_base);
3510 } else {
3511 ret = sprintf(buf, "%s:(E)ISA io:%04X irq:%d dma:%d",
3512 info->device_name, info->io_base,
3513 info->irq_level, info->dma_level);
3514 }
3515
3516 /* output current serial signal states */
3517 spin_lock_irqsave(&info->irq_spinlock,flags);
3518 usc_get_serial_signals(info);
3519 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3520
3521 stat_buf[0] = 0;
3522 stat_buf[1] = 0;
3523 if (info->serial_signals & SerialSignal_RTS)
3524 strcat(stat_buf, "|RTS");
3525 if (info->serial_signals & SerialSignal_CTS)
3526 strcat(stat_buf, "|CTS");
3527 if (info->serial_signals & SerialSignal_DTR)
3528 strcat(stat_buf, "|DTR");
3529 if (info->serial_signals & SerialSignal_DSR)
3530 strcat(stat_buf, "|DSR");
3531 if (info->serial_signals & SerialSignal_DCD)
3532 strcat(stat_buf, "|CD");
3533 if (info->serial_signals & SerialSignal_RI)
3534 strcat(stat_buf, "|RI");
3535
3536 if (info->params.mode == MGSL_MODE_HDLC ||
3537 info->params.mode == MGSL_MODE_RAW ) {
3538 ret += sprintf(buf+ret, " HDLC txok:%d rxok:%d",
3539 info->icount.txok, info->icount.rxok);
3540 if (info->icount.txunder)
3541 ret += sprintf(buf+ret, " txunder:%d", info->icount.txunder);
3542 if (info->icount.txabort)
3543 ret += sprintf(buf+ret, " txabort:%d", info->icount.txabort);
3544 if (info->icount.rxshort)
3545 ret += sprintf(buf+ret, " rxshort:%d", info->icount.rxshort);
3546 if (info->icount.rxlong)
3547 ret += sprintf(buf+ret, " rxlong:%d", info->icount.rxlong);
3548 if (info->icount.rxover)
3549 ret += sprintf(buf+ret, " rxover:%d", info->icount.rxover);
3550 if (info->icount.rxcrc)
3551 ret += sprintf(buf+ret, " rxcrc:%d", info->icount.rxcrc);
3552 } else {
3553 ret += sprintf(buf+ret, " ASYNC tx:%d rx:%d",
3554 info->icount.tx, info->icount.rx);
3555 if (info->icount.frame)
3556 ret += sprintf(buf+ret, " fe:%d", info->icount.frame);
3557 if (info->icount.parity)
3558 ret += sprintf(buf+ret, " pe:%d", info->icount.parity);
3559 if (info->icount.brk)
3560 ret += sprintf(buf+ret, " brk:%d", info->icount.brk);
3561 if (info->icount.overrun)
3562 ret += sprintf(buf+ret, " oe:%d", info->icount.overrun);
3563 }
3564
3565 /* Append serial signal status to end */
3566 ret += sprintf(buf+ret, " %s\n", stat_buf+1);
3567
3568 ret += sprintf(buf+ret, "txactive=%d bh_req=%d bh_run=%d pending_bh=%x\n",
3569 info->tx_active,info->bh_requested,info->bh_running,
3570 info->pending_bh);
3571
3572 spin_lock_irqsave(&info->irq_spinlock,flags);
3573 {
3574 u16 Tcsr = usc_InReg( info, TCSR );
3575 u16 Tdmr = usc_InDmaReg( info, TDMR );
3576 u16 Ticr = usc_InReg( info, TICR );
3577 u16 Rscr = usc_InReg( info, RCSR );
3578 u16 Rdmr = usc_InDmaReg( info, RDMR );
3579 u16 Ricr = usc_InReg( info, RICR );
3580 u16 Icr = usc_InReg( info, ICR );
3581 u16 Dccr = usc_InReg( info, DCCR );
3582 u16 Tmr = usc_InReg( info, TMR );
3583 u16 Tccr = usc_InReg( info, TCCR );
3584 u16 Ccar = inw( info->io_base + CCAR );
3585 ret += sprintf(buf+ret, "tcsr=%04X tdmr=%04X ticr=%04X rcsr=%04X rdmr=%04X\n"
3586 "ricr=%04X icr =%04X dccr=%04X tmr=%04X tccr=%04X ccar=%04X\n",
3587 Tcsr,Tdmr,Ticr,Rscr,Rdmr,Ricr,Icr,Dccr,Tmr,Tccr,Ccar );
3588 }
3589 spin_unlock_irqrestore(&info->irq_spinlock,flags);
3590
3591 return ret;
3592
3593} /* end of line_info() */
3594
3595/* mgsl_read_proc()
3596 *
3597 * Called to print information about devices
3598 *
3599 * Arguments:
3600 * page page of memory to hold returned info
3601 * start
3602 * off
3603 * count
3604 * eof
3605 * data
3606 *
3607 * Return Value:
3608 */
3609static int mgsl_read_proc(char *page, char **start, off_t off, int count,
3610 int *eof, void *data)
3611{
3612 int len = 0, l;
3613 off_t begin = 0;
3614 struct mgsl_struct *info;
3615
3616 len += sprintf(page, "synclink driver:%s\n", driver_version);
3617
3618 info = mgsl_device_list;
3619 while( info ) {
3620 l = line_info(page + len, info);
3621 len += l;
3622 if (len+begin > off+count)
3623 goto done;
3624 if (len+begin < off) {
3625 begin += len;
3626 len = 0;
3627 }
3628 info = info->next_device;
3629 }
3630
3631 *eof = 1;
3632done:
3633 if (off >= len+begin)
3634 return 0;
3635 *start = page + (off-begin);
3636 return ((count < begin+len-off) ? count : begin+len-off);
3637
3638} /* end of mgsl_read_proc() */
3639
3640/* mgsl_allocate_dma_buffers()
3641 *
3642 * Allocate and format DMA buffers (ISA adapter)
3643 * or format shared memory buffers (PCI adapter).
3644 *
3645 * Arguments: info pointer to device instance data
3646 * Return Value: 0 if success, otherwise error
3647 */
3648static int mgsl_allocate_dma_buffers(struct mgsl_struct *info)
3649{
3650 unsigned short BuffersPerFrame;
3651
3652 info->last_mem_alloc = 0;
3653
3654 /* Calculate the number of DMA buffers necessary to hold the */
3655 /* largest allowable frame size. Note: If the max frame size is */
3656 /* not an even multiple of the DMA buffer size then we need to */
3657 /* round the buffer count per frame up one. */
3658
3659 BuffersPerFrame = (unsigned short)(info->max_frame_size/DMABUFFERSIZE);
3660 if ( info->max_frame_size % DMABUFFERSIZE )
3661 BuffersPerFrame++;
3662
3663 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3664 /*
3665 * The PCI adapter has 256KBytes of shared memory to use.
3666 * This is 64 PAGE_SIZE buffers.
3667 *
3668 * The first page is used for padding at this time so the
3669 * buffer list does not begin at offset 0 of the PCI
3670 * adapter's shared memory.
3671 *
3672 * The 2nd page is used for the buffer list. A 4K buffer
3673 * list can hold 128 DMA_BUFFER structures at 32 bytes
3674 * each.
3675 *
3676 * This leaves 62 4K pages.
3677 *
3678 * The next N pages are used for transmit frame(s). We
3679 * reserve enough 4K page blocks to hold the required
3680 * number of transmit dma buffers (num_tx_dma_buffers),
3681 * each of MaxFrameSize size.
3682 *
3683 * Of the remaining pages (62-N), determine how many can
3684 * be used to receive full MaxFrameSize inbound frames
3685 */
3686 info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
3687 info->rx_buffer_count = 62 - info->tx_buffer_count;
3688 } else {
3689 /* Calculate the number of PAGE_SIZE buffers needed for */
3690 /* receive and transmit DMA buffers. */
3691
3692
3693 /* Calculate the number of DMA buffers necessary to */
3694 /* hold 7 max size receive frames and one max size transmit frame. */
3695 /* The receive buffer count is bumped by one so we avoid an */
3696 /* End of List condition if all receive buffers are used when */
3697 /* using linked list DMA buffers. */
3698
3699 info->tx_buffer_count = info->num_tx_dma_buffers * BuffersPerFrame;
3700 info->rx_buffer_count = (BuffersPerFrame * MAXRXFRAMES) + 6;
3701
3702 /*
3703 * limit total TxBuffers & RxBuffers to 62 4K total
3704 * (ala PCI Allocation)
3705 */
3706
3707 if ( (info->tx_buffer_count + info->rx_buffer_count) > 62 )
3708 info->rx_buffer_count = 62 - info->tx_buffer_count;
3709
3710 }
3711
3712 if ( debug_level >= DEBUG_LEVEL_INFO )
3713 printk("%s(%d):Allocating %d TX and %d RX DMA buffers.\n",
3714 __FILE__,__LINE__, info->tx_buffer_count,info->rx_buffer_count);
3715
3716 if ( mgsl_alloc_buffer_list_memory( info ) < 0 ||
3717 mgsl_alloc_frame_memory(info, info->rx_buffer_list, info->rx_buffer_count) < 0 ||
3718 mgsl_alloc_frame_memory(info, info->tx_buffer_list, info->tx_buffer_count) < 0 ||
3719 mgsl_alloc_intermediate_rxbuffer_memory(info) < 0 ||
3720 mgsl_alloc_intermediate_txbuffer_memory(info) < 0 ) {
3721 printk("%s(%d):Can't allocate DMA buffer memory\n",__FILE__,__LINE__);
3722 return -ENOMEM;
3723 }
3724
3725 mgsl_reset_rx_dma_buffers( info );
3726 mgsl_reset_tx_dma_buffers( info );
3727
3728 return 0;
3729
3730} /* end of mgsl_allocate_dma_buffers() */
3731
3732/*
3733 * mgsl_alloc_buffer_list_memory()
3734 *
3735 * Allocate a common DMA buffer for use as the
3736 * receive and transmit buffer lists.
3737 *
3738 * A buffer list is a set of buffer entries where each entry contains
3739 * a pointer to an actual buffer and a pointer to the next buffer entry
3740 * (plus some other info about the buffer).
3741 *
3742 * The buffer entries for a list are built to form a circular list so
3743 * that when the entire list has been traversed you start back at the
3744 * beginning.
3745 *
3746 * This function allocates memory for just the buffer entries.
3747 * The links (pointer to next entry) are filled in with the physical
3748 * address of the next entry so the adapter can navigate the list
3749 * using bus master DMA. The pointers to the actual buffers are filled
3750 * out later when the actual buffers are allocated.
3751 *
3752 * Arguments: info pointer to device instance data
3753 * Return Value: 0 if success, otherwise error
3754 */
3755static int mgsl_alloc_buffer_list_memory( struct mgsl_struct *info )
3756{
3757 unsigned int i;
3758
3759 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3760 /* PCI adapter uses shared memory. */
3761 info->buffer_list = info->memory_base + info->last_mem_alloc;
3762 info->buffer_list_phys = info->last_mem_alloc;
3763 info->last_mem_alloc += BUFFERLISTSIZE;
3764 } else {
3765 /* ISA adapter uses system memory. */
3766 /* The buffer lists are allocated as a common buffer that both */
3767 /* the processor and adapter can access. This allows the driver to */
3768 /* inspect portions of the buffer while other portions are being */
3769 /* updated by the adapter using Bus Master DMA. */
3770
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003771 info->buffer_list = dma_alloc_coherent(NULL, BUFFERLISTSIZE, &info->buffer_list_dma_addr, GFP_KERNEL);
3772 if (info->buffer_list == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003773 return -ENOMEM;
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003774 info->buffer_list_phys = (u32)(info->buffer_list_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003775 }
3776
3777 /* We got the memory for the buffer entry lists. */
3778 /* Initialize the memory block to all zeros. */
3779 memset( info->buffer_list, 0, BUFFERLISTSIZE );
3780
3781 /* Save virtual address pointers to the receive and */
3782 /* transmit buffer lists. (Receive 1st). These pointers will */
3783 /* be used by the processor to access the lists. */
3784 info->rx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
3785 info->tx_buffer_list = (DMABUFFERENTRY *)info->buffer_list;
3786 info->tx_buffer_list += info->rx_buffer_count;
3787
3788 /*
3789 * Build the links for the buffer entry lists such that
3790 * two circular lists are built. (Transmit and Receive).
3791 *
3792 * Note: the links are physical addresses
3793 * which are read by the adapter to determine the next
3794 * buffer entry to use.
3795 */
3796
3797 for ( i = 0; i < info->rx_buffer_count; i++ ) {
3798 /* calculate and store physical address of this buffer entry */
3799 info->rx_buffer_list[i].phys_entry =
3800 info->buffer_list_phys + (i * sizeof(DMABUFFERENTRY));
3801
3802 /* calculate and store physical address of */
3803 /* next entry in cirular list of entries */
3804
3805 info->rx_buffer_list[i].link = info->buffer_list_phys;
3806
3807 if ( i < info->rx_buffer_count - 1 )
3808 info->rx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
3809 }
3810
3811 for ( i = 0; i < info->tx_buffer_count; i++ ) {
3812 /* calculate and store physical address of this buffer entry */
3813 info->tx_buffer_list[i].phys_entry = info->buffer_list_phys +
3814 ((info->rx_buffer_count + i) * sizeof(DMABUFFERENTRY));
3815
3816 /* calculate and store physical address of */
3817 /* next entry in cirular list of entries */
3818
3819 info->tx_buffer_list[i].link = info->buffer_list_phys +
3820 info->rx_buffer_count * sizeof(DMABUFFERENTRY);
3821
3822 if ( i < info->tx_buffer_count - 1 )
3823 info->tx_buffer_list[i].link += (i + 1) * sizeof(DMABUFFERENTRY);
3824 }
3825
3826 return 0;
3827
3828} /* end of mgsl_alloc_buffer_list_memory() */
3829
3830/* Free DMA buffers allocated for use as the
3831 * receive and transmit buffer lists.
3832 * Warning:
3833 *
3834 * The data transfer buffers associated with the buffer list
3835 * MUST be freed before freeing the buffer list itself because
3836 * the buffer list contains the information necessary to free
3837 * the individual buffers!
3838 */
3839static void mgsl_free_buffer_list_memory( struct mgsl_struct *info )
3840{
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003841 if (info->buffer_list && info->bus_type != MGSL_BUS_TYPE_PCI)
3842 dma_free_coherent(NULL, BUFFERLISTSIZE, info->buffer_list, info->buffer_list_dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003843
3844 info->buffer_list = NULL;
3845 info->rx_buffer_list = NULL;
3846 info->tx_buffer_list = NULL;
3847
3848} /* end of mgsl_free_buffer_list_memory() */
3849
3850/*
3851 * mgsl_alloc_frame_memory()
3852 *
3853 * Allocate the frame DMA buffers used by the specified buffer list.
3854 * Each DMA buffer will be one memory page in size. This is necessary
3855 * because memory can fragment enough that it may be impossible
3856 * contiguous pages.
3857 *
3858 * Arguments:
3859 *
3860 * info pointer to device instance data
3861 * BufferList pointer to list of buffer entries
3862 * Buffercount count of buffer entries in buffer list
3863 *
3864 * Return Value: 0 if success, otherwise -ENOMEM
3865 */
3866static int mgsl_alloc_frame_memory(struct mgsl_struct *info,DMABUFFERENTRY *BufferList,int Buffercount)
3867{
3868 int i;
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003869 u32 phys_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003870
3871 /* Allocate page sized buffers for the receive buffer list */
3872
3873 for ( i = 0; i < Buffercount; i++ ) {
3874 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
3875 /* PCI adapter uses shared memory buffers. */
3876 BufferList[i].virt_addr = info->memory_base + info->last_mem_alloc;
3877 phys_addr = info->last_mem_alloc;
3878 info->last_mem_alloc += DMABUFFERSIZE;
3879 } else {
3880 /* ISA adapter uses system memory. */
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003881 BufferList[i].virt_addr = dma_alloc_coherent(NULL, DMABUFFERSIZE, &BufferList[i].dma_addr, GFP_KERNEL);
3882 if (BufferList[i].virt_addr == NULL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003883 return -ENOMEM;
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003884 phys_addr = (u32)(BufferList[i].dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003885 }
3886 BufferList[i].phys_addr = phys_addr;
3887 }
3888
3889 return 0;
3890
3891} /* end of mgsl_alloc_frame_memory() */
3892
3893/*
3894 * mgsl_free_frame_memory()
3895 *
3896 * Free the buffers associated with
3897 * each buffer entry of a buffer list.
3898 *
3899 * Arguments:
3900 *
3901 * info pointer to device instance data
3902 * BufferList pointer to list of buffer entries
3903 * Buffercount count of buffer entries in buffer list
3904 *
3905 * Return Value: None
3906 */
3907static void mgsl_free_frame_memory(struct mgsl_struct *info, DMABUFFERENTRY *BufferList, int Buffercount)
3908{
3909 int i;
3910
3911 if ( BufferList ) {
3912 for ( i = 0 ; i < Buffercount ; i++ ) {
3913 if ( BufferList[i].virt_addr ) {
3914 if ( info->bus_type != MGSL_BUS_TYPE_PCI )
Paul Fulghum0ff1b2c2005-11-13 16:07:19 -08003915 dma_free_coherent(NULL, DMABUFFERSIZE, BufferList[i].virt_addr, BufferList[i].dma_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916 BufferList[i].virt_addr = NULL;
3917 }
3918 }
3919 }
3920
3921} /* end of mgsl_free_frame_memory() */
3922
3923/* mgsl_free_dma_buffers()
3924 *
3925 * Free DMA buffers
3926 *
3927 * Arguments: info pointer to device instance data
3928 * Return Value: None
3929 */
3930static void mgsl_free_dma_buffers( struct mgsl_struct *info )
3931{
3932 mgsl_free_frame_memory( info, info->rx_buffer_list, info->rx_buffer_count );
3933 mgsl_free_frame_memory( info, info->tx_buffer_list, info->tx_buffer_count );
3934 mgsl_free_buffer_list_memory( info );
3935
3936} /* end of mgsl_free_dma_buffers() */
3937
3938
3939/*
3940 * mgsl_alloc_intermediate_rxbuffer_memory()
3941 *
3942 * Allocate a buffer large enough to hold max_frame_size. This buffer
3943 * is used to pass an assembled frame to the line discipline.
3944 *
3945 * Arguments:
3946 *
3947 * info pointer to device instance data
3948 *
3949 * Return Value: 0 if success, otherwise -ENOMEM
3950 */
3951static int mgsl_alloc_intermediate_rxbuffer_memory(struct mgsl_struct *info)
3952{
3953 info->intermediate_rxbuffer = kmalloc(info->max_frame_size, GFP_KERNEL | GFP_DMA);
3954 if ( info->intermediate_rxbuffer == NULL )
3955 return -ENOMEM;
3956
3957 return 0;
3958
3959} /* end of mgsl_alloc_intermediate_rxbuffer_memory() */
3960
3961/*
3962 * mgsl_free_intermediate_rxbuffer_memory()
3963 *
3964 *
3965 * Arguments:
3966 *
3967 * info pointer to device instance data
3968 *
3969 * Return Value: None
3970 */
3971static void mgsl_free_intermediate_rxbuffer_memory(struct mgsl_struct *info)
3972{
Jesper Juhl735d5662005-11-07 01:01:29 -08003973 kfree(info->intermediate_rxbuffer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003974 info->intermediate_rxbuffer = NULL;
3975
3976} /* end of mgsl_free_intermediate_rxbuffer_memory() */
3977
3978/*
3979 * mgsl_alloc_intermediate_txbuffer_memory()
3980 *
3981 * Allocate intermdiate transmit buffer(s) large enough to hold max_frame_size.
3982 * This buffer is used to load transmit frames into the adapter's dma transfer
3983 * buffers when there is sufficient space.
3984 *
3985 * Arguments:
3986 *
3987 * info pointer to device instance data
3988 *
3989 * Return Value: 0 if success, otherwise -ENOMEM
3990 */
3991static int mgsl_alloc_intermediate_txbuffer_memory(struct mgsl_struct *info)
3992{
3993 int i;
3994
3995 if ( debug_level >= DEBUG_LEVEL_INFO )
3996 printk("%s %s(%d) allocating %d tx holding buffers\n",
3997 info->device_name, __FILE__,__LINE__,info->num_tx_holding_buffers);
3998
3999 memset(info->tx_holding_buffers,0,sizeof(info->tx_holding_buffers));
4000
4001 for ( i=0; i<info->num_tx_holding_buffers; ++i) {
4002 info->tx_holding_buffers[i].buffer =
4003 kmalloc(info->max_frame_size, GFP_KERNEL);
Amit Choudharyd9a2f4a2007-05-08 00:26:13 -07004004 if (info->tx_holding_buffers[i].buffer == NULL) {
4005 for (--i; i >= 0; i--) {
4006 kfree(info->tx_holding_buffers[i].buffer);
4007 info->tx_holding_buffers[i].buffer = NULL;
4008 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004009 return -ENOMEM;
Amit Choudharyd9a2f4a2007-05-08 00:26:13 -07004010 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004011 }
4012
4013 return 0;
4014
4015} /* end of mgsl_alloc_intermediate_txbuffer_memory() */
4016
4017/*
4018 * mgsl_free_intermediate_txbuffer_memory()
4019 *
4020 *
4021 * Arguments:
4022 *
4023 * info pointer to device instance data
4024 *
4025 * Return Value: None
4026 */
4027static void mgsl_free_intermediate_txbuffer_memory(struct mgsl_struct *info)
4028{
4029 int i;
4030
4031 for ( i=0; i<info->num_tx_holding_buffers; ++i ) {
Jesper Juhl735d5662005-11-07 01:01:29 -08004032 kfree(info->tx_holding_buffers[i].buffer);
4033 info->tx_holding_buffers[i].buffer = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004034 }
4035
4036 info->get_tx_holding_index = 0;
4037 info->put_tx_holding_index = 0;
4038 info->tx_holding_count = 0;
4039
4040} /* end of mgsl_free_intermediate_txbuffer_memory() */
4041
4042
4043/*
4044 * load_next_tx_holding_buffer()
4045 *
4046 * attempts to load the next buffered tx request into the
4047 * tx dma buffers
4048 *
4049 * Arguments:
4050 *
4051 * info pointer to device instance data
4052 *
Joe Perches0fab6de2008-04-28 02:14:02 -07004053 * Return Value: true if next buffered tx request loaded
Linus Torvalds1da177e2005-04-16 15:20:36 -07004054 * into adapter's tx dma buffer,
Joe Perches0fab6de2008-04-28 02:14:02 -07004055 * false otherwise
Linus Torvalds1da177e2005-04-16 15:20:36 -07004056 */
Joe Perches0fab6de2008-04-28 02:14:02 -07004057static bool load_next_tx_holding_buffer(struct mgsl_struct *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004058{
Joe Perches0fab6de2008-04-28 02:14:02 -07004059 bool ret = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004060
4061 if ( info->tx_holding_count ) {
4062 /* determine if we have enough tx dma buffers
4063 * to accommodate the next tx frame
4064 */
4065 struct tx_holding_buffer *ptx =
4066 &info->tx_holding_buffers[info->get_tx_holding_index];
4067 int num_free = num_free_tx_dma_buffers(info);
4068 int num_needed = ptx->buffer_size / DMABUFFERSIZE;
4069 if ( ptx->buffer_size % DMABUFFERSIZE )
4070 ++num_needed;
4071
4072 if (num_needed <= num_free) {
4073 info->xmit_cnt = ptx->buffer_size;
4074 mgsl_load_tx_dma_buffer(info,ptx->buffer,ptx->buffer_size);
4075
4076 --info->tx_holding_count;
4077 if ( ++info->get_tx_holding_index >= info->num_tx_holding_buffers)
4078 info->get_tx_holding_index=0;
4079
4080 /* restart transmit timer */
4081 mod_timer(&info->tx_timer, jiffies + msecs_to_jiffies(5000));
4082
Joe Perches0fab6de2008-04-28 02:14:02 -07004083 ret = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004084 }
4085 }
4086
4087 return ret;
4088}
4089
4090/*
4091 * save_tx_buffer_request()
4092 *
4093 * attempt to store transmit frame request for later transmission
4094 *
4095 * Arguments:
4096 *
4097 * info pointer to device instance data
4098 * Buffer pointer to buffer containing frame to load
4099 * BufferSize size in bytes of frame in Buffer
4100 *
4101 * Return Value: 1 if able to store, 0 otherwise
4102 */
4103static int save_tx_buffer_request(struct mgsl_struct *info,const char *Buffer, unsigned int BufferSize)
4104{
4105 struct tx_holding_buffer *ptx;
4106
4107 if ( info->tx_holding_count >= info->num_tx_holding_buffers ) {
4108 return 0; /* all buffers in use */
4109 }
4110
4111 ptx = &info->tx_holding_buffers[info->put_tx_holding_index];
4112 ptx->buffer_size = BufferSize;
4113 memcpy( ptx->buffer, Buffer, BufferSize);
4114
4115 ++info->tx_holding_count;
4116 if ( ++info->put_tx_holding_index >= info->num_tx_holding_buffers)
4117 info->put_tx_holding_index=0;
4118
4119 return 1;
4120}
4121
4122static int mgsl_claim_resources(struct mgsl_struct *info)
4123{
4124 if (request_region(info->io_base,info->io_addr_size,"synclink") == NULL) {
4125 printk( "%s(%d):I/O address conflict on device %s Addr=%08X\n",
4126 __FILE__,__LINE__,info->device_name, info->io_base);
4127 return -ENODEV;
4128 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004129 info->io_addr_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004130
4131 if ( request_irq(info->irq_level,mgsl_interrupt,info->irq_flags,
4132 info->device_name, info ) < 0 ) {
4133 printk( "%s(%d):Cant request interrupt on device %s IRQ=%d\n",
4134 __FILE__,__LINE__,info->device_name, info->irq_level );
4135 goto errout;
4136 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004137 info->irq_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004138
4139 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
4140 if (request_mem_region(info->phys_memory_base,0x40000,"synclink") == NULL) {
4141 printk( "%s(%d):mem addr conflict device %s Addr=%08X\n",
4142 __FILE__,__LINE__,info->device_name, info->phys_memory_base);
4143 goto errout;
4144 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004145 info->shared_mem_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004146 if (request_mem_region(info->phys_lcr_base + info->lcr_offset,128,"synclink") == NULL) {
4147 printk( "%s(%d):lcr mem addr conflict device %s Addr=%08X\n",
4148 __FILE__,__LINE__,info->device_name, info->phys_lcr_base + info->lcr_offset);
4149 goto errout;
4150 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004151 info->lcr_mem_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004152
4153 info->memory_base = ioremap(info->phys_memory_base,0x40000);
4154 if (!info->memory_base) {
4155 printk( "%s(%d):Cant map shared memory on device %s MemAddr=%08X\n",
4156 __FILE__,__LINE__,info->device_name, info->phys_memory_base );
4157 goto errout;
4158 }
4159
4160 if ( !mgsl_memory_test(info) ) {
4161 printk( "%s(%d):Failed shared memory test %s MemAddr=%08X\n",
4162 __FILE__,__LINE__,info->device_name, info->phys_memory_base );
4163 goto errout;
4164 }
4165
4166 info->lcr_base = ioremap(info->phys_lcr_base,PAGE_SIZE) + info->lcr_offset;
4167 if (!info->lcr_base) {
4168 printk( "%s(%d):Cant map LCR memory on device %s MemAddr=%08X\n",
4169 __FILE__,__LINE__,info->device_name, info->phys_lcr_base );
4170 goto errout;
4171 }
4172
4173 } else {
4174 /* claim DMA channel */
4175
4176 if (request_dma(info->dma_level,info->device_name) < 0){
4177 printk( "%s(%d):Cant request DMA channel on device %s DMA=%d\n",
4178 __FILE__,__LINE__,info->device_name, info->dma_level );
4179 mgsl_release_resources( info );
4180 return -ENODEV;
4181 }
Joe Perches0fab6de2008-04-28 02:14:02 -07004182 info->dma_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004183
4184 /* ISA adapter uses bus master DMA */
4185 set_dma_mode(info->dma_level,DMA_MODE_CASCADE);
4186 enable_dma(info->dma_level);
4187 }
4188
4189 if ( mgsl_allocate_dma_buffers(info) < 0 ) {
4190 printk( "%s(%d):Cant allocate DMA buffers on device %s DMA=%d\n",
4191 __FILE__,__LINE__,info->device_name, info->dma_level );
4192 goto errout;
4193 }
4194
4195 return 0;
4196errout:
4197 mgsl_release_resources(info);
4198 return -ENODEV;
4199
4200} /* end of mgsl_claim_resources() */
4201
4202static void mgsl_release_resources(struct mgsl_struct *info)
4203{
4204 if ( debug_level >= DEBUG_LEVEL_INFO )
4205 printk( "%s(%d):mgsl_release_resources(%s) entry\n",
4206 __FILE__,__LINE__,info->device_name );
4207
4208 if ( info->irq_requested ) {
4209 free_irq(info->irq_level, info);
Joe Perches0fab6de2008-04-28 02:14:02 -07004210 info->irq_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004211 }
4212 if ( info->dma_requested ) {
4213 disable_dma(info->dma_level);
4214 free_dma(info->dma_level);
Joe Perches0fab6de2008-04-28 02:14:02 -07004215 info->dma_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004216 }
4217 mgsl_free_dma_buffers(info);
4218 mgsl_free_intermediate_rxbuffer_memory(info);
4219 mgsl_free_intermediate_txbuffer_memory(info);
4220
4221 if ( info->io_addr_requested ) {
4222 release_region(info->io_base,info->io_addr_size);
Joe Perches0fab6de2008-04-28 02:14:02 -07004223 info->io_addr_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004224 }
4225 if ( info->shared_mem_requested ) {
4226 release_mem_region(info->phys_memory_base,0x40000);
Joe Perches0fab6de2008-04-28 02:14:02 -07004227 info->shared_mem_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004228 }
4229 if ( info->lcr_mem_requested ) {
4230 release_mem_region(info->phys_lcr_base + info->lcr_offset,128);
Joe Perches0fab6de2008-04-28 02:14:02 -07004231 info->lcr_mem_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004232 }
4233 if (info->memory_base){
4234 iounmap(info->memory_base);
4235 info->memory_base = NULL;
4236 }
4237 if (info->lcr_base){
4238 iounmap(info->lcr_base - info->lcr_offset);
4239 info->lcr_base = NULL;
4240 }
4241
4242 if ( debug_level >= DEBUG_LEVEL_INFO )
4243 printk( "%s(%d):mgsl_release_resources(%s) exit\n",
4244 __FILE__,__LINE__,info->device_name );
4245
4246} /* end of mgsl_release_resources() */
4247
4248/* mgsl_add_device()
4249 *
4250 * Add the specified device instance data structure to the
4251 * global linked list of devices and increment the device count.
4252 *
4253 * Arguments: info pointer to device instance data
4254 * Return Value: None
4255 */
4256static void mgsl_add_device( struct mgsl_struct *info )
4257{
4258 info->next_device = NULL;
4259 info->line = mgsl_device_count;
4260 sprintf(info->device_name,"ttySL%d",info->line);
4261
4262 if (info->line < MAX_TOTAL_DEVICES) {
4263 if (maxframe[info->line])
4264 info->max_frame_size = maxframe[info->line];
4265 info->dosyncppp = dosyncppp[info->line];
4266
4267 if (txdmabufs[info->line]) {
4268 info->num_tx_dma_buffers = txdmabufs[info->line];
4269 if (info->num_tx_dma_buffers < 1)
4270 info->num_tx_dma_buffers = 1;
4271 }
4272
4273 if (txholdbufs[info->line]) {
4274 info->num_tx_holding_buffers = txholdbufs[info->line];
4275 if (info->num_tx_holding_buffers < 1)
4276 info->num_tx_holding_buffers = 1;
4277 else if (info->num_tx_holding_buffers > MAX_TX_HOLDING_BUFFERS)
4278 info->num_tx_holding_buffers = MAX_TX_HOLDING_BUFFERS;
4279 }
4280 }
4281
4282 mgsl_device_count++;
4283
4284 if ( !mgsl_device_list )
4285 mgsl_device_list = info;
4286 else {
4287 struct mgsl_struct *current_dev = mgsl_device_list;
4288 while( current_dev->next_device )
4289 current_dev = current_dev->next_device;
4290 current_dev->next_device = info;
4291 }
4292
4293 if ( info->max_frame_size < 4096 )
4294 info->max_frame_size = 4096;
4295 else if ( info->max_frame_size > 65535 )
4296 info->max_frame_size = 65535;
4297
4298 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
4299 printk( "SyncLink PCI v%d %s: IO=%04X IRQ=%d Mem=%08X,%08X MaxFrameSize=%u\n",
4300 info->hw_version + 1, info->device_name, info->io_base, info->irq_level,
4301 info->phys_memory_base, info->phys_lcr_base,
4302 info->max_frame_size );
4303 } else {
4304 printk( "SyncLink ISA %s: IO=%04X IRQ=%d DMA=%d MaxFrameSize=%u\n",
4305 info->device_name, info->io_base, info->irq_level, info->dma_level,
4306 info->max_frame_size );
4307 }
4308
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08004309#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07004310 hdlcdev_init(info);
4311#endif
4312
4313} /* end of mgsl_add_device() */
4314
4315/* mgsl_allocate_device()
4316 *
4317 * Allocate and initialize a device instance structure
4318 *
4319 * Arguments: none
4320 * Return Value: pointer to mgsl_struct if success, otherwise NULL
4321 */
4322static struct mgsl_struct* mgsl_allocate_device(void)
4323{
4324 struct mgsl_struct *info;
4325
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07004326 info = kzalloc(sizeof(struct mgsl_struct),
Linus Torvalds1da177e2005-04-16 15:20:36 -07004327 GFP_KERNEL);
4328
4329 if (!info) {
4330 printk("Error can't allocate device instance data\n");
4331 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004332 info->magic = MGSL_MAGIC;
David Howellsc4028952006-11-22 14:57:56 +00004333 INIT_WORK(&info->task, mgsl_bh_handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004334 info->max_frame_size = 4096;
4335 info->close_delay = 5*HZ/10;
4336 info->closing_wait = 30*HZ;
4337 init_waitqueue_head(&info->open_wait);
4338 init_waitqueue_head(&info->close_wait);
4339 init_waitqueue_head(&info->status_event_wait_q);
4340 init_waitqueue_head(&info->event_wait_q);
4341 spin_lock_init(&info->irq_spinlock);
4342 spin_lock_init(&info->netlock);
4343 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
4344 info->idle_mode = HDLC_TXIDLE_FLAGS;
4345 info->num_tx_dma_buffers = 1;
4346 info->num_tx_holding_buffers = 0;
4347 }
4348
4349 return info;
4350
4351} /* end of mgsl_allocate_device()*/
4352
Jeff Dikeb68e31d2006-10-02 02:17:18 -07004353static const struct tty_operations mgsl_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004354 .open = mgsl_open,
4355 .close = mgsl_close,
4356 .write = mgsl_write,
4357 .put_char = mgsl_put_char,
4358 .flush_chars = mgsl_flush_chars,
4359 .write_room = mgsl_write_room,
4360 .chars_in_buffer = mgsl_chars_in_buffer,
4361 .flush_buffer = mgsl_flush_buffer,
4362 .ioctl = mgsl_ioctl,
4363 .throttle = mgsl_throttle,
4364 .unthrottle = mgsl_unthrottle,
4365 .send_xchar = mgsl_send_xchar,
4366 .break_ctl = mgsl_break,
4367 .wait_until_sent = mgsl_wait_until_sent,
4368 .read_proc = mgsl_read_proc,
4369 .set_termios = mgsl_set_termios,
4370 .stop = mgsl_stop,
4371 .start = mgsl_start,
4372 .hangup = mgsl_hangup,
4373 .tiocmget = tiocmget,
4374 .tiocmset = tiocmset,
4375};
4376
4377/*
4378 * perform tty device initialization
4379 */
4380static int mgsl_init_tty(void)
4381{
4382 int rc;
4383
4384 serial_driver = alloc_tty_driver(128);
4385 if (!serial_driver)
4386 return -ENOMEM;
4387
4388 serial_driver->owner = THIS_MODULE;
4389 serial_driver->driver_name = "synclink";
4390 serial_driver->name = "ttySL";
4391 serial_driver->major = ttymajor;
4392 serial_driver->minor_start = 64;
4393 serial_driver->type = TTY_DRIVER_TYPE_SERIAL;
4394 serial_driver->subtype = SERIAL_TYPE_NORMAL;
4395 serial_driver->init_termios = tty_std_termios;
4396 serial_driver->init_termios.c_cflag =
4397 B9600 | CS8 | CREAD | HUPCL | CLOCAL;
Alan Cox606d0992006-12-08 02:38:45 -08004398 serial_driver->init_termios.c_ispeed = 9600;
4399 serial_driver->init_termios.c_ospeed = 9600;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004400 serial_driver->flags = TTY_DRIVER_REAL_RAW;
4401 tty_set_operations(serial_driver, &mgsl_ops);
4402 if ((rc = tty_register_driver(serial_driver)) < 0) {
4403 printk("%s(%d):Couldn't register serial driver\n",
4404 __FILE__,__LINE__);
4405 put_tty_driver(serial_driver);
4406 serial_driver = NULL;
4407 return rc;
4408 }
4409
4410 printk("%s %s, tty major#%d\n",
4411 driver_name, driver_version,
4412 serial_driver->major);
4413 return 0;
4414}
4415
4416/* enumerate user specified ISA adapters
4417 */
4418static void mgsl_enum_isa_devices(void)
4419{
4420 struct mgsl_struct *info;
4421 int i;
4422
4423 /* Check for user specified ISA devices */
4424
4425 for (i=0 ;(i < MAX_ISA_DEVICES) && io[i] && irq[i]; i++){
4426 if ( debug_level >= DEBUG_LEVEL_INFO )
4427 printk("ISA device specified io=%04X,irq=%d,dma=%d\n",
4428 io[i], irq[i], dma[i] );
4429
4430 info = mgsl_allocate_device();
4431 if ( !info ) {
4432 /* error allocating device instance data */
4433 if ( debug_level >= DEBUG_LEVEL_ERROR )
4434 printk( "can't allocate device instance data.\n");
4435 continue;
4436 }
4437
4438 /* Copy user configuration info to device instance data */
4439 info->io_base = (unsigned int)io[i];
4440 info->irq_level = (unsigned int)irq[i];
4441 info->irq_level = irq_canonicalize(info->irq_level);
4442 info->dma_level = (unsigned int)dma[i];
4443 info->bus_type = MGSL_BUS_TYPE_ISA;
4444 info->io_addr_size = 16;
4445 info->irq_flags = 0;
4446
4447 mgsl_add_device( info );
4448 }
4449}
4450
4451static void synclink_cleanup(void)
4452{
4453 int rc;
4454 struct mgsl_struct *info;
4455 struct mgsl_struct *tmp;
4456
4457 printk("Unloading %s: %s\n", driver_name, driver_version);
4458
4459 if (serial_driver) {
4460 if ((rc = tty_unregister_driver(serial_driver)))
4461 printk("%s(%d) failed to unregister tty driver err=%d\n",
4462 __FILE__,__LINE__,rc);
4463 put_tty_driver(serial_driver);
4464 }
4465
4466 info = mgsl_device_list;
4467 while(info) {
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08004468#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07004469 hdlcdev_exit(info);
4470#endif
4471 mgsl_release_resources(info);
4472 tmp = info;
4473 info = info->next_device;
4474 kfree(tmp);
4475 }
4476
Linus Torvalds1da177e2005-04-16 15:20:36 -07004477 if (pci_registered)
4478 pci_unregister_driver(&synclink_pci_driver);
4479}
4480
4481static int __init synclink_init(void)
4482{
4483 int rc;
4484
4485 if (break_on_load) {
4486 mgsl_get_text_ptr();
4487 BREAKPOINT();
4488 }
4489
4490 printk("%s %s\n", driver_name, driver_version);
4491
4492 mgsl_enum_isa_devices();
4493 if ((rc = pci_register_driver(&synclink_pci_driver)) < 0)
4494 printk("%s:failed to register PCI driver, error=%d\n",__FILE__,rc);
4495 else
Joe Perches0fab6de2008-04-28 02:14:02 -07004496 pci_registered = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004497
4498 if ((rc = mgsl_init_tty()) < 0)
4499 goto error;
4500
4501 return 0;
4502
4503error:
4504 synclink_cleanup();
4505 return rc;
4506}
4507
4508static void __exit synclink_exit(void)
4509{
4510 synclink_cleanup();
4511}
4512
4513module_init(synclink_init);
4514module_exit(synclink_exit);
4515
4516/*
4517 * usc_RTCmd()
4518 *
4519 * Issue a USC Receive/Transmit command to the
4520 * Channel Command/Address Register (CCAR).
4521 *
4522 * Notes:
4523 *
4524 * The command is encoded in the most significant 5 bits <15..11>
4525 * of the CCAR value. Bits <10..7> of the CCAR must be preserved
4526 * and Bits <6..0> must be written as zeros.
4527 *
4528 * Arguments:
4529 *
4530 * info pointer to device information structure
4531 * Cmd command mask (use symbolic macros)
4532 *
4533 * Return Value:
4534 *
4535 * None
4536 */
4537static void usc_RTCmd( struct mgsl_struct *info, u16 Cmd )
4538{
4539 /* output command to CCAR in bits <15..11> */
4540 /* preserve bits <10..7>, bits <6..0> must be zero */
4541
4542 outw( Cmd + info->loopback_bits, info->io_base + CCAR );
4543
4544 /* Read to flush write to CCAR */
4545 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4546 inw( info->io_base + CCAR );
4547
4548} /* end of usc_RTCmd() */
4549
4550/*
4551 * usc_DmaCmd()
4552 *
4553 * Issue a DMA command to the DMA Command/Address Register (DCAR).
4554 *
4555 * Arguments:
4556 *
4557 * info pointer to device information structure
4558 * Cmd DMA command mask (usc_DmaCmd_XX Macros)
4559 *
4560 * Return Value:
4561 *
4562 * None
4563 */
4564static void usc_DmaCmd( struct mgsl_struct *info, u16 Cmd )
4565{
4566 /* write command mask to DCAR */
4567 outw( Cmd + info->mbre_bit, info->io_base );
4568
4569 /* Read to flush write to DCAR */
4570 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4571 inw( info->io_base );
4572
4573} /* end of usc_DmaCmd() */
4574
4575/*
4576 * usc_OutDmaReg()
4577 *
4578 * Write a 16-bit value to a USC DMA register
4579 *
4580 * Arguments:
4581 *
4582 * info pointer to device info structure
4583 * RegAddr register address (number) for write
4584 * RegValue 16-bit value to write to register
4585 *
4586 * Return Value:
4587 *
4588 * None
4589 *
4590 */
4591static void usc_OutDmaReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
4592{
4593 /* Note: The DCAR is located at the adapter base address */
4594 /* Note: must preserve state of BIT8 in DCAR */
4595
4596 outw( RegAddr + info->mbre_bit, info->io_base );
4597 outw( RegValue, info->io_base );
4598
4599 /* Read to flush write to DCAR */
4600 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4601 inw( info->io_base );
4602
4603} /* end of usc_OutDmaReg() */
4604
4605/*
4606 * usc_InDmaReg()
4607 *
4608 * Read a 16-bit value from a DMA register
4609 *
4610 * Arguments:
4611 *
4612 * info pointer to device info structure
4613 * RegAddr register address (number) to read from
4614 *
4615 * Return Value:
4616 *
4617 * The 16-bit value read from register
4618 *
4619 */
4620static u16 usc_InDmaReg( struct mgsl_struct *info, u16 RegAddr )
4621{
4622 /* Note: The DCAR is located at the adapter base address */
4623 /* Note: must preserve state of BIT8 in DCAR */
4624
4625 outw( RegAddr + info->mbre_bit, info->io_base );
4626 return inw( info->io_base );
4627
4628} /* end of usc_InDmaReg() */
4629
4630/*
4631 *
4632 * usc_OutReg()
4633 *
4634 * Write a 16-bit value to a USC serial channel register
4635 *
4636 * Arguments:
4637 *
4638 * info pointer to device info structure
4639 * RegAddr register address (number) to write to
4640 * RegValue 16-bit value to write to register
4641 *
4642 * Return Value:
4643 *
4644 * None
4645 *
4646 */
4647static void usc_OutReg( struct mgsl_struct *info, u16 RegAddr, u16 RegValue )
4648{
4649 outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
4650 outw( RegValue, info->io_base + CCAR );
4651
4652 /* Read to flush write to CCAR */
4653 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4654 inw( info->io_base + CCAR );
4655
4656} /* end of usc_OutReg() */
4657
4658/*
4659 * usc_InReg()
4660 *
4661 * Reads a 16-bit value from a USC serial channel register
4662 *
4663 * Arguments:
4664 *
4665 * info pointer to device extension
4666 * RegAddr register address (number) to read from
4667 *
4668 * Return Value:
4669 *
4670 * 16-bit value read from register
4671 */
4672static u16 usc_InReg( struct mgsl_struct *info, u16 RegAddr )
4673{
4674 outw( RegAddr + info->loopback_bits, info->io_base + CCAR );
4675 return inw( info->io_base + CCAR );
4676
4677} /* end of usc_InReg() */
4678
4679/* usc_set_sdlc_mode()
4680 *
4681 * Set up the adapter for SDLC DMA communications.
4682 *
4683 * Arguments: info pointer to device instance data
4684 * Return Value: NONE
4685 */
4686static void usc_set_sdlc_mode( struct mgsl_struct *info )
4687{
4688 u16 RegValue;
Joe Perches0fab6de2008-04-28 02:14:02 -07004689 bool PreSL1660;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004690
4691 /*
4692 * determine if the IUSC on the adapter is pre-SL1660. If
4693 * not, take advantage of the UnderWait feature of more
4694 * modern chips. If an underrun occurs and this bit is set,
4695 * the transmitter will idle the programmed idle pattern
4696 * until the driver has time to service the underrun. Otherwise,
4697 * the dma controller may get the cycles previously requested
4698 * and begin transmitting queued tx data.
4699 */
4700 usc_OutReg(info,TMCR,0x1f);
4701 RegValue=usc_InReg(info,TMDR);
Joe Perches0fab6de2008-04-28 02:14:02 -07004702 PreSL1660 = (RegValue == IUSC_PRE_SL1660);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004703
4704 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
4705 {
4706 /*
4707 ** Channel Mode Register (CMR)
4708 **
4709 ** <15..14> 10 Tx Sub Modes, Send Flag on Underrun
4710 ** <13> 0 0 = Transmit Disabled (initially)
4711 ** <12> 0 1 = Consecutive Idles share common 0
4712 ** <11..8> 1110 Transmitter Mode = HDLC/SDLC Loop
4713 ** <7..4> 0000 Rx Sub Modes, addr/ctrl field handling
4714 ** <3..0> 0110 Receiver Mode = HDLC/SDLC
4715 **
4716 ** 1000 1110 0000 0110 = 0x8e06
4717 */
4718 RegValue = 0x8e06;
4719
4720 /*--------------------------------------------------
4721 * ignore user options for UnderRun Actions and
4722 * preambles
4723 *--------------------------------------------------*/
4724 }
4725 else
4726 {
4727 /* Channel mode Register (CMR)
4728 *
4729 * <15..14> 00 Tx Sub modes, Underrun Action
4730 * <13> 0 1 = Send Preamble before opening flag
4731 * <12> 0 1 = Consecutive Idles share common 0
4732 * <11..8> 0110 Transmitter mode = HDLC/SDLC
4733 * <7..4> 0000 Rx Sub modes, addr/ctrl field handling
4734 * <3..0> 0110 Receiver mode = HDLC/SDLC
4735 *
4736 * 0000 0110 0000 0110 = 0x0606
4737 */
4738 if (info->params.mode == MGSL_MODE_RAW) {
4739 RegValue = 0x0001; /* Set Receive mode = external sync */
4740
4741 usc_OutReg( info, IOCR, /* Set IOCR DCD is RxSync Detect Input */
4742 (unsigned short)((usc_InReg(info, IOCR) & ~(BIT13|BIT12)) | BIT12));
4743
4744 /*
4745 * TxSubMode:
4746 * CMR <15> 0 Don't send CRC on Tx Underrun
4747 * CMR <14> x undefined
4748 * CMR <13> 0 Send preamble before openning sync
4749 * CMR <12> 0 Send 8-bit syncs, 1=send Syncs per TxLength
4750 *
4751 * TxMode:
4752 * CMR <11-8) 0100 MonoSync
4753 *
4754 * 0x00 0100 xxxx xxxx 04xx
4755 */
4756 RegValue |= 0x0400;
4757 }
4758 else {
4759
4760 RegValue = 0x0606;
4761
4762 if ( info->params.flags & HDLC_FLAG_UNDERRUN_ABORT15 )
4763 RegValue |= BIT14;
4764 else if ( info->params.flags & HDLC_FLAG_UNDERRUN_FLAG )
4765 RegValue |= BIT15;
4766 else if ( info->params.flags & HDLC_FLAG_UNDERRUN_CRC )
4767 RegValue |= BIT15 + BIT14;
4768 }
4769
4770 if ( info->params.preamble != HDLC_PREAMBLE_PATTERN_NONE )
4771 RegValue |= BIT13;
4772 }
4773
4774 if ( info->params.mode == MGSL_MODE_HDLC &&
4775 (info->params.flags & HDLC_FLAG_SHARE_ZERO) )
4776 RegValue |= BIT12;
4777
4778 if ( info->params.addr_filter != 0xff )
4779 {
4780 /* set up receive address filtering */
4781 usc_OutReg( info, RSR, info->params.addr_filter );
4782 RegValue |= BIT4;
4783 }
4784
4785 usc_OutReg( info, CMR, RegValue );
4786 info->cmr_value = RegValue;
4787
4788 /* Receiver mode Register (RMR)
4789 *
4790 * <15..13> 000 encoding
4791 * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
4792 * <10> 1 1 = Set CRC to all 1s (use for SDLC/HDLC)
4793 * <9> 0 1 = Include Receive chars in CRC
4794 * <8> 1 1 = Use Abort/PE bit as abort indicator
4795 * <7..6> 00 Even parity
4796 * <5> 0 parity disabled
4797 * <4..2> 000 Receive Char Length = 8 bits
4798 * <1..0> 00 Disable Receiver
4799 *
4800 * 0000 0101 0000 0000 = 0x0500
4801 */
4802
4803 RegValue = 0x0500;
4804
4805 switch ( info->params.encoding ) {
4806 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
4807 case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
4808 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 + BIT13; break;
4809 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
4810 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 + BIT13; break;
4811 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 + BIT14; break;
4812 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 + BIT14 + BIT13; break;
4813 }
4814
4815 if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
4816 RegValue |= BIT9;
4817 else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
4818 RegValue |= ( BIT12 | BIT10 | BIT9 );
4819
4820 usc_OutReg( info, RMR, RegValue );
4821
4822 /* Set the Receive count Limit Register (RCLR) to 0xffff. */
4823 /* When an opening flag of an SDLC frame is recognized the */
4824 /* Receive Character count (RCC) is loaded with the value in */
4825 /* RCLR. The RCC is decremented for each received byte. The */
4826 /* value of RCC is stored after the closing flag of the frame */
4827 /* allowing the frame size to be computed. */
4828
4829 usc_OutReg( info, RCLR, RCLRVALUE );
4830
4831 usc_RCmd( info, RCmd_SelectRicrdma_level );
4832
4833 /* Receive Interrupt Control Register (RICR)
4834 *
4835 * <15..8> ? RxFIFO DMA Request Level
4836 * <7> 0 Exited Hunt IA (Interrupt Arm)
4837 * <6> 0 Idle Received IA
4838 * <5> 0 Break/Abort IA
4839 * <4> 0 Rx Bound IA
4840 * <3> 1 Queued status reflects oldest 2 bytes in FIFO
4841 * <2> 0 Abort/PE IA
4842 * <1> 1 Rx Overrun IA
4843 * <0> 0 Select TC0 value for readback
4844 *
4845 * 0000 0000 0000 1000 = 0x000a
4846 */
4847
4848 /* Carry over the Exit Hunt and Idle Received bits */
4849 /* in case they have been armed by usc_ArmEvents. */
4850
4851 RegValue = usc_InReg( info, RICR ) & 0xc0;
4852
4853 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4854 usc_OutReg( info, RICR, (u16)(0x030a | RegValue) );
4855 else
4856 usc_OutReg( info, RICR, (u16)(0x140a | RegValue) );
4857
4858 /* Unlatch all Rx status bits and clear Rx status IRQ Pending */
4859
4860 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
4861 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
4862
4863 /* Transmit mode Register (TMR)
4864 *
4865 * <15..13> 000 encoding
4866 * <12..11> 00 FCS = 16bit CRC CCITT (x15 + x12 + x5 + 1)
4867 * <10> 1 1 = Start CRC as all 1s (use for SDLC/HDLC)
4868 * <9> 0 1 = Tx CRC Enabled
4869 * <8> 0 1 = Append CRC to end of transmit frame
4870 * <7..6> 00 Transmit parity Even
4871 * <5> 0 Transmit parity Disabled
4872 * <4..2> 000 Tx Char Length = 8 bits
4873 * <1..0> 00 Disable Transmitter
4874 *
4875 * 0000 0100 0000 0000 = 0x0400
4876 */
4877
4878 RegValue = 0x0400;
4879
4880 switch ( info->params.encoding ) {
4881 case HDLC_ENCODING_NRZB: RegValue |= BIT13; break;
4882 case HDLC_ENCODING_NRZI_MARK: RegValue |= BIT14; break;
4883 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT14 + BIT13; break;
4884 case HDLC_ENCODING_BIPHASE_MARK: RegValue |= BIT15; break;
4885 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT15 + BIT13; break;
4886 case HDLC_ENCODING_BIPHASE_LEVEL: RegValue |= BIT15 + BIT14; break;
4887 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT15 + BIT14 + BIT13; break;
4888 }
4889
4890 if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_16_CCITT )
4891 RegValue |= BIT9 + BIT8;
4892 else if ( (info->params.crc_type & HDLC_CRC_MASK) == HDLC_CRC_32_CCITT )
4893 RegValue |= ( BIT12 | BIT10 | BIT9 | BIT8);
4894
4895 usc_OutReg( info, TMR, RegValue );
4896
4897 usc_set_txidle( info );
4898
4899
4900 usc_TCmd( info, TCmd_SelectTicrdma_level );
4901
4902 /* Transmit Interrupt Control Register (TICR)
4903 *
4904 * <15..8> ? Transmit FIFO DMA Level
4905 * <7> 0 Present IA (Interrupt Arm)
4906 * <6> 0 Idle Sent IA
4907 * <5> 1 Abort Sent IA
4908 * <4> 1 EOF/EOM Sent IA
4909 * <3> 0 CRC Sent IA
4910 * <2> 1 1 = Wait for SW Trigger to Start Frame
4911 * <1> 1 Tx Underrun IA
4912 * <0> 0 TC0 constant on read back
4913 *
4914 * 0000 0000 0011 0110 = 0x0036
4915 */
4916
4917 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
4918 usc_OutReg( info, TICR, 0x0736 );
4919 else
4920 usc_OutReg( info, TICR, 0x1436 );
4921
4922 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
4923 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
4924
4925 /*
4926 ** Transmit Command/Status Register (TCSR)
4927 **
4928 ** <15..12> 0000 TCmd
4929 ** <11> 0/1 UnderWait
4930 ** <10..08> 000 TxIdle
4931 ** <7> x PreSent
4932 ** <6> x IdleSent
4933 ** <5> x AbortSent
4934 ** <4> x EOF/EOM Sent
4935 ** <3> x CRC Sent
4936 ** <2> x All Sent
4937 ** <1> x TxUnder
4938 ** <0> x TxEmpty
4939 **
4940 ** 0000 0000 0000 0000 = 0x0000
4941 */
4942 info->tcsr_value = 0;
4943
4944 if ( !PreSL1660 )
4945 info->tcsr_value |= TCSR_UNDERWAIT;
4946
4947 usc_OutReg( info, TCSR, info->tcsr_value );
4948
4949 /* Clock mode Control Register (CMCR)
4950 *
4951 * <15..14> 00 counter 1 Source = Disabled
4952 * <13..12> 00 counter 0 Source = Disabled
4953 * <11..10> 11 BRG1 Input is TxC Pin
4954 * <9..8> 11 BRG0 Input is TxC Pin
4955 * <7..6> 01 DPLL Input is BRG1 Output
4956 * <5..3> XXX TxCLK comes from Port 0
4957 * <2..0> XXX RxCLK comes from Port 1
4958 *
4959 * 0000 1111 0111 0111 = 0x0f77
4960 */
4961
4962 RegValue = 0x0f40;
4963
4964 if ( info->params.flags & HDLC_FLAG_RXC_DPLL )
4965 RegValue |= 0x0003; /* RxCLK from DPLL */
4966 else if ( info->params.flags & HDLC_FLAG_RXC_BRG )
4967 RegValue |= 0x0004; /* RxCLK from BRG0 */
4968 else if ( info->params.flags & HDLC_FLAG_RXC_TXCPIN)
4969 RegValue |= 0x0006; /* RxCLK from TXC Input */
4970 else
4971 RegValue |= 0x0007; /* RxCLK from Port1 */
4972
4973 if ( info->params.flags & HDLC_FLAG_TXC_DPLL )
4974 RegValue |= 0x0018; /* TxCLK from DPLL */
4975 else if ( info->params.flags & HDLC_FLAG_TXC_BRG )
4976 RegValue |= 0x0020; /* TxCLK from BRG0 */
4977 else if ( info->params.flags & HDLC_FLAG_TXC_RXCPIN)
4978 RegValue |= 0x0038; /* RxCLK from TXC Input */
4979 else
4980 RegValue |= 0x0030; /* TxCLK from Port0 */
4981
4982 usc_OutReg( info, CMCR, RegValue );
4983
4984
4985 /* Hardware Configuration Register (HCR)
4986 *
4987 * <15..14> 00 CTR0 Divisor:00=32,01=16,10=8,11=4
4988 * <13> 0 CTR1DSel:0=CTR0Div determines CTR0Div
4989 * <12> 0 CVOK:0=report code violation in biphase
4990 * <11..10> 00 DPLL Divisor:00=32,01=16,10=8,11=4
4991 * <9..8> XX DPLL mode:00=disable,01=NRZ,10=Biphase,11=Biphase Level
4992 * <7..6> 00 reserved
4993 * <5> 0 BRG1 mode:0=continuous,1=single cycle
4994 * <4> X BRG1 Enable
4995 * <3..2> 00 reserved
4996 * <1> 0 BRG0 mode:0=continuous,1=single cycle
4997 * <0> 0 BRG0 Enable
4998 */
4999
5000 RegValue = 0x0000;
5001
5002 if ( info->params.flags & (HDLC_FLAG_RXC_DPLL + HDLC_FLAG_TXC_DPLL) ) {
5003 u32 XtalSpeed;
5004 u32 DpllDivisor;
5005 u16 Tc;
5006
5007 /* DPLL is enabled. Use BRG1 to provide continuous reference clock */
5008 /* for DPLL. DPLL mode in HCR is dependent on the encoding used. */
5009
5010 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
5011 XtalSpeed = 11059200;
5012 else
5013 XtalSpeed = 14745600;
5014
5015 if ( info->params.flags & HDLC_FLAG_DPLL_DIV16 ) {
5016 DpllDivisor = 16;
5017 RegValue |= BIT10;
5018 }
5019 else if ( info->params.flags & HDLC_FLAG_DPLL_DIV8 ) {
5020 DpllDivisor = 8;
5021 RegValue |= BIT11;
5022 }
5023 else
5024 DpllDivisor = 32;
5025
5026 /* Tc = (Xtal/Speed) - 1 */
5027 /* If twice the remainder of (Xtal/Speed) is greater than Speed */
5028 /* then rounding up gives a more precise time constant. Instead */
5029 /* of rounding up and then subtracting 1 we just don't subtract */
5030 /* the one in this case. */
5031
5032 /*--------------------------------------------------
5033 * ejz: for DPLL mode, application should use the
5034 * same clock speed as the partner system, even
5035 * though clocking is derived from the input RxData.
5036 * In case the user uses a 0 for the clock speed,
5037 * default to 0xffffffff and don't try to divide by
5038 * zero
5039 *--------------------------------------------------*/
5040 if ( info->params.clock_speed )
5041 {
5042 Tc = (u16)((XtalSpeed/DpllDivisor)/info->params.clock_speed);
5043 if ( !((((XtalSpeed/DpllDivisor) % info->params.clock_speed) * 2)
5044 / info->params.clock_speed) )
5045 Tc--;
5046 }
5047 else
5048 Tc = -1;
5049
5050
5051 /* Write 16-bit Time Constant for BRG1 */
5052 usc_OutReg( info, TC1R, Tc );
5053
5054 RegValue |= BIT4; /* enable BRG1 */
5055
5056 switch ( info->params.encoding ) {
5057 case HDLC_ENCODING_NRZ:
5058 case HDLC_ENCODING_NRZB:
5059 case HDLC_ENCODING_NRZI_MARK:
5060 case HDLC_ENCODING_NRZI_SPACE: RegValue |= BIT8; break;
5061 case HDLC_ENCODING_BIPHASE_MARK:
5062 case HDLC_ENCODING_BIPHASE_SPACE: RegValue |= BIT9; break;
5063 case HDLC_ENCODING_BIPHASE_LEVEL:
5064 case HDLC_ENCODING_DIFF_BIPHASE_LEVEL: RegValue |= BIT9 + BIT8; break;
5065 }
5066 }
5067
5068 usc_OutReg( info, HCR, RegValue );
5069
5070
5071 /* Channel Control/status Register (CCSR)
5072 *
5073 * <15> X RCC FIFO Overflow status (RO)
5074 * <14> X RCC FIFO Not Empty status (RO)
5075 * <13> 0 1 = Clear RCC FIFO (WO)
5076 * <12> X DPLL Sync (RW)
5077 * <11> X DPLL 2 Missed Clocks status (RO)
5078 * <10> X DPLL 1 Missed Clock status (RO)
5079 * <9..8> 00 DPLL Resync on rising and falling edges (RW)
5080 * <7> X SDLC Loop On status (RO)
5081 * <6> X SDLC Loop Send status (RO)
5082 * <5> 1 Bypass counters for TxClk and RxClk (RW)
5083 * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
5084 * <1..0> 00 reserved
5085 *
5086 * 0000 0000 0010 0000 = 0x0020
5087 */
5088
5089 usc_OutReg( info, CCSR, 0x1020 );
5090
5091
5092 if ( info->params.flags & HDLC_FLAG_AUTO_CTS ) {
5093 usc_OutReg( info, SICR,
5094 (u16)(usc_InReg(info,SICR) | SICR_CTS_INACTIVE) );
5095 }
5096
5097
5098 /* enable Master Interrupt Enable bit (MIE) */
5099 usc_EnableMasterIrqBit( info );
5100
5101 usc_ClearIrqPendingBits( info, RECEIVE_STATUS + RECEIVE_DATA +
5102 TRANSMIT_STATUS + TRANSMIT_DATA + MISC);
5103
5104 /* arm RCC underflow interrupt */
5105 usc_OutReg(info, SICR, (u16)(usc_InReg(info,SICR) | BIT3));
5106 usc_EnableInterrupts(info, MISC);
5107
5108 info->mbre_bit = 0;
5109 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
5110 usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
5111 info->mbre_bit = BIT8;
5112 outw( BIT8, info->io_base ); /* set Master Bus Enable (DCAR) */
5113
5114 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
5115 /* Enable DMAEN (Port 7, Bit 14) */
5116 /* This connects the DMA request signal to the ISA bus */
5117 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT15) & ~BIT14));
5118 }
5119
5120 /* DMA Control Register (DCR)
5121 *
5122 * <15..14> 10 Priority mode = Alternating Tx/Rx
5123 * 01 Rx has priority
5124 * 00 Tx has priority
5125 *
5126 * <13> 1 Enable Priority Preempt per DCR<15..14>
5127 * (WARNING DCR<11..10> must be 00 when this is 1)
5128 * 0 Choose activate channel per DCR<11..10>
5129 *
5130 * <12> 0 Little Endian for Array/List
5131 * <11..10> 00 Both Channels can use each bus grant
5132 * <9..6> 0000 reserved
5133 * <5> 0 7 CLK - Minimum Bus Re-request Interval
5134 * <4> 0 1 = drive D/C and S/D pins
5135 * <3> 1 1 = Add one wait state to all DMA cycles.
5136 * <2> 0 1 = Strobe /UAS on every transfer.
5137 * <1..0> 11 Addr incrementing only affects LS24 bits
5138 *
5139 * 0110 0000 0000 1011 = 0x600b
5140 */
5141
5142 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5143 /* PCI adapter does not need DMA wait state */
5144 usc_OutDmaReg( info, DCR, 0xa00b );
5145 }
5146 else
5147 usc_OutDmaReg( info, DCR, 0x800b );
5148
5149
5150 /* Receive DMA mode Register (RDMR)
5151 *
5152 * <15..14> 11 DMA mode = Linked List Buffer mode
5153 * <13> 1 RSBinA/L = store Rx status Block in Arrary/List entry
5154 * <12> 1 Clear count of List Entry after fetching
5155 * <11..10> 00 Address mode = Increment
5156 * <9> 1 Terminate Buffer on RxBound
5157 * <8> 0 Bus Width = 16bits
5158 * <7..0> ? status Bits (write as 0s)
5159 *
5160 * 1111 0010 0000 0000 = 0xf200
5161 */
5162
5163 usc_OutDmaReg( info, RDMR, 0xf200 );
5164
5165
5166 /* Transmit DMA mode Register (TDMR)
5167 *
5168 * <15..14> 11 DMA mode = Linked List Buffer mode
5169 * <13> 1 TCBinA/L = fetch Tx Control Block from List entry
5170 * <12> 1 Clear count of List Entry after fetching
5171 * <11..10> 00 Address mode = Increment
5172 * <9> 1 Terminate Buffer on end of frame
5173 * <8> 0 Bus Width = 16bits
5174 * <7..0> ? status Bits (Read Only so write as 0)
5175 *
5176 * 1111 0010 0000 0000 = 0xf200
5177 */
5178
5179 usc_OutDmaReg( info, TDMR, 0xf200 );
5180
5181
5182 /* DMA Interrupt Control Register (DICR)
5183 *
5184 * <15> 1 DMA Interrupt Enable
5185 * <14> 0 1 = Disable IEO from USC
5186 * <13> 0 1 = Don't provide vector during IntAck
5187 * <12> 1 1 = Include status in Vector
5188 * <10..2> 0 reserved, Must be 0s
5189 * <1> 0 1 = Rx DMA Interrupt Enabled
5190 * <0> 0 1 = Tx DMA Interrupt Enabled
5191 *
5192 * 1001 0000 0000 0000 = 0x9000
5193 */
5194
5195 usc_OutDmaReg( info, DICR, 0x9000 );
5196
5197 usc_InDmaReg( info, RDMR ); /* clear pending receive DMA IRQ bits */
5198 usc_InDmaReg( info, TDMR ); /* clear pending transmit DMA IRQ bits */
5199 usc_OutDmaReg( info, CDIR, 0x0303 ); /* clear IUS and Pending for Tx and Rx */
5200
5201 /* Channel Control Register (CCR)
5202 *
5203 * <15..14> 10 Use 32-bit Tx Control Blocks (TCBs)
5204 * <13> 0 Trigger Tx on SW Command Disabled
5205 * <12> 0 Flag Preamble Disabled
5206 * <11..10> 00 Preamble Length
5207 * <9..8> 00 Preamble Pattern
5208 * <7..6> 10 Use 32-bit Rx status Blocks (RSBs)
5209 * <5> 0 Trigger Rx on SW Command Disabled
5210 * <4..0> 0 reserved
5211 *
5212 * 1000 0000 1000 0000 = 0x8080
5213 */
5214
5215 RegValue = 0x8080;
5216
5217 switch ( info->params.preamble_length ) {
5218 case HDLC_PREAMBLE_LENGTH_16BITS: RegValue |= BIT10; break;
5219 case HDLC_PREAMBLE_LENGTH_32BITS: RegValue |= BIT11; break;
5220 case HDLC_PREAMBLE_LENGTH_64BITS: RegValue |= BIT11 + BIT10; break;
5221 }
5222
5223 switch ( info->params.preamble ) {
5224 case HDLC_PREAMBLE_PATTERN_FLAGS: RegValue |= BIT8 + BIT12; break;
5225 case HDLC_PREAMBLE_PATTERN_ONES: RegValue |= BIT8; break;
5226 case HDLC_PREAMBLE_PATTERN_10: RegValue |= BIT9; break;
5227 case HDLC_PREAMBLE_PATTERN_01: RegValue |= BIT9 + BIT8; break;
5228 }
5229
5230 usc_OutReg( info, CCR, RegValue );
5231
5232
5233 /*
5234 * Burst/Dwell Control Register
5235 *
5236 * <15..8> 0x20 Maximum number of transfers per bus grant
5237 * <7..0> 0x00 Maximum number of clock cycles per bus grant
5238 */
5239
5240 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5241 /* don't limit bus occupancy on PCI adapter */
5242 usc_OutDmaReg( info, BDCR, 0x0000 );
5243 }
5244 else
5245 usc_OutDmaReg( info, BDCR, 0x2000 );
5246
5247 usc_stop_transmitter(info);
5248 usc_stop_receiver(info);
5249
5250} /* end of usc_set_sdlc_mode() */
5251
5252/* usc_enable_loopback()
5253 *
5254 * Set the 16C32 for internal loopback mode.
5255 * The TxCLK and RxCLK signals are generated from the BRG0 and
5256 * the TxD is looped back to the RxD internally.
5257 *
5258 * Arguments: info pointer to device instance data
5259 * enable 1 = enable loopback, 0 = disable
5260 * Return Value: None
5261 */
5262static void usc_enable_loopback(struct mgsl_struct *info, int enable)
5263{
5264 if (enable) {
5265 /* blank external TXD output */
5266 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) | (BIT7+BIT6));
5267
5268 /* Clock mode Control Register (CMCR)
5269 *
5270 * <15..14> 00 counter 1 Disabled
5271 * <13..12> 00 counter 0 Disabled
5272 * <11..10> 11 BRG1 Input is TxC Pin
5273 * <9..8> 11 BRG0 Input is TxC Pin
5274 * <7..6> 01 DPLL Input is BRG1 Output
5275 * <5..3> 100 TxCLK comes from BRG0
5276 * <2..0> 100 RxCLK comes from BRG0
5277 *
5278 * 0000 1111 0110 0100 = 0x0f64
5279 */
5280
5281 usc_OutReg( info, CMCR, 0x0f64 );
5282
5283 /* Write 16-bit Time Constant for BRG0 */
5284 /* use clock speed if available, otherwise use 8 for diagnostics */
5285 if (info->params.clock_speed) {
5286 if (info->bus_type == MGSL_BUS_TYPE_PCI)
5287 usc_OutReg(info, TC0R, (u16)((11059200/info->params.clock_speed)-1));
5288 else
5289 usc_OutReg(info, TC0R, (u16)((14745600/info->params.clock_speed)-1));
5290 } else
5291 usc_OutReg(info, TC0R, (u16)8);
5292
5293 /* Hardware Configuration Register (HCR) Clear Bit 1, BRG0
5294 mode = Continuous Set Bit 0 to enable BRG0. */
5295 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
5296
5297 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
5298 usc_OutReg(info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004));
5299
5300 /* set Internal Data loopback mode */
5301 info->loopback_bits = 0x300;
5302 outw( 0x0300, info->io_base + CCAR );
5303 } else {
5304 /* enable external TXD output */
5305 usc_OutReg(info,IOCR,usc_InReg(info,IOCR) & ~(BIT7+BIT6));
5306
5307 /* clear Internal Data loopback mode */
5308 info->loopback_bits = 0;
5309 outw( 0,info->io_base + CCAR );
5310 }
5311
5312} /* end of usc_enable_loopback() */
5313
5314/* usc_enable_aux_clock()
5315 *
5316 * Enabled the AUX clock output at the specified frequency.
5317 *
5318 * Arguments:
5319 *
5320 * info pointer to device extension
5321 * data_rate data rate of clock in bits per second
5322 * A data rate of 0 disables the AUX clock.
5323 *
5324 * Return Value: None
5325 */
5326static void usc_enable_aux_clock( struct mgsl_struct *info, u32 data_rate )
5327{
5328 u32 XtalSpeed;
5329 u16 Tc;
5330
5331 if ( data_rate ) {
5332 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
5333 XtalSpeed = 11059200;
5334 else
5335 XtalSpeed = 14745600;
5336
5337
5338 /* Tc = (Xtal/Speed) - 1 */
5339 /* If twice the remainder of (Xtal/Speed) is greater than Speed */
5340 /* then rounding up gives a more precise time constant. Instead */
5341 /* of rounding up and then subtracting 1 we just don't subtract */
5342 /* the one in this case. */
5343
5344
5345 Tc = (u16)(XtalSpeed/data_rate);
5346 if ( !(((XtalSpeed % data_rate) * 2) / data_rate) )
5347 Tc--;
5348
5349 /* Write 16-bit Time Constant for BRG0 */
5350 usc_OutReg( info, TC0R, Tc );
5351
5352 /*
5353 * Hardware Configuration Register (HCR)
5354 * Clear Bit 1, BRG0 mode = Continuous
5355 * Set Bit 0 to enable BRG0.
5356 */
5357
5358 usc_OutReg( info, HCR, (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
5359
5360 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
5361 usc_OutReg( info, IOCR, (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
5362 } else {
5363 /* data rate == 0 so turn off BRG0 */
5364 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
5365 }
5366
5367} /* end of usc_enable_aux_clock() */
5368
5369/*
5370 *
5371 * usc_process_rxoverrun_sync()
5372 *
5373 * This function processes a receive overrun by resetting the
5374 * receive DMA buffers and issuing a Purge Rx FIFO command
5375 * to allow the receiver to continue receiving.
5376 *
5377 * Arguments:
5378 *
5379 * info pointer to device extension
5380 *
5381 * Return Value: None
5382 */
5383static void usc_process_rxoverrun_sync( struct mgsl_struct *info )
5384{
5385 int start_index;
5386 int end_index;
5387 int frame_start_index;
Joe Perches0fab6de2008-04-28 02:14:02 -07005388 bool start_of_frame_found = false;
5389 bool end_of_frame_found = false;
5390 bool reprogram_dma = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005391
5392 DMABUFFERENTRY *buffer_list = info->rx_buffer_list;
5393 u32 phys_addr;
5394
5395 usc_DmaCmd( info, DmaCmd_PauseRxChannel );
5396 usc_RCmd( info, RCmd_EnterHuntmode );
5397 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5398
5399 /* CurrentRxBuffer points to the 1st buffer of the next */
5400 /* possibly available receive frame. */
5401
5402 frame_start_index = start_index = end_index = info->current_rx_buffer;
5403
5404 /* Search for an unfinished string of buffers. This means */
5405 /* that a receive frame started (at least one buffer with */
5406 /* count set to zero) but there is no terminiting buffer */
5407 /* (status set to non-zero). */
5408
5409 while( !buffer_list[end_index].count )
5410 {
5411 /* Count field has been reset to zero by 16C32. */
5412 /* This buffer is currently in use. */
5413
5414 if ( !start_of_frame_found )
5415 {
Joe Perches0fab6de2008-04-28 02:14:02 -07005416 start_of_frame_found = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005417 frame_start_index = end_index;
Joe Perches0fab6de2008-04-28 02:14:02 -07005418 end_of_frame_found = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005419 }
5420
5421 if ( buffer_list[end_index].status )
5422 {
5423 /* Status field has been set by 16C32. */
5424 /* This is the last buffer of a received frame. */
5425
5426 /* We want to leave the buffers for this frame intact. */
5427 /* Move on to next possible frame. */
5428
Joe Perches0fab6de2008-04-28 02:14:02 -07005429 start_of_frame_found = false;
5430 end_of_frame_found = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005431 }
5432
5433 /* advance to next buffer entry in linked list */
5434 end_index++;
5435 if ( end_index == info->rx_buffer_count )
5436 end_index = 0;
5437
5438 if ( start_index == end_index )
5439 {
5440 /* The entire list has been searched with all Counts == 0 and */
5441 /* all Status == 0. The receive buffers are */
5442 /* completely screwed, reset all receive buffers! */
5443 mgsl_reset_rx_dma_buffers( info );
5444 frame_start_index = 0;
Joe Perches0fab6de2008-04-28 02:14:02 -07005445 start_of_frame_found = false;
5446 reprogram_dma = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447 break;
5448 }
5449 }
5450
5451 if ( start_of_frame_found && !end_of_frame_found )
5452 {
5453 /* There is an unfinished string of receive DMA buffers */
5454 /* as a result of the receiver overrun. */
5455
5456 /* Reset the buffers for the unfinished frame */
5457 /* and reprogram the receive DMA controller to start */
5458 /* at the 1st buffer of unfinished frame. */
5459
5460 start_index = frame_start_index;
5461
5462 do
5463 {
5464 *((unsigned long *)&(info->rx_buffer_list[start_index++].count)) = DMABUFFERSIZE;
5465
5466 /* Adjust index for wrap around. */
5467 if ( start_index == info->rx_buffer_count )
5468 start_index = 0;
5469
5470 } while( start_index != end_index );
5471
Joe Perches0fab6de2008-04-28 02:14:02 -07005472 reprogram_dma = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005473 }
5474
5475 if ( reprogram_dma )
5476 {
5477 usc_UnlatchRxstatusBits(info,RXSTATUS_ALL);
5478 usc_ClearIrqPendingBits(info, RECEIVE_DATA|RECEIVE_STATUS);
5479 usc_UnlatchRxstatusBits(info, RECEIVE_DATA|RECEIVE_STATUS);
5480
5481 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
5482
5483 /* This empties the receive FIFO and loads the RCC with RCLR */
5484 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5485
5486 /* program 16C32 with physical address of 1st DMA buffer entry */
5487 phys_addr = info->rx_buffer_list[frame_start_index].phys_entry;
5488 usc_OutDmaReg( info, NRARL, (u16)phys_addr );
5489 usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
5490
5491 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5492 usc_ClearIrqPendingBits( info, RECEIVE_DATA + RECEIVE_STATUS );
5493 usc_EnableInterrupts( info, RECEIVE_STATUS );
5494
5495 /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
5496 /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
5497
5498 usc_OutDmaReg( info, RDIAR, BIT3 + BIT2 );
5499 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
5500 usc_DmaCmd( info, DmaCmd_InitRxChannel );
5501 if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
5502 usc_EnableReceiver(info,ENABLE_AUTO_DCD);
5503 else
5504 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5505 }
5506 else
5507 {
5508 /* This empties the receive FIFO and loads the RCC with RCLR */
5509 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5510 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5511 }
5512
5513} /* end of usc_process_rxoverrun_sync() */
5514
5515/* usc_stop_receiver()
5516 *
5517 * Disable USC receiver
5518 *
5519 * Arguments: info pointer to device instance data
5520 * Return Value: None
5521 */
5522static void usc_stop_receiver( struct mgsl_struct *info )
5523{
5524 if (debug_level >= DEBUG_LEVEL_ISR)
5525 printk("%s(%d):usc_stop_receiver(%s)\n",
5526 __FILE__,__LINE__, info->device_name );
5527
5528 /* Disable receive DMA channel. */
5529 /* This also disables receive DMA channel interrupts */
5530 usc_DmaCmd( info, DmaCmd_ResetRxChannel );
5531
5532 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5533 usc_ClearIrqPendingBits( info, RECEIVE_DATA + RECEIVE_STATUS );
5534 usc_DisableInterrupts( info, RECEIVE_DATA + RECEIVE_STATUS );
5535
5536 usc_EnableReceiver(info,DISABLE_UNCONDITIONAL);
5537
5538 /* This empties the receive FIFO and loads the RCC with RCLR */
5539 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5540 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5541
Joe Perches0fab6de2008-04-28 02:14:02 -07005542 info->rx_enabled = false;
5543 info->rx_overflow = false;
5544 info->rx_rcc_underrun = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005545
5546} /* end of stop_receiver() */
5547
5548/* usc_start_receiver()
5549 *
5550 * Enable the USC receiver
5551 *
5552 * Arguments: info pointer to device instance data
5553 * Return Value: None
5554 */
5555static void usc_start_receiver( struct mgsl_struct *info )
5556{
5557 u32 phys_addr;
5558
5559 if (debug_level >= DEBUG_LEVEL_ISR)
5560 printk("%s(%d):usc_start_receiver(%s)\n",
5561 __FILE__,__LINE__, info->device_name );
5562
5563 mgsl_reset_rx_dma_buffers( info );
5564 usc_stop_receiver( info );
5565
5566 usc_OutReg( info, CCSR, (u16)(usc_InReg(info,CCSR) | BIT13) );
5567 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5568
5569 if ( info->params.mode == MGSL_MODE_HDLC ||
5570 info->params.mode == MGSL_MODE_RAW ) {
5571 /* DMA mode Transfers */
5572 /* Program the DMA controller. */
5573 /* Enable the DMA controller end of buffer interrupt. */
5574
5575 /* program 16C32 with physical address of 1st DMA buffer entry */
5576 phys_addr = info->rx_buffer_list[0].phys_entry;
5577 usc_OutDmaReg( info, NRARL, (u16)phys_addr );
5578 usc_OutDmaReg( info, NRARU, (u16)(phys_addr >> 16) );
5579
5580 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
5581 usc_ClearIrqPendingBits( info, RECEIVE_DATA + RECEIVE_STATUS );
5582 usc_EnableInterrupts( info, RECEIVE_STATUS );
5583
5584 /* 1. Arm End of Buffer (EOB) Receive DMA Interrupt (BIT2 of RDIAR) */
5585 /* 2. Enable Receive DMA Interrupts (BIT1 of DICR) */
5586
5587 usc_OutDmaReg( info, RDIAR, BIT3 + BIT2 );
5588 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT1) );
5589 usc_DmaCmd( info, DmaCmd_InitRxChannel );
5590 if ( info->params.flags & HDLC_FLAG_AUTO_DCD )
5591 usc_EnableReceiver(info,ENABLE_AUTO_DCD);
5592 else
5593 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5594 } else {
5595 usc_UnlatchRxstatusBits(info, RXSTATUS_ALL);
5596 usc_ClearIrqPendingBits(info, RECEIVE_DATA + RECEIVE_STATUS);
5597 usc_EnableInterrupts(info, RECEIVE_DATA);
5598
5599 usc_RTCmd( info, RTCmd_PurgeRxFifo );
5600 usc_RCmd( info, RCmd_EnterHuntmode );
5601
5602 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
5603 }
5604
5605 usc_OutReg( info, CCSR, 0x1020 );
5606
Joe Perches0fab6de2008-04-28 02:14:02 -07005607 info->rx_enabled = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005608
5609} /* end of usc_start_receiver() */
5610
5611/* usc_start_transmitter()
5612 *
5613 * Enable the USC transmitter and send a transmit frame if
5614 * one is loaded in the DMA buffers.
5615 *
5616 * Arguments: info pointer to device instance data
5617 * Return Value: None
5618 */
5619static void usc_start_transmitter( struct mgsl_struct *info )
5620{
5621 u32 phys_addr;
5622 unsigned int FrameSize;
5623
5624 if (debug_level >= DEBUG_LEVEL_ISR)
5625 printk("%s(%d):usc_start_transmitter(%s)\n",
5626 __FILE__,__LINE__, info->device_name );
5627
5628 if ( info->xmit_cnt ) {
5629
5630 /* If auto RTS enabled and RTS is inactive, then assert */
5631 /* RTS and set a flag indicating that the driver should */
5632 /* negate RTS when the transmission completes. */
5633
Joe Perches0fab6de2008-04-28 02:14:02 -07005634 info->drop_rts_on_tx_done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005635
5636 if ( info->params.flags & HDLC_FLAG_AUTO_RTS ) {
5637 usc_get_serial_signals( info );
5638 if ( !(info->serial_signals & SerialSignal_RTS) ) {
5639 info->serial_signals |= SerialSignal_RTS;
5640 usc_set_serial_signals( info );
Joe Perches0fab6de2008-04-28 02:14:02 -07005641 info->drop_rts_on_tx_done = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005642 }
5643 }
5644
5645
5646 if ( info->params.mode == MGSL_MODE_ASYNC ) {
5647 if ( !info->tx_active ) {
5648 usc_UnlatchTxstatusBits(info, TXSTATUS_ALL);
5649 usc_ClearIrqPendingBits(info, TRANSMIT_STATUS + TRANSMIT_DATA);
5650 usc_EnableInterrupts(info, TRANSMIT_DATA);
5651 usc_load_txfifo(info);
5652 }
5653 } else {
5654 /* Disable transmit DMA controller while programming. */
5655 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
5656
5657 /* Transmit DMA buffer is loaded, so program USC */
5658 /* to send the frame contained in the buffers. */
5659
5660 FrameSize = info->tx_buffer_list[info->start_tx_dma_buffer].rcc;
5661
5662 /* if operating in Raw sync mode, reset the rcc component
5663 * of the tx dma buffer entry, otherwise, the serial controller
5664 * will send a closing sync char after this count.
5665 */
5666 if ( info->params.mode == MGSL_MODE_RAW )
5667 info->tx_buffer_list[info->start_tx_dma_buffer].rcc = 0;
5668
5669 /* Program the Transmit Character Length Register (TCLR) */
5670 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
5671 usc_OutReg( info, TCLR, (u16)FrameSize );
5672
5673 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5674
5675 /* Program the address of the 1st DMA Buffer Entry in linked list */
5676 phys_addr = info->tx_buffer_list[info->start_tx_dma_buffer].phys_entry;
5677 usc_OutDmaReg( info, NTARL, (u16)phys_addr );
5678 usc_OutDmaReg( info, NTARU, (u16)(phys_addr >> 16) );
5679
5680 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5681 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
5682 usc_EnableInterrupts( info, TRANSMIT_STATUS );
5683
5684 if ( info->params.mode == MGSL_MODE_RAW &&
5685 info->num_tx_dma_buffers > 1 ) {
5686 /* When running external sync mode, attempt to 'stream' transmit */
5687 /* by filling tx dma buffers as they become available. To do this */
5688 /* we need to enable Tx DMA EOB Status interrupts : */
5689 /* */
5690 /* 1. Arm End of Buffer (EOB) Transmit DMA Interrupt (BIT2 of TDIAR) */
5691 /* 2. Enable Transmit DMA Interrupts (BIT0 of DICR) */
5692
5693 usc_OutDmaReg( info, TDIAR, BIT2|BIT3 );
5694 usc_OutDmaReg( info, DICR, (u16)(usc_InDmaReg(info,DICR) | BIT0) );
5695 }
5696
5697 /* Initialize Transmit DMA Channel */
5698 usc_DmaCmd( info, DmaCmd_InitTxChannel );
5699
5700 usc_TCmd( info, TCmd_SendFrame );
5701
Jiri Slaby40565f12007-02-12 00:52:31 -08005702 mod_timer(&info->tx_timer, jiffies +
5703 msecs_to_jiffies(5000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005704 }
Joe Perches0fab6de2008-04-28 02:14:02 -07005705 info->tx_active = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005706 }
5707
5708 if ( !info->tx_enabled ) {
Joe Perches0fab6de2008-04-28 02:14:02 -07005709 info->tx_enabled = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005710 if ( info->params.flags & HDLC_FLAG_AUTO_CTS )
5711 usc_EnableTransmitter(info,ENABLE_AUTO_CTS);
5712 else
5713 usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
5714 }
5715
5716} /* end of usc_start_transmitter() */
5717
5718/* usc_stop_transmitter()
5719 *
5720 * Stops the transmitter and DMA
5721 *
5722 * Arguments: info pointer to device isntance data
5723 * Return Value: None
5724 */
5725static void usc_stop_transmitter( struct mgsl_struct *info )
5726{
5727 if (debug_level >= DEBUG_LEVEL_ISR)
5728 printk("%s(%d):usc_stop_transmitter(%s)\n",
5729 __FILE__,__LINE__, info->device_name );
5730
5731 del_timer(&info->tx_timer);
5732
5733 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
5734 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA );
5735 usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA );
5736
5737 usc_EnableTransmitter(info,DISABLE_UNCONDITIONAL);
5738 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
5739 usc_RTCmd( info, RTCmd_PurgeTxFifo );
5740
Joe Perches0fab6de2008-04-28 02:14:02 -07005741 info->tx_enabled = false;
5742 info->tx_active = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005743
5744} /* end of usc_stop_transmitter() */
5745
5746/* usc_load_txfifo()
5747 *
5748 * Fill the transmit FIFO until the FIFO is full or
5749 * there is no more data to load.
5750 *
5751 * Arguments: info pointer to device extension (instance data)
5752 * Return Value: None
5753 */
5754static void usc_load_txfifo( struct mgsl_struct *info )
5755{
5756 int Fifocount;
5757 u8 TwoBytes[2];
5758
5759 if ( !info->xmit_cnt && !info->x_char )
5760 return;
5761
5762 /* Select transmit FIFO status readback in TICR */
5763 usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
5764
5765 /* load the Transmit FIFO until FIFOs full or all data sent */
5766
5767 while( (Fifocount = usc_InReg(info, TICR) >> 8) && info->xmit_cnt ) {
5768 /* there is more space in the transmit FIFO and */
5769 /* there is more data in transmit buffer */
5770
5771 if ( (info->xmit_cnt > 1) && (Fifocount > 1) && !info->x_char ) {
5772 /* write a 16-bit word from transmit buffer to 16C32 */
5773
5774 TwoBytes[0] = info->xmit_buf[info->xmit_tail++];
5775 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5776 TwoBytes[1] = info->xmit_buf[info->xmit_tail++];
5777 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5778
5779 outw( *((u16 *)TwoBytes), info->io_base + DATAREG);
5780
5781 info->xmit_cnt -= 2;
5782 info->icount.tx += 2;
5783 } else {
5784 /* only 1 byte left to transmit or 1 FIFO slot left */
5785
5786 outw( (inw( info->io_base + CCAR) & 0x0780) | (TDR+LSBONLY),
5787 info->io_base + CCAR );
5788
5789 if (info->x_char) {
5790 /* transmit pending high priority char */
5791 outw( info->x_char,info->io_base + CCAR );
5792 info->x_char = 0;
5793 } else {
5794 outw( info->xmit_buf[info->xmit_tail++],info->io_base + CCAR );
5795 info->xmit_tail = info->xmit_tail & (SERIAL_XMIT_SIZE-1);
5796 info->xmit_cnt--;
5797 }
5798 info->icount.tx++;
5799 }
5800 }
5801
5802} /* end of usc_load_txfifo() */
5803
5804/* usc_reset()
5805 *
5806 * Reset the adapter to a known state and prepare it for further use.
5807 *
5808 * Arguments: info pointer to device instance data
5809 * Return Value: None
5810 */
5811static void usc_reset( struct mgsl_struct *info )
5812{
5813 if ( info->bus_type == MGSL_BUS_TYPE_PCI ) {
5814 int i;
5815 u32 readval;
5816
5817 /* Set BIT30 of Misc Control Register */
5818 /* (Local Control Register 0x50) to force reset of USC. */
5819
5820 volatile u32 *MiscCtrl = (u32 *)(info->lcr_base + 0x50);
5821 u32 *LCR0BRDR = (u32 *)(info->lcr_base + 0x28);
5822
5823 info->misc_ctrl_value |= BIT30;
5824 *MiscCtrl = info->misc_ctrl_value;
5825
5826 /*
5827 * Force at least 170ns delay before clearing
5828 * reset bit. Each read from LCR takes at least
5829 * 30ns so 10 times for 300ns to be safe.
5830 */
5831 for(i=0;i<10;i++)
5832 readval = *MiscCtrl;
5833
5834 info->misc_ctrl_value &= ~BIT30;
5835 *MiscCtrl = info->misc_ctrl_value;
5836
5837 *LCR0BRDR = BUS_DESCRIPTOR(
5838 1, // Write Strobe Hold (0-3)
5839 2, // Write Strobe Delay (0-3)
5840 2, // Read Strobe Delay (0-3)
5841 0, // NWDD (Write data-data) (0-3)
5842 4, // NWAD (Write Addr-data) (0-31)
5843 0, // NXDA (Read/Write Data-Addr) (0-3)
5844 0, // NRDD (Read Data-Data) (0-3)
5845 5 // NRAD (Read Addr-Data) (0-31)
5846 );
5847 } else {
5848 /* do HW reset */
5849 outb( 0,info->io_base + 8 );
5850 }
5851
5852 info->mbre_bit = 0;
5853 info->loopback_bits = 0;
5854 info->usc_idle_mode = 0;
5855
5856 /*
5857 * Program the Bus Configuration Register (BCR)
5858 *
5859 * <15> 0 Don't use separate address
5860 * <14..6> 0 reserved
5861 * <5..4> 00 IAckmode = Default, don't care
5862 * <3> 1 Bus Request Totem Pole output
5863 * <2> 1 Use 16 Bit data bus
5864 * <1> 0 IRQ Totem Pole output
5865 * <0> 0 Don't Shift Right Addr
5866 *
5867 * 0000 0000 0000 1100 = 0x000c
5868 *
5869 * By writing to io_base + SDPIN the Wait/Ack pin is
5870 * programmed to work as a Wait pin.
5871 */
5872
5873 outw( 0x000c,info->io_base + SDPIN );
5874
5875
5876 outw( 0,info->io_base );
5877 outw( 0,info->io_base + CCAR );
5878
5879 /* select little endian byte ordering */
5880 usc_RTCmd( info, RTCmd_SelectLittleEndian );
5881
5882
5883 /* Port Control Register (PCR)
5884 *
5885 * <15..14> 11 Port 7 is Output (~DMAEN, Bit 14 : 0 = Enabled)
5886 * <13..12> 11 Port 6 is Output (~INTEN, Bit 12 : 0 = Enabled)
5887 * <11..10> 00 Port 5 is Input (No Connect, Don't Care)
5888 * <9..8> 00 Port 4 is Input (No Connect, Don't Care)
5889 * <7..6> 11 Port 3 is Output (~RTS, Bit 6 : 0 = Enabled )
5890 * <5..4> 11 Port 2 is Output (~DTR, Bit 4 : 0 = Enabled )
5891 * <3..2> 01 Port 1 is Input (Dedicated RxC)
5892 * <1..0> 01 Port 0 is Input (Dedicated TxC)
5893 *
5894 * 1111 0000 1111 0101 = 0xf0f5
5895 */
5896
5897 usc_OutReg( info, PCR, 0xf0f5 );
5898
5899
5900 /*
5901 * Input/Output Control Register
5902 *
5903 * <15..14> 00 CTS is active low input
5904 * <13..12> 00 DCD is active low input
5905 * <11..10> 00 TxREQ pin is input (DSR)
5906 * <9..8> 00 RxREQ pin is input (RI)
5907 * <7..6> 00 TxD is output (Transmit Data)
5908 * <5..3> 000 TxC Pin in Input (14.7456MHz Clock)
5909 * <2..0> 100 RxC is Output (drive with BRG0)
5910 *
5911 * 0000 0000 0000 0100 = 0x0004
5912 */
5913
5914 usc_OutReg( info, IOCR, 0x0004 );
5915
5916} /* end of usc_reset() */
5917
5918/* usc_set_async_mode()
5919 *
5920 * Program adapter for asynchronous communications.
5921 *
5922 * Arguments: info pointer to device instance data
5923 * Return Value: None
5924 */
5925static void usc_set_async_mode( struct mgsl_struct *info )
5926{
5927 u16 RegValue;
5928
5929 /* disable interrupts while programming USC */
5930 usc_DisableMasterIrqBit( info );
5931
5932 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */
5933 usc_DmaCmd( info, DmaCmd_ResetAllChannels ); /* disable both DMA channels */
5934
5935 usc_loopback_frame( info );
5936
5937 /* Channel mode Register (CMR)
5938 *
5939 * <15..14> 00 Tx Sub modes, 00 = 1 Stop Bit
5940 * <13..12> 00 00 = 16X Clock
5941 * <11..8> 0000 Transmitter mode = Asynchronous
5942 * <7..6> 00 reserved?
5943 * <5..4> 00 Rx Sub modes, 00 = 16X Clock
5944 * <3..0> 0000 Receiver mode = Asynchronous
5945 *
5946 * 0000 0000 0000 0000 = 0x0
5947 */
5948
5949 RegValue = 0;
5950 if ( info->params.stop_bits != 1 )
5951 RegValue |= BIT14;
5952 usc_OutReg( info, CMR, RegValue );
5953
5954
5955 /* Receiver mode Register (RMR)
5956 *
5957 * <15..13> 000 encoding = None
5958 * <12..08> 00000 reserved (Sync Only)
5959 * <7..6> 00 Even parity
5960 * <5> 0 parity disabled
5961 * <4..2> 000 Receive Char Length = 8 bits
5962 * <1..0> 00 Disable Receiver
5963 *
5964 * 0000 0000 0000 0000 = 0x0
5965 */
5966
5967 RegValue = 0;
5968
5969 if ( info->params.data_bits != 8 )
5970 RegValue |= BIT4+BIT3+BIT2;
5971
5972 if ( info->params.parity != ASYNC_PARITY_NONE ) {
5973 RegValue |= BIT5;
5974 if ( info->params.parity != ASYNC_PARITY_ODD )
5975 RegValue |= BIT6;
5976 }
5977
5978 usc_OutReg( info, RMR, RegValue );
5979
5980
5981 /* Set IRQ trigger level */
5982
5983 usc_RCmd( info, RCmd_SelectRicrIntLevel );
5984
5985
5986 /* Receive Interrupt Control Register (RICR)
5987 *
5988 * <15..8> ? RxFIFO IRQ Request Level
5989 *
5990 * Note: For async mode the receive FIFO level must be set
Alexey Dobriyan7f927fc2006-03-28 01:56:53 -08005991 * to 0 to avoid the situation where the FIFO contains fewer bytes
Linus Torvalds1da177e2005-04-16 15:20:36 -07005992 * than the trigger level and no more data is expected.
5993 *
5994 * <7> 0 Exited Hunt IA (Interrupt Arm)
5995 * <6> 0 Idle Received IA
5996 * <5> 0 Break/Abort IA
5997 * <4> 0 Rx Bound IA
5998 * <3> 0 Queued status reflects oldest byte in FIFO
5999 * <2> 0 Abort/PE IA
6000 * <1> 0 Rx Overrun IA
6001 * <0> 0 Select TC0 value for readback
6002 *
6003 * 0000 0000 0100 0000 = 0x0000 + (FIFOLEVEL in MSB)
6004 */
6005
6006 usc_OutReg( info, RICR, 0x0000 );
6007
6008 usc_UnlatchRxstatusBits( info, RXSTATUS_ALL );
6009 usc_ClearIrqPendingBits( info, RECEIVE_STATUS );
6010
6011
6012 /* Transmit mode Register (TMR)
6013 *
6014 * <15..13> 000 encoding = None
6015 * <12..08> 00000 reserved (Sync Only)
6016 * <7..6> 00 Transmit parity Even
6017 * <5> 0 Transmit parity Disabled
6018 * <4..2> 000 Tx Char Length = 8 bits
6019 * <1..0> 00 Disable Transmitter
6020 *
6021 * 0000 0000 0000 0000 = 0x0
6022 */
6023
6024 RegValue = 0;
6025
6026 if ( info->params.data_bits != 8 )
6027 RegValue |= BIT4+BIT3+BIT2;
6028
6029 if ( info->params.parity != ASYNC_PARITY_NONE ) {
6030 RegValue |= BIT5;
6031 if ( info->params.parity != ASYNC_PARITY_ODD )
6032 RegValue |= BIT6;
6033 }
6034
6035 usc_OutReg( info, TMR, RegValue );
6036
6037 usc_set_txidle( info );
6038
6039
6040 /* Set IRQ trigger level */
6041
6042 usc_TCmd( info, TCmd_SelectTicrIntLevel );
6043
6044
6045 /* Transmit Interrupt Control Register (TICR)
6046 *
6047 * <15..8> ? Transmit FIFO IRQ Level
6048 * <7> 0 Present IA (Interrupt Arm)
6049 * <6> 1 Idle Sent IA
6050 * <5> 0 Abort Sent IA
6051 * <4> 0 EOF/EOM Sent IA
6052 * <3> 0 CRC Sent IA
6053 * <2> 0 1 = Wait for SW Trigger to Start Frame
6054 * <1> 0 Tx Underrun IA
6055 * <0> 0 TC0 constant on read back
6056 *
6057 * 0000 0000 0100 0000 = 0x0040
6058 */
6059
6060 usc_OutReg( info, TICR, 0x1f40 );
6061
6062 usc_UnlatchTxstatusBits( info, TXSTATUS_ALL );
6063 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS );
6064
6065 usc_enable_async_clock( info, info->params.data_rate );
6066
6067
6068 /* Channel Control/status Register (CCSR)
6069 *
6070 * <15> X RCC FIFO Overflow status (RO)
6071 * <14> X RCC FIFO Not Empty status (RO)
6072 * <13> 0 1 = Clear RCC FIFO (WO)
6073 * <12> X DPLL in Sync status (RO)
6074 * <11> X DPLL 2 Missed Clocks status (RO)
6075 * <10> X DPLL 1 Missed Clock status (RO)
6076 * <9..8> 00 DPLL Resync on rising and falling edges (RW)
6077 * <7> X SDLC Loop On status (RO)
6078 * <6> X SDLC Loop Send status (RO)
6079 * <5> 1 Bypass counters for TxClk and RxClk (RW)
6080 * <4..2> 000 Last Char of SDLC frame has 8 bits (RW)
6081 * <1..0> 00 reserved
6082 *
6083 * 0000 0000 0010 0000 = 0x0020
6084 */
6085
6086 usc_OutReg( info, CCSR, 0x0020 );
6087
6088 usc_DisableInterrupts( info, TRANSMIT_STATUS + TRANSMIT_DATA +
6089 RECEIVE_DATA + RECEIVE_STATUS );
6090
6091 usc_ClearIrqPendingBits( info, TRANSMIT_STATUS + TRANSMIT_DATA +
6092 RECEIVE_DATA + RECEIVE_STATUS );
6093
6094 usc_EnableMasterIrqBit( info );
6095
6096 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
6097 /* Enable INTEN (Port 6, Bit12) */
6098 /* This connects the IRQ request signal to the ISA bus */
6099 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12));
6100 }
6101
Paul Fulghum7c1fff52005-09-09 13:02:14 -07006102 if (info->params.loopback) {
6103 info->loopback_bits = 0x300;
6104 outw(0x0300, info->io_base + CCAR);
6105 }
6106
Linus Torvalds1da177e2005-04-16 15:20:36 -07006107} /* end of usc_set_async_mode() */
6108
6109/* usc_loopback_frame()
6110 *
6111 * Loop back a small (2 byte) dummy SDLC frame.
6112 * Interrupts and DMA are NOT used. The purpose of this is to
6113 * clear any 'stale' status info left over from running in async mode.
6114 *
6115 * The 16C32 shows the strange behaviour of marking the 1st
6116 * received SDLC frame with a CRC error even when there is no
6117 * CRC error. To get around this a small dummy from of 2 bytes
6118 * is looped back when switching from async to sync mode.
6119 *
6120 * Arguments: info pointer to device instance data
6121 * Return Value: None
6122 */
6123static void usc_loopback_frame( struct mgsl_struct *info )
6124{
6125 int i;
6126 unsigned long oldmode = info->params.mode;
6127
6128 info->params.mode = MGSL_MODE_HDLC;
6129
6130 usc_DisableMasterIrqBit( info );
6131
6132 usc_set_sdlc_mode( info );
6133 usc_enable_loopback( info, 1 );
6134
6135 /* Write 16-bit Time Constant for BRG0 */
6136 usc_OutReg( info, TC0R, 0 );
6137
6138 /* Channel Control Register (CCR)
6139 *
6140 * <15..14> 00 Don't use 32-bit Tx Control Blocks (TCBs)
6141 * <13> 0 Trigger Tx on SW Command Disabled
6142 * <12> 0 Flag Preamble Disabled
6143 * <11..10> 00 Preamble Length = 8-Bits
6144 * <9..8> 01 Preamble Pattern = flags
6145 * <7..6> 10 Don't use 32-bit Rx status Blocks (RSBs)
6146 * <5> 0 Trigger Rx on SW Command Disabled
6147 * <4..0> 0 reserved
6148 *
6149 * 0000 0001 0000 0000 = 0x0100
6150 */
6151
6152 usc_OutReg( info, CCR, 0x0100 );
6153
6154 /* SETUP RECEIVER */
6155 usc_RTCmd( info, RTCmd_PurgeRxFifo );
6156 usc_EnableReceiver(info,ENABLE_UNCONDITIONAL);
6157
6158 /* SETUP TRANSMITTER */
6159 /* Program the Transmit Character Length Register (TCLR) */
6160 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
6161 usc_OutReg( info, TCLR, 2 );
6162 usc_RTCmd( info, RTCmd_PurgeTxFifo );
6163
6164 /* unlatch Tx status bits, and start transmit channel. */
6165 usc_UnlatchTxstatusBits(info,TXSTATUS_ALL);
6166 outw(0,info->io_base + DATAREG);
6167
6168 /* ENABLE TRANSMITTER */
6169 usc_TCmd( info, TCmd_SendFrame );
6170 usc_EnableTransmitter(info,ENABLE_UNCONDITIONAL);
6171
6172 /* WAIT FOR RECEIVE COMPLETE */
6173 for (i=0 ; i<1000 ; i++)
6174 if (usc_InReg( info, RCSR ) & (BIT8 + BIT4 + BIT3 + BIT1))
6175 break;
6176
6177 /* clear Internal Data loopback mode */
6178 usc_enable_loopback(info, 0);
6179
6180 usc_EnableMasterIrqBit(info);
6181
6182 info->params.mode = oldmode;
6183
6184} /* end of usc_loopback_frame() */
6185
6186/* usc_set_sync_mode() Programs the USC for SDLC communications.
6187 *
6188 * Arguments: info pointer to adapter info structure
6189 * Return Value: None
6190 */
6191static void usc_set_sync_mode( struct mgsl_struct *info )
6192{
6193 usc_loopback_frame( info );
6194 usc_set_sdlc_mode( info );
6195
6196 if (info->bus_type == MGSL_BUS_TYPE_ISA) {
6197 /* Enable INTEN (Port 6, Bit12) */
6198 /* This connects the IRQ request signal to the ISA bus */
6199 usc_OutReg(info, PCR, (u16)((usc_InReg(info, PCR) | BIT13) & ~BIT12));
6200 }
6201
6202 usc_enable_aux_clock(info, info->params.clock_speed);
6203
6204 if (info->params.loopback)
6205 usc_enable_loopback(info,1);
6206
6207} /* end of mgsl_set_sync_mode() */
6208
6209/* usc_set_txidle() Set the HDLC idle mode for the transmitter.
6210 *
6211 * Arguments: info pointer to device instance data
6212 * Return Value: None
6213 */
6214static void usc_set_txidle( struct mgsl_struct *info )
6215{
6216 u16 usc_idle_mode = IDLEMODE_FLAGS;
6217
6218 /* Map API idle mode to USC register bits */
6219
6220 switch( info->idle_mode ){
6221 case HDLC_TXIDLE_FLAGS: usc_idle_mode = IDLEMODE_FLAGS; break;
6222 case HDLC_TXIDLE_ALT_ZEROS_ONES: usc_idle_mode = IDLEMODE_ALT_ONE_ZERO; break;
6223 case HDLC_TXIDLE_ZEROS: usc_idle_mode = IDLEMODE_ZERO; break;
6224 case HDLC_TXIDLE_ONES: usc_idle_mode = IDLEMODE_ONE; break;
6225 case HDLC_TXIDLE_ALT_MARK_SPACE: usc_idle_mode = IDLEMODE_ALT_MARK_SPACE; break;
6226 case HDLC_TXIDLE_SPACE: usc_idle_mode = IDLEMODE_SPACE; break;
6227 case HDLC_TXIDLE_MARK: usc_idle_mode = IDLEMODE_MARK; break;
6228 }
6229
6230 info->usc_idle_mode = usc_idle_mode;
6231 //usc_OutReg(info, TCSR, usc_idle_mode);
6232 info->tcsr_value &= ~IDLEMODE_MASK; /* clear idle mode bits */
6233 info->tcsr_value += usc_idle_mode;
6234 usc_OutReg(info, TCSR, info->tcsr_value);
6235
6236 /*
6237 * if SyncLink WAN adapter is running in external sync mode, the
6238 * transmitter has been set to Monosync in order to try to mimic
6239 * a true raw outbound bit stream. Monosync still sends an open/close
6240 * sync char at the start/end of a frame. Try to match those sync
6241 * patterns to the idle mode set here
6242 */
6243 if ( info->params.mode == MGSL_MODE_RAW ) {
6244 unsigned char syncpat = 0;
6245 switch( info->idle_mode ) {
6246 case HDLC_TXIDLE_FLAGS:
6247 syncpat = 0x7e;
6248 break;
6249 case HDLC_TXIDLE_ALT_ZEROS_ONES:
6250 syncpat = 0x55;
6251 break;
6252 case HDLC_TXIDLE_ZEROS:
6253 case HDLC_TXIDLE_SPACE:
6254 syncpat = 0x00;
6255 break;
6256 case HDLC_TXIDLE_ONES:
6257 case HDLC_TXIDLE_MARK:
6258 syncpat = 0xff;
6259 break;
6260 case HDLC_TXIDLE_ALT_MARK_SPACE:
6261 syncpat = 0xaa;
6262 break;
6263 }
6264
6265 usc_SetTransmitSyncChars(info,syncpat,syncpat);
6266 }
6267
6268} /* end of usc_set_txidle() */
6269
6270/* usc_get_serial_signals()
6271 *
6272 * Query the adapter for the state of the V24 status (input) signals.
6273 *
6274 * Arguments: info pointer to device instance data
6275 * Return Value: None
6276 */
6277static void usc_get_serial_signals( struct mgsl_struct *info )
6278{
6279 u16 status;
6280
6281 /* clear all serial signals except DTR and RTS */
6282 info->serial_signals &= SerialSignal_DTR + SerialSignal_RTS;
6283
6284 /* Read the Misc Interrupt status Register (MISR) to get */
6285 /* the V24 status signals. */
6286
6287 status = usc_InReg( info, MISR );
6288
6289 /* set serial signal bits to reflect MISR */
6290
6291 if ( status & MISCSTATUS_CTS )
6292 info->serial_signals |= SerialSignal_CTS;
6293
6294 if ( status & MISCSTATUS_DCD )
6295 info->serial_signals |= SerialSignal_DCD;
6296
6297 if ( status & MISCSTATUS_RI )
6298 info->serial_signals |= SerialSignal_RI;
6299
6300 if ( status & MISCSTATUS_DSR )
6301 info->serial_signals |= SerialSignal_DSR;
6302
6303} /* end of usc_get_serial_signals() */
6304
6305/* usc_set_serial_signals()
6306 *
6307 * Set the state of DTR and RTS based on contents of
6308 * serial_signals member of device extension.
6309 *
6310 * Arguments: info pointer to device instance data
6311 * Return Value: None
6312 */
6313static void usc_set_serial_signals( struct mgsl_struct *info )
6314{
6315 u16 Control;
6316 unsigned char V24Out = info->serial_signals;
6317
6318 /* get the current value of the Port Control Register (PCR) */
6319
6320 Control = usc_InReg( info, PCR );
6321
6322 if ( V24Out & SerialSignal_RTS )
6323 Control &= ~(BIT6);
6324 else
6325 Control |= BIT6;
6326
6327 if ( V24Out & SerialSignal_DTR )
6328 Control &= ~(BIT4);
6329 else
6330 Control |= BIT4;
6331
6332 usc_OutReg( info, PCR, Control );
6333
6334} /* end of usc_set_serial_signals() */
6335
6336/* usc_enable_async_clock()
6337 *
6338 * Enable the async clock at the specified frequency.
6339 *
6340 * Arguments: info pointer to device instance data
6341 * data_rate data rate of clock in bps
6342 * 0 disables the AUX clock.
6343 * Return Value: None
6344 */
6345static void usc_enable_async_clock( struct mgsl_struct *info, u32 data_rate )
6346{
6347 if ( data_rate ) {
6348 /*
6349 * Clock mode Control Register (CMCR)
6350 *
6351 * <15..14> 00 counter 1 Disabled
6352 * <13..12> 00 counter 0 Disabled
6353 * <11..10> 11 BRG1 Input is TxC Pin
6354 * <9..8> 11 BRG0 Input is TxC Pin
6355 * <7..6> 01 DPLL Input is BRG1 Output
6356 * <5..3> 100 TxCLK comes from BRG0
6357 * <2..0> 100 RxCLK comes from BRG0
6358 *
6359 * 0000 1111 0110 0100 = 0x0f64
6360 */
6361
6362 usc_OutReg( info, CMCR, 0x0f64 );
6363
6364
6365 /*
6366 * Write 16-bit Time Constant for BRG0
6367 * Time Constant = (ClkSpeed / data_rate) - 1
6368 * ClkSpeed = 921600 (ISA), 691200 (PCI)
6369 */
6370
6371 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
6372 usc_OutReg( info, TC0R, (u16)((691200/data_rate) - 1) );
6373 else
6374 usc_OutReg( info, TC0R, (u16)((921600/data_rate) - 1) );
6375
6376
6377 /*
6378 * Hardware Configuration Register (HCR)
6379 * Clear Bit 1, BRG0 mode = Continuous
6380 * Set Bit 0 to enable BRG0.
6381 */
6382
6383 usc_OutReg( info, HCR,
6384 (u16)((usc_InReg( info, HCR ) & ~BIT1) | BIT0) );
6385
6386
6387 /* Input/Output Control Reg, <2..0> = 100, Drive RxC pin with BRG0 */
6388
6389 usc_OutReg( info, IOCR,
6390 (u16)((usc_InReg(info, IOCR) & 0xfff8) | 0x0004) );
6391 } else {
6392 /* data rate == 0 so turn off BRG0 */
6393 usc_OutReg( info, HCR, (u16)(usc_InReg( info, HCR ) & ~BIT0) );
6394 }
6395
6396} /* end of usc_enable_async_clock() */
6397
6398/*
6399 * Buffer Structures:
6400 *
6401 * Normal memory access uses virtual addresses that can make discontiguous
6402 * physical memory pages appear to be contiguous in the virtual address
6403 * space (the processors memory mapping handles the conversions).
6404 *
6405 * DMA transfers require physically contiguous memory. This is because
6406 * the DMA system controller and DMA bus masters deal with memory using
6407 * only physical addresses.
6408 *
6409 * This causes a problem under Windows NT when large DMA buffers are
6410 * needed. Fragmentation of the nonpaged pool prevents allocations of
6411 * physically contiguous buffers larger than the PAGE_SIZE.
6412 *
6413 * However the 16C32 supports Bus Master Scatter/Gather DMA which
6414 * allows DMA transfers to physically discontiguous buffers. Information
6415 * about each data transfer buffer is contained in a memory structure
6416 * called a 'buffer entry'. A list of buffer entries is maintained
6417 * to track and control the use of the data transfer buffers.
6418 *
6419 * To support this strategy we will allocate sufficient PAGE_SIZE
6420 * contiguous memory buffers to allow for the total required buffer
6421 * space.
6422 *
6423 * The 16C32 accesses the list of buffer entries using Bus Master
6424 * DMA. Control information is read from the buffer entries by the
6425 * 16C32 to control data transfers. status information is written to
6426 * the buffer entries by the 16C32 to indicate the status of completed
6427 * transfers.
6428 *
6429 * The CPU writes control information to the buffer entries to control
6430 * the 16C32 and reads status information from the buffer entries to
6431 * determine information about received and transmitted frames.
6432 *
6433 * Because the CPU and 16C32 (adapter) both need simultaneous access
6434 * to the buffer entries, the buffer entry memory is allocated with
6435 * HalAllocateCommonBuffer(). This restricts the size of the buffer
6436 * entry list to PAGE_SIZE.
6437 *
6438 * The actual data buffers on the other hand will only be accessed
6439 * by the CPU or the adapter but not by both simultaneously. This allows
6440 * Scatter/Gather packet based DMA procedures for using physically
6441 * discontiguous pages.
6442 */
6443
6444/*
6445 * mgsl_reset_tx_dma_buffers()
6446 *
6447 * Set the count for all transmit buffers to 0 to indicate the
6448 * buffer is available for use and set the current buffer to the
6449 * first buffer. This effectively makes all buffers free and
6450 * discards any data in buffers.
6451 *
6452 * Arguments: info pointer to device instance data
6453 * Return Value: None
6454 */
6455static void mgsl_reset_tx_dma_buffers( struct mgsl_struct *info )
6456{
6457 unsigned int i;
6458
6459 for ( i = 0; i < info->tx_buffer_count; i++ ) {
6460 *((unsigned long *)&(info->tx_buffer_list[i].count)) = 0;
6461 }
6462
6463 info->current_tx_buffer = 0;
6464 info->start_tx_dma_buffer = 0;
6465 info->tx_dma_buffers_used = 0;
6466
6467 info->get_tx_holding_index = 0;
6468 info->put_tx_holding_index = 0;
6469 info->tx_holding_count = 0;
6470
6471} /* end of mgsl_reset_tx_dma_buffers() */
6472
6473/*
6474 * num_free_tx_dma_buffers()
6475 *
6476 * returns the number of free tx dma buffers available
6477 *
6478 * Arguments: info pointer to device instance data
6479 * Return Value: number of free tx dma buffers
6480 */
6481static int num_free_tx_dma_buffers(struct mgsl_struct *info)
6482{
6483 return info->tx_buffer_count - info->tx_dma_buffers_used;
6484}
6485
6486/*
6487 * mgsl_reset_rx_dma_buffers()
6488 *
6489 * Set the count for all receive buffers to DMABUFFERSIZE
6490 * and set the current buffer to the first buffer. This effectively
6491 * makes all buffers free and discards any data in buffers.
6492 *
6493 * Arguments: info pointer to device instance data
6494 * Return Value: None
6495 */
6496static void mgsl_reset_rx_dma_buffers( struct mgsl_struct *info )
6497{
6498 unsigned int i;
6499
6500 for ( i = 0; i < info->rx_buffer_count; i++ ) {
6501 *((unsigned long *)&(info->rx_buffer_list[i].count)) = DMABUFFERSIZE;
6502// info->rx_buffer_list[i].count = DMABUFFERSIZE;
6503// info->rx_buffer_list[i].status = 0;
6504 }
6505
6506 info->current_rx_buffer = 0;
6507
6508} /* end of mgsl_reset_rx_dma_buffers() */
6509
6510/*
6511 * mgsl_free_rx_frame_buffers()
6512 *
6513 * Free the receive buffers used by a received SDLC
6514 * frame such that the buffers can be reused.
6515 *
6516 * Arguments:
6517 *
6518 * info pointer to device instance data
6519 * StartIndex index of 1st receive buffer of frame
6520 * EndIndex index of last receive buffer of frame
6521 *
6522 * Return Value: None
6523 */
6524static void mgsl_free_rx_frame_buffers( struct mgsl_struct *info, unsigned int StartIndex, unsigned int EndIndex )
6525{
Joe Perches0fab6de2008-04-28 02:14:02 -07006526 bool Done = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006527 DMABUFFERENTRY *pBufEntry;
6528 unsigned int Index;
6529
6530 /* Starting with 1st buffer entry of the frame clear the status */
6531 /* field and set the count field to DMA Buffer Size. */
6532
6533 Index = StartIndex;
6534
6535 while( !Done ) {
6536 pBufEntry = &(info->rx_buffer_list[Index]);
6537
6538 if ( Index == EndIndex ) {
6539 /* This is the last buffer of the frame! */
Joe Perches0fab6de2008-04-28 02:14:02 -07006540 Done = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006541 }
6542
6543 /* reset current buffer for reuse */
6544// pBufEntry->status = 0;
6545// pBufEntry->count = DMABUFFERSIZE;
6546 *((unsigned long *)&(pBufEntry->count)) = DMABUFFERSIZE;
6547
6548 /* advance to next buffer entry in linked list */
6549 Index++;
6550 if ( Index == info->rx_buffer_count )
6551 Index = 0;
6552 }
6553
6554 /* set current buffer to next buffer after last buffer of frame */
6555 info->current_rx_buffer = Index;
6556
6557} /* end of free_rx_frame_buffers() */
6558
6559/* mgsl_get_rx_frame()
6560 *
6561 * This function attempts to return a received SDLC frame from the
6562 * receive DMA buffers. Only frames received without errors are returned.
6563 *
6564 * Arguments: info pointer to device extension
Joe Perches0fab6de2008-04-28 02:14:02 -07006565 * Return Value: true if frame returned, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07006566 */
Joe Perches0fab6de2008-04-28 02:14:02 -07006567static bool mgsl_get_rx_frame(struct mgsl_struct *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006568{
6569 unsigned int StartIndex, EndIndex; /* index of 1st and last buffers of Rx frame */
6570 unsigned short status;
6571 DMABUFFERENTRY *pBufEntry;
6572 unsigned int framesize = 0;
Joe Perches0fab6de2008-04-28 02:14:02 -07006573 bool ReturnCode = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006574 unsigned long flags;
6575 struct tty_struct *tty = info->tty;
Joe Perches0fab6de2008-04-28 02:14:02 -07006576 bool return_frame = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006577
6578 /*
6579 * current_rx_buffer points to the 1st buffer of the next available
6580 * receive frame. To find the last buffer of the frame look for
6581 * a non-zero status field in the buffer entries. (The status
6582 * field is set by the 16C32 after completing a receive frame.
6583 */
6584
6585 StartIndex = EndIndex = info->current_rx_buffer;
6586
6587 while( !info->rx_buffer_list[EndIndex].status ) {
6588 /*
6589 * If the count field of the buffer entry is non-zero then
6590 * this buffer has not been used. (The 16C32 clears the count
6591 * field when it starts using the buffer.) If an unused buffer
6592 * is encountered then there are no frames available.
6593 */
6594
6595 if ( info->rx_buffer_list[EndIndex].count )
6596 goto Cleanup;
6597
6598 /* advance to next buffer entry in linked list */
6599 EndIndex++;
6600 if ( EndIndex == info->rx_buffer_count )
6601 EndIndex = 0;
6602
6603 /* if entire list searched then no frame available */
6604 if ( EndIndex == StartIndex ) {
6605 /* If this occurs then something bad happened,
6606 * all buffers have been 'used' but none mark
6607 * the end of a frame. Reset buffers and receiver.
6608 */
6609
6610 if ( info->rx_enabled ){
6611 spin_lock_irqsave(&info->irq_spinlock,flags);
6612 usc_start_receiver(info);
6613 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6614 }
6615 goto Cleanup;
6616 }
6617 }
6618
6619
6620 /* check status of receive frame */
6621
6622 status = info->rx_buffer_list[EndIndex].status;
6623
6624 if ( status & (RXSTATUS_SHORT_FRAME + RXSTATUS_OVERRUN +
6625 RXSTATUS_CRC_ERROR + RXSTATUS_ABORT) ) {
6626 if ( status & RXSTATUS_SHORT_FRAME )
6627 info->icount.rxshort++;
6628 else if ( status & RXSTATUS_ABORT )
6629 info->icount.rxabort++;
6630 else if ( status & RXSTATUS_OVERRUN )
6631 info->icount.rxover++;
6632 else {
6633 info->icount.rxcrc++;
6634 if ( info->params.crc_type & HDLC_CRC_RETURN_EX )
Joe Perches0fab6de2008-04-28 02:14:02 -07006635 return_frame = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006636 }
6637 framesize = 0;
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08006638#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07006639 {
6640 struct net_device_stats *stats = hdlc_stats(info->netdev);
6641 stats->rx_errors++;
6642 stats->rx_frame_errors++;
6643 }
6644#endif
6645 } else
Joe Perches0fab6de2008-04-28 02:14:02 -07006646 return_frame = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006647
6648 if ( return_frame ) {
6649 /* receive frame has no errors, get frame size.
6650 * The frame size is the starting value of the RCC (which was
6651 * set to 0xffff) minus the ending value of the RCC (decremented
6652 * once for each receive character) minus 2 for the 16-bit CRC.
6653 */
6654
6655 framesize = RCLRVALUE - info->rx_buffer_list[EndIndex].rcc;
6656
6657 /* adjust frame size for CRC if any */
6658 if ( info->params.crc_type == HDLC_CRC_16_CCITT )
6659 framesize -= 2;
6660 else if ( info->params.crc_type == HDLC_CRC_32_CCITT )
6661 framesize -= 4;
6662 }
6663
6664 if ( debug_level >= DEBUG_LEVEL_BH )
6665 printk("%s(%d):mgsl_get_rx_frame(%s) status=%04X size=%d\n",
6666 __FILE__,__LINE__,info->device_name,status,framesize);
6667
6668 if ( debug_level >= DEBUG_LEVEL_DATA )
6669 mgsl_trace_block(info,info->rx_buffer_list[StartIndex].virt_addr,
6670 min_t(int, framesize, DMABUFFERSIZE),0);
6671
6672 if (framesize) {
6673 if ( ( (info->params.crc_type & HDLC_CRC_RETURN_EX) &&
6674 ((framesize+1) > info->max_frame_size) ) ||
6675 (framesize > info->max_frame_size) )
6676 info->icount.rxlong++;
6677 else {
6678 /* copy dma buffer(s) to contiguous intermediate buffer */
6679 int copy_count = framesize;
6680 int index = StartIndex;
6681 unsigned char *ptmp = info->intermediate_rxbuffer;
6682
6683 if ( !(status & RXSTATUS_CRC_ERROR))
6684 info->icount.rxok++;
6685
6686 while(copy_count) {
6687 int partial_count;
6688 if ( copy_count > DMABUFFERSIZE )
6689 partial_count = DMABUFFERSIZE;
6690 else
6691 partial_count = copy_count;
6692
6693 pBufEntry = &(info->rx_buffer_list[index]);
6694 memcpy( ptmp, pBufEntry->virt_addr, partial_count );
6695 ptmp += partial_count;
6696 copy_count -= partial_count;
6697
6698 if ( ++index == info->rx_buffer_count )
6699 index = 0;
6700 }
6701
6702 if ( info->params.crc_type & HDLC_CRC_RETURN_EX ) {
6703 ++framesize;
6704 *ptmp = (status & RXSTATUS_CRC_ERROR ?
6705 RX_CRC_ERROR :
6706 RX_OK);
6707
6708 if ( debug_level >= DEBUG_LEVEL_DATA )
6709 printk("%s(%d):mgsl_get_rx_frame(%s) rx frame status=%d\n",
6710 __FILE__,__LINE__,info->device_name,
6711 *ptmp);
6712 }
6713
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08006714#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07006715 if (info->netcount)
6716 hdlcdev_rx(info,info->intermediate_rxbuffer,framesize);
6717 else
6718#endif
6719 ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
6720 }
6721 }
6722 /* Free the buffers used by this frame. */
6723 mgsl_free_rx_frame_buffers( info, StartIndex, EndIndex );
6724
Joe Perches0fab6de2008-04-28 02:14:02 -07006725 ReturnCode = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006726
6727Cleanup:
6728
6729 if ( info->rx_enabled && info->rx_overflow ) {
6730 /* The receiver needs to restarted because of
6731 * a receive overflow (buffer or FIFO). If the
6732 * receive buffers are now empty, then restart receiver.
6733 */
6734
6735 if ( !info->rx_buffer_list[EndIndex].status &&
6736 info->rx_buffer_list[EndIndex].count ) {
6737 spin_lock_irqsave(&info->irq_spinlock,flags);
6738 usc_start_receiver(info);
6739 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6740 }
6741 }
6742
6743 return ReturnCode;
6744
6745} /* end of mgsl_get_rx_frame() */
6746
6747/* mgsl_get_raw_rx_frame()
6748 *
6749 * This function attempts to return a received frame from the
6750 * receive DMA buffers when running in external loop mode. In this mode,
6751 * we will return at most one DMABUFFERSIZE frame to the application.
6752 * The USC receiver is triggering off of DCD going active to start a new
6753 * frame, and DCD going inactive to terminate the frame (similar to
6754 * processing a closing flag character).
6755 *
6756 * In this routine, we will return DMABUFFERSIZE "chunks" at a time.
6757 * If DCD goes inactive, the last Rx DMA Buffer will have a non-zero
6758 * status field and the RCC field will indicate the length of the
6759 * entire received frame. We take this RCC field and get the modulus
6760 * of RCC and DMABUFFERSIZE to determine if number of bytes in the
6761 * last Rx DMA buffer and return that last portion of the frame.
6762 *
6763 * Arguments: info pointer to device extension
Joe Perches0fab6de2008-04-28 02:14:02 -07006764 * Return Value: true if frame returned, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07006765 */
Joe Perches0fab6de2008-04-28 02:14:02 -07006766static bool mgsl_get_raw_rx_frame(struct mgsl_struct *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006767{
6768 unsigned int CurrentIndex, NextIndex;
6769 unsigned short status;
6770 DMABUFFERENTRY *pBufEntry;
6771 unsigned int framesize = 0;
Joe Perches0fab6de2008-04-28 02:14:02 -07006772 bool ReturnCode = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006773 unsigned long flags;
6774 struct tty_struct *tty = info->tty;
6775
6776 /*
6777 * current_rx_buffer points to the 1st buffer of the next available
6778 * receive frame. The status field is set by the 16C32 after
6779 * completing a receive frame. If the status field of this buffer
6780 * is zero, either the USC is still filling this buffer or this
6781 * is one of a series of buffers making up a received frame.
6782 *
6783 * If the count field of this buffer is zero, the USC is either
6784 * using this buffer or has used this buffer. Look at the count
6785 * field of the next buffer. If that next buffer's count is
6786 * non-zero, the USC is still actively using the current buffer.
6787 * Otherwise, if the next buffer's count field is zero, the
6788 * current buffer is complete and the USC is using the next
6789 * buffer.
6790 */
6791 CurrentIndex = NextIndex = info->current_rx_buffer;
6792 ++NextIndex;
6793 if ( NextIndex == info->rx_buffer_count )
6794 NextIndex = 0;
6795
6796 if ( info->rx_buffer_list[CurrentIndex].status != 0 ||
6797 (info->rx_buffer_list[CurrentIndex].count == 0 &&
6798 info->rx_buffer_list[NextIndex].count == 0)) {
6799 /*
6800 * Either the status field of this dma buffer is non-zero
6801 * (indicating the last buffer of a receive frame) or the next
6802 * buffer is marked as in use -- implying this buffer is complete
6803 * and an intermediate buffer for this received frame.
6804 */
6805
6806 status = info->rx_buffer_list[CurrentIndex].status;
6807
6808 if ( status & (RXSTATUS_SHORT_FRAME + RXSTATUS_OVERRUN +
6809 RXSTATUS_CRC_ERROR + RXSTATUS_ABORT) ) {
6810 if ( status & RXSTATUS_SHORT_FRAME )
6811 info->icount.rxshort++;
6812 else if ( status & RXSTATUS_ABORT )
6813 info->icount.rxabort++;
6814 else if ( status & RXSTATUS_OVERRUN )
6815 info->icount.rxover++;
6816 else
6817 info->icount.rxcrc++;
6818 framesize = 0;
6819 } else {
6820 /*
6821 * A receive frame is available, get frame size and status.
6822 *
6823 * The frame size is the starting value of the RCC (which was
6824 * set to 0xffff) minus the ending value of the RCC (decremented
6825 * once for each receive character) minus 2 or 4 for the 16-bit
6826 * or 32-bit CRC.
6827 *
6828 * If the status field is zero, this is an intermediate buffer.
6829 * It's size is 4K.
6830 *
6831 * If the DMA Buffer Entry's Status field is non-zero, the
6832 * receive operation completed normally (ie: DCD dropped). The
6833 * RCC field is valid and holds the received frame size.
6834 * It is possible that the RCC field will be zero on a DMA buffer
6835 * entry with a non-zero status. This can occur if the total
6836 * frame size (number of bytes between the time DCD goes active
6837 * to the time DCD goes inactive) exceeds 65535 bytes. In this
6838 * case the 16C32 has underrun on the RCC count and appears to
6839 * stop updating this counter to let us know the actual received
6840 * frame size. If this happens (non-zero status and zero RCC),
6841 * simply return the entire RxDMA Buffer
6842 */
6843 if ( status ) {
6844 /*
6845 * In the event that the final RxDMA Buffer is
6846 * terminated with a non-zero status and the RCC
6847 * field is zero, we interpret this as the RCC
6848 * having underflowed (received frame > 65535 bytes).
6849 *
6850 * Signal the event to the user by passing back
6851 * a status of RxStatus_CrcError returning the full
6852 * buffer and let the app figure out what data is
6853 * actually valid
6854 */
6855 if ( info->rx_buffer_list[CurrentIndex].rcc )
6856 framesize = RCLRVALUE - info->rx_buffer_list[CurrentIndex].rcc;
6857 else
6858 framesize = DMABUFFERSIZE;
6859 }
6860 else
6861 framesize = DMABUFFERSIZE;
6862 }
6863
6864 if ( framesize > DMABUFFERSIZE ) {
6865 /*
6866 * if running in raw sync mode, ISR handler for
6867 * End Of Buffer events terminates all buffers at 4K.
6868 * If this frame size is said to be >4K, get the
6869 * actual number of bytes of the frame in this buffer.
6870 */
6871 framesize = framesize % DMABUFFERSIZE;
6872 }
6873
6874
6875 if ( debug_level >= DEBUG_LEVEL_BH )
6876 printk("%s(%d):mgsl_get_raw_rx_frame(%s) status=%04X size=%d\n",
6877 __FILE__,__LINE__,info->device_name,status,framesize);
6878
6879 if ( debug_level >= DEBUG_LEVEL_DATA )
6880 mgsl_trace_block(info,info->rx_buffer_list[CurrentIndex].virt_addr,
6881 min_t(int, framesize, DMABUFFERSIZE),0);
6882
6883 if (framesize) {
6884 /* copy dma buffer(s) to contiguous intermediate buffer */
6885 /* NOTE: we never copy more than DMABUFFERSIZE bytes */
6886
6887 pBufEntry = &(info->rx_buffer_list[CurrentIndex]);
6888 memcpy( info->intermediate_rxbuffer, pBufEntry->virt_addr, framesize);
6889 info->icount.rxok++;
6890
6891 ldisc_receive_buf(tty, info->intermediate_rxbuffer, info->flag_buf, framesize);
6892 }
6893
6894 /* Free the buffers used by this frame. */
6895 mgsl_free_rx_frame_buffers( info, CurrentIndex, CurrentIndex );
6896
Joe Perches0fab6de2008-04-28 02:14:02 -07006897 ReturnCode = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006898 }
6899
6900
6901 if ( info->rx_enabled && info->rx_overflow ) {
6902 /* The receiver needs to restarted because of
6903 * a receive overflow (buffer or FIFO). If the
6904 * receive buffers are now empty, then restart receiver.
6905 */
6906
6907 if ( !info->rx_buffer_list[CurrentIndex].status &&
6908 info->rx_buffer_list[CurrentIndex].count ) {
6909 spin_lock_irqsave(&info->irq_spinlock,flags);
6910 usc_start_receiver(info);
6911 spin_unlock_irqrestore(&info->irq_spinlock,flags);
6912 }
6913 }
6914
6915 return ReturnCode;
6916
6917} /* end of mgsl_get_raw_rx_frame() */
6918
6919/* mgsl_load_tx_dma_buffer()
6920 *
6921 * Load the transmit DMA buffer with the specified data.
6922 *
6923 * Arguments:
6924 *
6925 * info pointer to device extension
6926 * Buffer pointer to buffer containing frame to load
6927 * BufferSize size in bytes of frame in Buffer
6928 *
6929 * Return Value: None
6930 */
6931static void mgsl_load_tx_dma_buffer(struct mgsl_struct *info,
6932 const char *Buffer, unsigned int BufferSize)
6933{
6934 unsigned short Copycount;
6935 unsigned int i = 0;
6936 DMABUFFERENTRY *pBufEntry;
6937
6938 if ( debug_level >= DEBUG_LEVEL_DATA )
6939 mgsl_trace_block(info,Buffer, min_t(int, BufferSize, DMABUFFERSIZE), 1);
6940
6941 if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
6942 /* set CMR:13 to start transmit when
6943 * next GoAhead (abort) is received
6944 */
6945 info->cmr_value |= BIT13;
6946 }
6947
6948 /* begin loading the frame in the next available tx dma
6949 * buffer, remember it's starting location for setting
6950 * up tx dma operation
6951 */
6952 i = info->current_tx_buffer;
6953 info->start_tx_dma_buffer = i;
6954
6955 /* Setup the status and RCC (Frame Size) fields of the 1st */
6956 /* buffer entry in the transmit DMA buffer list. */
6957
6958 info->tx_buffer_list[i].status = info->cmr_value & 0xf000;
6959 info->tx_buffer_list[i].rcc = BufferSize;
6960 info->tx_buffer_list[i].count = BufferSize;
6961
6962 /* Copy frame data from 1st source buffer to the DMA buffers. */
6963 /* The frame data may span multiple DMA buffers. */
6964
6965 while( BufferSize ){
6966 /* Get a pointer to next DMA buffer entry. */
6967 pBufEntry = &info->tx_buffer_list[i++];
6968
6969 if ( i == info->tx_buffer_count )
6970 i=0;
6971
6972 /* Calculate the number of bytes that can be copied from */
6973 /* the source buffer to this DMA buffer. */
6974 if ( BufferSize > DMABUFFERSIZE )
6975 Copycount = DMABUFFERSIZE;
6976 else
6977 Copycount = BufferSize;
6978
6979 /* Actually copy data from source buffer to DMA buffer. */
6980 /* Also set the data count for this individual DMA buffer. */
6981 if ( info->bus_type == MGSL_BUS_TYPE_PCI )
6982 mgsl_load_pci_memory(pBufEntry->virt_addr, Buffer,Copycount);
6983 else
6984 memcpy(pBufEntry->virt_addr, Buffer, Copycount);
6985
6986 pBufEntry->count = Copycount;
6987
6988 /* Advance source pointer and reduce remaining data count. */
6989 Buffer += Copycount;
6990 BufferSize -= Copycount;
6991
6992 ++info->tx_dma_buffers_used;
6993 }
6994
6995 /* remember next available tx dma buffer */
6996 info->current_tx_buffer = i;
6997
6998} /* end of mgsl_load_tx_dma_buffer() */
6999
7000/*
7001 * mgsl_register_test()
7002 *
7003 * Performs a register test of the 16C32.
7004 *
7005 * Arguments: info pointer to device instance data
Joe Perches0fab6de2008-04-28 02:14:02 -07007006 * Return Value: true if test passed, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07007007 */
Joe Perches0fab6de2008-04-28 02:14:02 -07007008static bool mgsl_register_test( struct mgsl_struct *info )
Linus Torvalds1da177e2005-04-16 15:20:36 -07007009{
7010 static unsigned short BitPatterns[] =
7011 { 0x0000, 0xffff, 0xaaaa, 0x5555, 0x1234, 0x6969, 0x9696, 0x0f0f };
Tobias Klauserfe971072006-01-09 20:54:02 -08007012 static unsigned int Patterncount = ARRAY_SIZE(BitPatterns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007013 unsigned int i;
Joe Perches0fab6de2008-04-28 02:14:02 -07007014 bool rc = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007015 unsigned long flags;
7016
7017 spin_lock_irqsave(&info->irq_spinlock,flags);
7018 usc_reset(info);
7019
7020 /* Verify the reset state of some registers. */
7021
7022 if ( (usc_InReg( info, SICR ) != 0) ||
7023 (usc_InReg( info, IVR ) != 0) ||
7024 (usc_InDmaReg( info, DIVR ) != 0) ){
Joe Perches0fab6de2008-04-28 02:14:02 -07007025 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007026 }
7027
Joe Perches0fab6de2008-04-28 02:14:02 -07007028 if ( rc ){
Linus Torvalds1da177e2005-04-16 15:20:36 -07007029 /* Write bit patterns to various registers but do it out of */
7030 /* sync, then read back and verify values. */
7031
7032 for ( i = 0 ; i < Patterncount ; i++ ) {
7033 usc_OutReg( info, TC0R, BitPatterns[i] );
7034 usc_OutReg( info, TC1R, BitPatterns[(i+1)%Patterncount] );
7035 usc_OutReg( info, TCLR, BitPatterns[(i+2)%Patterncount] );
7036 usc_OutReg( info, RCLR, BitPatterns[(i+3)%Patterncount] );
7037 usc_OutReg( info, RSR, BitPatterns[(i+4)%Patterncount] );
7038 usc_OutDmaReg( info, TBCR, BitPatterns[(i+5)%Patterncount] );
7039
7040 if ( (usc_InReg( info, TC0R ) != BitPatterns[i]) ||
7041 (usc_InReg( info, TC1R ) != BitPatterns[(i+1)%Patterncount]) ||
7042 (usc_InReg( info, TCLR ) != BitPatterns[(i+2)%Patterncount]) ||
7043 (usc_InReg( info, RCLR ) != BitPatterns[(i+3)%Patterncount]) ||
7044 (usc_InReg( info, RSR ) != BitPatterns[(i+4)%Patterncount]) ||
7045 (usc_InDmaReg( info, TBCR ) != BitPatterns[(i+5)%Patterncount]) ){
Joe Perches0fab6de2008-04-28 02:14:02 -07007046 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007047 break;
7048 }
7049 }
7050 }
7051
7052 usc_reset(info);
7053 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7054
7055 return rc;
7056
7057} /* end of mgsl_register_test() */
7058
7059/* mgsl_irq_test() Perform interrupt test of the 16C32.
7060 *
7061 * Arguments: info pointer to device instance data
Joe Perches0fab6de2008-04-28 02:14:02 -07007062 * Return Value: true if test passed, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07007063 */
Joe Perches0fab6de2008-04-28 02:14:02 -07007064static bool mgsl_irq_test( struct mgsl_struct *info )
Linus Torvalds1da177e2005-04-16 15:20:36 -07007065{
7066 unsigned long EndTime;
7067 unsigned long flags;
7068
7069 spin_lock_irqsave(&info->irq_spinlock,flags);
7070 usc_reset(info);
7071
7072 /*
7073 * Setup 16C32 to interrupt on TxC pin (14MHz clock) transition.
Joe Perches0fab6de2008-04-28 02:14:02 -07007074 * The ISR sets irq_occurred to true.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007075 */
7076
Joe Perches0fab6de2008-04-28 02:14:02 -07007077 info->irq_occurred = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007078
7079 /* Enable INTEN gate for ISA adapter (Port 6, Bit12) */
7080 /* Enable INTEN (Port 6, Bit12) */
7081 /* This connects the IRQ request signal to the ISA bus */
7082 /* on the ISA adapter. This has no effect for the PCI adapter */
7083 usc_OutReg( info, PCR, (unsigned short)((usc_InReg(info, PCR) | BIT13) & ~BIT12) );
7084
7085 usc_EnableMasterIrqBit(info);
7086 usc_EnableInterrupts(info, IO_PIN);
7087 usc_ClearIrqPendingBits(info, IO_PIN);
7088
7089 usc_UnlatchIostatusBits(info, MISCSTATUS_TXC_LATCHED);
7090 usc_EnableStatusIrqs(info, SICR_TXC_ACTIVE + SICR_TXC_INACTIVE);
7091
7092 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7093
7094 EndTime=100;
7095 while( EndTime-- && !info->irq_occurred ) {
7096 msleep_interruptible(10);
7097 }
7098
7099 spin_lock_irqsave(&info->irq_spinlock,flags);
7100 usc_reset(info);
7101 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7102
Joe Perches0fab6de2008-04-28 02:14:02 -07007103 return info->irq_occurred;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007104
7105} /* end of mgsl_irq_test() */
7106
7107/* mgsl_dma_test()
7108 *
7109 * Perform a DMA test of the 16C32. A small frame is
7110 * transmitted via DMA from a transmit buffer to a receive buffer
7111 * using single buffer DMA mode.
7112 *
7113 * Arguments: info pointer to device instance data
Joe Perches0fab6de2008-04-28 02:14:02 -07007114 * Return Value: true if test passed, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07007115 */
Joe Perches0fab6de2008-04-28 02:14:02 -07007116static bool mgsl_dma_test( struct mgsl_struct *info )
Linus Torvalds1da177e2005-04-16 15:20:36 -07007117{
7118 unsigned short FifoLevel;
7119 unsigned long phys_addr;
7120 unsigned int FrameSize;
7121 unsigned int i;
7122 char *TmpPtr;
Joe Perches0fab6de2008-04-28 02:14:02 -07007123 bool rc = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007124 unsigned short status=0;
7125 unsigned long EndTime;
7126 unsigned long flags;
7127 MGSL_PARAMS tmp_params;
7128
7129 /* save current port options */
7130 memcpy(&tmp_params,&info->params,sizeof(MGSL_PARAMS));
7131 /* load default port options */
7132 memcpy(&info->params,&default_params,sizeof(MGSL_PARAMS));
7133
7134#define TESTFRAMESIZE 40
7135
7136 spin_lock_irqsave(&info->irq_spinlock,flags);
7137
7138 /* setup 16C32 for SDLC DMA transfer mode */
7139
7140 usc_reset(info);
7141 usc_set_sdlc_mode(info);
7142 usc_enable_loopback(info,1);
7143
7144 /* Reprogram the RDMR so that the 16C32 does NOT clear the count
7145 * field of the buffer entry after fetching buffer address. This
7146 * way we can detect a DMA failure for a DMA read (which should be
7147 * non-destructive to system memory) before we try and write to
7148 * memory (where a failure could corrupt system memory).
7149 */
7150
7151 /* Receive DMA mode Register (RDMR)
7152 *
7153 * <15..14> 11 DMA mode = Linked List Buffer mode
7154 * <13> 1 RSBinA/L = store Rx status Block in List entry
7155 * <12> 0 1 = Clear count of List Entry after fetching
7156 * <11..10> 00 Address mode = Increment
7157 * <9> 1 Terminate Buffer on RxBound
7158 * <8> 0 Bus Width = 16bits
7159 * <7..0> ? status Bits (write as 0s)
7160 *
7161 * 1110 0010 0000 0000 = 0xe200
7162 */
7163
7164 usc_OutDmaReg( info, RDMR, 0xe200 );
7165
7166 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7167
7168
7169 /* SETUP TRANSMIT AND RECEIVE DMA BUFFERS */
7170
7171 FrameSize = TESTFRAMESIZE;
7172
7173 /* setup 1st transmit buffer entry: */
7174 /* with frame size and transmit control word */
7175
7176 info->tx_buffer_list[0].count = FrameSize;
7177 info->tx_buffer_list[0].rcc = FrameSize;
7178 info->tx_buffer_list[0].status = 0x4000;
7179
7180 /* build a transmit frame in 1st transmit DMA buffer */
7181
7182 TmpPtr = info->tx_buffer_list[0].virt_addr;
7183 for (i = 0; i < FrameSize; i++ )
7184 *TmpPtr++ = i;
7185
7186 /* setup 1st receive buffer entry: */
7187 /* clear status, set max receive buffer size */
7188
7189 info->rx_buffer_list[0].status = 0;
7190 info->rx_buffer_list[0].count = FrameSize + 4;
7191
7192 /* zero out the 1st receive buffer */
7193
7194 memset( info->rx_buffer_list[0].virt_addr, 0, FrameSize + 4 );
7195
7196 /* Set count field of next buffer entries to prevent */
7197 /* 16C32 from using buffers after the 1st one. */
7198
7199 info->tx_buffer_list[1].count = 0;
7200 info->rx_buffer_list[1].count = 0;
7201
7202
7203 /***************************/
7204 /* Program 16C32 receiver. */
7205 /***************************/
7206
7207 spin_lock_irqsave(&info->irq_spinlock,flags);
7208
7209 /* setup DMA transfers */
7210 usc_RTCmd( info, RTCmd_PurgeRxFifo );
7211
7212 /* program 16C32 receiver with physical address of 1st DMA buffer entry */
7213 phys_addr = info->rx_buffer_list[0].phys_entry;
7214 usc_OutDmaReg( info, NRARL, (unsigned short)phys_addr );
7215 usc_OutDmaReg( info, NRARU, (unsigned short)(phys_addr >> 16) );
7216
7217 /* Clear the Rx DMA status bits (read RDMR) and start channel */
7218 usc_InDmaReg( info, RDMR );
7219 usc_DmaCmd( info, DmaCmd_InitRxChannel );
7220
7221 /* Enable Receiver (RMR <1..0> = 10) */
7222 usc_OutReg( info, RMR, (unsigned short)((usc_InReg(info, RMR) & 0xfffc) | 0x0002) );
7223
7224 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7225
7226
7227 /*************************************************************/
7228 /* WAIT FOR RECEIVER TO DMA ALL PARAMETERS FROM BUFFER ENTRY */
7229 /*************************************************************/
7230
7231 /* Wait 100ms for interrupt. */
7232 EndTime = jiffies + msecs_to_jiffies(100);
7233
7234 for(;;) {
7235 if (time_after(jiffies, EndTime)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07007236 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007237 break;
7238 }
7239
7240 spin_lock_irqsave(&info->irq_spinlock,flags);
7241 status = usc_InDmaReg( info, RDMR );
7242 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7243
7244 if ( !(status & BIT4) && (status & BIT5) ) {
7245 /* INITG (BIT 4) is inactive (no entry read in progress) AND */
7246 /* BUSY (BIT 5) is active (channel still active). */
7247 /* This means the buffer entry read has completed. */
7248 break;
7249 }
7250 }
7251
7252
7253 /******************************/
7254 /* Program 16C32 transmitter. */
7255 /******************************/
7256
7257 spin_lock_irqsave(&info->irq_spinlock,flags);
7258
7259 /* Program the Transmit Character Length Register (TCLR) */
7260 /* and clear FIFO (TCC is loaded with TCLR on FIFO clear) */
7261
7262 usc_OutReg( info, TCLR, (unsigned short)info->tx_buffer_list[0].count );
7263 usc_RTCmd( info, RTCmd_PurgeTxFifo );
7264
7265 /* Program the address of the 1st DMA Buffer Entry in linked list */
7266
7267 phys_addr = info->tx_buffer_list[0].phys_entry;
7268 usc_OutDmaReg( info, NTARL, (unsigned short)phys_addr );
7269 usc_OutDmaReg( info, NTARU, (unsigned short)(phys_addr >> 16) );
7270
7271 /* unlatch Tx status bits, and start transmit channel. */
7272
7273 usc_OutReg( info, TCSR, (unsigned short)(( usc_InReg(info, TCSR) & 0x0f00) | 0xfa) );
7274 usc_DmaCmd( info, DmaCmd_InitTxChannel );
7275
7276 /* wait for DMA controller to fill transmit FIFO */
7277
7278 usc_TCmd( info, TCmd_SelectTicrTxFifostatus );
7279
7280 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7281
7282
7283 /**********************************/
7284 /* WAIT FOR TRANSMIT FIFO TO FILL */
7285 /**********************************/
7286
7287 /* Wait 100ms */
7288 EndTime = jiffies + msecs_to_jiffies(100);
7289
7290 for(;;) {
7291 if (time_after(jiffies, EndTime)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07007292 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007293 break;
7294 }
7295
7296 spin_lock_irqsave(&info->irq_spinlock,flags);
7297 FifoLevel = usc_InReg(info, TICR) >> 8;
7298 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7299
7300 if ( FifoLevel < 16 )
7301 break;
7302 else
7303 if ( FrameSize < 32 ) {
7304 /* This frame is smaller than the entire transmit FIFO */
7305 /* so wait for the entire frame to be loaded. */
7306 if ( FifoLevel <= (32 - FrameSize) )
7307 break;
7308 }
7309 }
7310
7311
Joe Perches0fab6de2008-04-28 02:14:02 -07007312 if ( rc )
Linus Torvalds1da177e2005-04-16 15:20:36 -07007313 {
7314 /* Enable 16C32 transmitter. */
7315
7316 spin_lock_irqsave(&info->irq_spinlock,flags);
7317
7318 /* Transmit mode Register (TMR), <1..0> = 10, Enable Transmitter */
7319 usc_TCmd( info, TCmd_SendFrame );
7320 usc_OutReg( info, TMR, (unsigned short)((usc_InReg(info, TMR) & 0xfffc) | 0x0002) );
7321
7322 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7323
7324
7325 /******************************/
7326 /* WAIT FOR TRANSMIT COMPLETE */
7327 /******************************/
7328
7329 /* Wait 100ms */
7330 EndTime = jiffies + msecs_to_jiffies(100);
7331
7332 /* While timer not expired wait for transmit complete */
7333
7334 spin_lock_irqsave(&info->irq_spinlock,flags);
7335 status = usc_InReg( info, TCSR );
7336 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7337
7338 while ( !(status & (BIT6+BIT5+BIT4+BIT2+BIT1)) ) {
7339 if (time_after(jiffies, EndTime)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07007340 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007341 break;
7342 }
7343
7344 spin_lock_irqsave(&info->irq_spinlock,flags);
7345 status = usc_InReg( info, TCSR );
7346 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7347 }
7348 }
7349
7350
Joe Perches0fab6de2008-04-28 02:14:02 -07007351 if ( rc ){
Linus Torvalds1da177e2005-04-16 15:20:36 -07007352 /* CHECK FOR TRANSMIT ERRORS */
7353 if ( status & (BIT5 + BIT1) )
Joe Perches0fab6de2008-04-28 02:14:02 -07007354 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007355 }
7356
Joe Perches0fab6de2008-04-28 02:14:02 -07007357 if ( rc ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007358 /* WAIT FOR RECEIVE COMPLETE */
7359
7360 /* Wait 100ms */
7361 EndTime = jiffies + msecs_to_jiffies(100);
7362
7363 /* Wait for 16C32 to write receive status to buffer entry. */
7364 status=info->rx_buffer_list[0].status;
7365 while ( status == 0 ) {
7366 if (time_after(jiffies, EndTime)) {
Joe Perches0fab6de2008-04-28 02:14:02 -07007367 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007368 break;
7369 }
7370 status=info->rx_buffer_list[0].status;
7371 }
7372 }
7373
7374
Joe Perches0fab6de2008-04-28 02:14:02 -07007375 if ( rc ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007376 /* CHECK FOR RECEIVE ERRORS */
7377 status = info->rx_buffer_list[0].status;
7378
7379 if ( status & (BIT8 + BIT3 + BIT1) ) {
7380 /* receive error has occurred */
Joe Perches0fab6de2008-04-28 02:14:02 -07007381 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007382 } else {
7383 if ( memcmp( info->tx_buffer_list[0].virt_addr ,
7384 info->rx_buffer_list[0].virt_addr, FrameSize ) ){
Joe Perches0fab6de2008-04-28 02:14:02 -07007385 rc = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007386 }
7387 }
7388 }
7389
7390 spin_lock_irqsave(&info->irq_spinlock,flags);
7391 usc_reset( info );
7392 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7393
7394 /* restore current port options */
7395 memcpy(&info->params,&tmp_params,sizeof(MGSL_PARAMS));
7396
7397 return rc;
7398
7399} /* end of mgsl_dma_test() */
7400
7401/* mgsl_adapter_test()
7402 *
7403 * Perform the register, IRQ, and DMA tests for the 16C32.
7404 *
7405 * Arguments: info pointer to device instance data
7406 * Return Value: 0 if success, otherwise -ENODEV
7407 */
7408static int mgsl_adapter_test( struct mgsl_struct *info )
7409{
7410 if ( debug_level >= DEBUG_LEVEL_INFO )
7411 printk( "%s(%d):Testing device %s\n",
7412 __FILE__,__LINE__,info->device_name );
7413
7414 if ( !mgsl_register_test( info ) ) {
7415 info->init_error = DiagStatus_AddressFailure;
7416 printk( "%s(%d):Register test failure for device %s Addr=%04X\n",
7417 __FILE__,__LINE__,info->device_name, (unsigned short)(info->io_base) );
7418 return -ENODEV;
7419 }
7420
7421 if ( !mgsl_irq_test( info ) ) {
7422 info->init_error = DiagStatus_IrqFailure;
7423 printk( "%s(%d):Interrupt test failure for device %s IRQ=%d\n",
7424 __FILE__,__LINE__,info->device_name, (unsigned short)(info->irq_level) );
7425 return -ENODEV;
7426 }
7427
7428 if ( !mgsl_dma_test( info ) ) {
7429 info->init_error = DiagStatus_DmaFailure;
7430 printk( "%s(%d):DMA test failure for device %s DMA=%d\n",
7431 __FILE__,__LINE__,info->device_name, (unsigned short)(info->dma_level) );
7432 return -ENODEV;
7433 }
7434
7435 if ( debug_level >= DEBUG_LEVEL_INFO )
7436 printk( "%s(%d):device %s passed diagnostics\n",
7437 __FILE__,__LINE__,info->device_name );
7438
7439 return 0;
7440
7441} /* end of mgsl_adapter_test() */
7442
7443/* mgsl_memory_test()
7444 *
7445 * Test the shared memory on a PCI adapter.
7446 *
7447 * Arguments: info pointer to device instance data
Joe Perches0fab6de2008-04-28 02:14:02 -07007448 * Return Value: true if test passed, otherwise false
Linus Torvalds1da177e2005-04-16 15:20:36 -07007449 */
Joe Perches0fab6de2008-04-28 02:14:02 -07007450static bool mgsl_memory_test( struct mgsl_struct *info )
Linus Torvalds1da177e2005-04-16 15:20:36 -07007451{
Tobias Klauserfe971072006-01-09 20:54:02 -08007452 static unsigned long BitPatterns[] =
7453 { 0x0, 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999, 0xffffffff, 0x12345678 };
7454 unsigned long Patterncount = ARRAY_SIZE(BitPatterns);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007455 unsigned long i;
7456 unsigned long TestLimit = SHARED_MEM_ADDRESS_SIZE/sizeof(unsigned long);
7457 unsigned long * TestAddr;
7458
7459 if ( info->bus_type != MGSL_BUS_TYPE_PCI )
Joe Perches0fab6de2008-04-28 02:14:02 -07007460 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007461
7462 TestAddr = (unsigned long *)info->memory_base;
7463
7464 /* Test data lines with test pattern at one location. */
7465
7466 for ( i = 0 ; i < Patterncount ; i++ ) {
7467 *TestAddr = BitPatterns[i];
7468 if ( *TestAddr != BitPatterns[i] )
Joe Perches0fab6de2008-04-28 02:14:02 -07007469 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007470 }
7471
7472 /* Test address lines with incrementing pattern over */
7473 /* entire address range. */
7474
7475 for ( i = 0 ; i < TestLimit ; i++ ) {
7476 *TestAddr = i * 4;
7477 TestAddr++;
7478 }
7479
7480 TestAddr = (unsigned long *)info->memory_base;
7481
7482 for ( i = 0 ; i < TestLimit ; i++ ) {
7483 if ( *TestAddr != i * 4 )
Joe Perches0fab6de2008-04-28 02:14:02 -07007484 return false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007485 TestAddr++;
7486 }
7487
7488 memset( info->memory_base, 0, SHARED_MEM_ADDRESS_SIZE );
7489
Joe Perches0fab6de2008-04-28 02:14:02 -07007490 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007491
7492} /* End Of mgsl_memory_test() */
7493
7494
7495/* mgsl_load_pci_memory()
7496 *
7497 * Load a large block of data into the PCI shared memory.
7498 * Use this instead of memcpy() or memmove() to move data
7499 * into the PCI shared memory.
7500 *
7501 * Notes:
7502 *
7503 * This function prevents the PCI9050 interface chip from hogging
7504 * the adapter local bus, which can starve the 16C32 by preventing
7505 * 16C32 bus master cycles.
7506 *
7507 * The PCI9050 documentation says that the 9050 will always release
7508 * control of the local bus after completing the current read
7509 * or write operation.
7510 *
7511 * It appears that as long as the PCI9050 write FIFO is full, the
7512 * PCI9050 treats all of the writes as a single burst transaction
7513 * and will not release the bus. This causes DMA latency problems
7514 * at high speeds when copying large data blocks to the shared
7515 * memory.
7516 *
7517 * This function in effect, breaks the a large shared memory write
7518 * into multiple transations by interleaving a shared memory read
7519 * which will flush the write FIFO and 'complete' the write
7520 * transation. This allows any pending DMA request to gain control
7521 * of the local bus in a timely fasion.
7522 *
7523 * Arguments:
7524 *
7525 * TargetPtr pointer to target address in PCI shared memory
7526 * SourcePtr pointer to source buffer for data
7527 * count count in bytes of data to copy
7528 *
7529 * Return Value: None
7530 */
7531static void mgsl_load_pci_memory( char* TargetPtr, const char* SourcePtr,
7532 unsigned short count )
7533{
7534 /* 16 32-bit writes @ 60ns each = 960ns max latency on local bus */
7535#define PCI_LOAD_INTERVAL 64
7536
7537 unsigned short Intervalcount = count / PCI_LOAD_INTERVAL;
7538 unsigned short Index;
7539 unsigned long Dummy;
7540
7541 for ( Index = 0 ; Index < Intervalcount ; Index++ )
7542 {
7543 memcpy(TargetPtr, SourcePtr, PCI_LOAD_INTERVAL);
7544 Dummy = *((volatile unsigned long *)TargetPtr);
7545 TargetPtr += PCI_LOAD_INTERVAL;
7546 SourcePtr += PCI_LOAD_INTERVAL;
7547 }
7548
7549 memcpy( TargetPtr, SourcePtr, count % PCI_LOAD_INTERVAL );
7550
7551} /* End Of mgsl_load_pci_memory() */
7552
7553static void mgsl_trace_block(struct mgsl_struct *info,const char* data, int count, int xmit)
7554{
7555 int i;
7556 int linecount;
7557 if (xmit)
7558 printk("%s tx data:\n",info->device_name);
7559 else
7560 printk("%s rx data:\n",info->device_name);
7561
7562 while(count) {
7563 if (count > 16)
7564 linecount = 16;
7565 else
7566 linecount = count;
7567
7568 for(i=0;i<linecount;i++)
7569 printk("%02X ",(unsigned char)data[i]);
7570 for(;i<17;i++)
7571 printk(" ");
7572 for(i=0;i<linecount;i++) {
7573 if (data[i]>=040 && data[i]<=0176)
7574 printk("%c",data[i]);
7575 else
7576 printk(".");
7577 }
7578 printk("\n");
7579
7580 data += linecount;
7581 count -= linecount;
7582 }
7583} /* end of mgsl_trace_block() */
7584
7585/* mgsl_tx_timeout()
7586 *
7587 * called when HDLC frame times out
7588 * update stats and do tx completion processing
7589 *
7590 * Arguments: context pointer to device instance data
7591 * Return Value: None
7592 */
7593static void mgsl_tx_timeout(unsigned long context)
7594{
7595 struct mgsl_struct *info = (struct mgsl_struct*)context;
7596 unsigned long flags;
7597
7598 if ( debug_level >= DEBUG_LEVEL_INFO )
7599 printk( "%s(%d):mgsl_tx_timeout(%s)\n",
7600 __FILE__,__LINE__,info->device_name);
7601 if(info->tx_active &&
7602 (info->params.mode == MGSL_MODE_HDLC ||
7603 info->params.mode == MGSL_MODE_RAW) ) {
7604 info->icount.txtimeout++;
7605 }
7606 spin_lock_irqsave(&info->irq_spinlock,flags);
Joe Perches0fab6de2008-04-28 02:14:02 -07007607 info->tx_active = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007608 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
7609
7610 if ( info->params.flags & HDLC_FLAG_HDLC_LOOPMODE )
7611 usc_loopmode_cancel_transmit( info );
7612
7613 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7614
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08007615#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07007616 if (info->netcount)
7617 hdlcdev_tx_done(info);
7618 else
7619#endif
7620 mgsl_bh_transmit(info);
7621
7622} /* end of mgsl_tx_timeout() */
7623
7624/* signal that there are no more frames to send, so that
7625 * line is 'released' by echoing RxD to TxD when current
7626 * transmission is complete (or immediately if no tx in progress).
7627 */
7628static int mgsl_loopmode_send_done( struct mgsl_struct * info )
7629{
7630 unsigned long flags;
7631
7632 spin_lock_irqsave(&info->irq_spinlock,flags);
7633 if (info->params.flags & HDLC_FLAG_HDLC_LOOPMODE) {
7634 if (info->tx_active)
Joe Perches0fab6de2008-04-28 02:14:02 -07007635 info->loopmode_send_done_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007636 else
7637 usc_loopmode_send_done(info);
7638 }
7639 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7640
7641 return 0;
7642}
7643
7644/* release the line by echoing RxD to TxD
7645 * upon completion of a transmit frame
7646 */
7647static void usc_loopmode_send_done( struct mgsl_struct * info )
7648{
Joe Perches0fab6de2008-04-28 02:14:02 -07007649 info->loopmode_send_done_requested = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007650 /* clear CMR:13 to 0 to start echoing RxData to TxData */
7651 info->cmr_value &= ~BIT13;
7652 usc_OutReg(info, CMR, info->cmr_value);
7653}
7654
7655/* abort a transmit in progress while in HDLC LoopMode
7656 */
7657static void usc_loopmode_cancel_transmit( struct mgsl_struct * info )
7658{
7659 /* reset tx dma channel and purge TxFifo */
7660 usc_RTCmd( info, RTCmd_PurgeTxFifo );
7661 usc_DmaCmd( info, DmaCmd_ResetTxChannel );
7662 usc_loopmode_send_done( info );
7663}
7664
7665/* for HDLC/SDLC LoopMode, setting CMR:13 after the transmitter is enabled
7666 * is an Insert Into Loop action. Upon receipt of a GoAhead sequence (RxAbort)
7667 * we must clear CMR:13 to begin repeating TxData to RxData
7668 */
7669static void usc_loopmode_insert_request( struct mgsl_struct * info )
7670{
Joe Perches0fab6de2008-04-28 02:14:02 -07007671 info->loopmode_insert_requested = true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007672
7673 /* enable RxAbort irq. On next RxAbort, clear CMR:13 to
7674 * begin repeating TxData on RxData (complete insertion)
7675 */
7676 usc_OutReg( info, RICR,
7677 (usc_InReg( info, RICR ) | RXSTATUS_ABORT_RECEIVED ) );
7678
7679 /* set CMR:13 to insert into loop on next GoAhead (RxAbort) */
7680 info->cmr_value |= BIT13;
7681 usc_OutReg(info, CMR, info->cmr_value);
7682}
7683
7684/* return 1 if station is inserted into the loop, otherwise 0
7685 */
7686static int usc_loopmode_active( struct mgsl_struct * info)
7687{
7688 return usc_InReg( info, CCSR ) & BIT7 ? 1 : 0 ;
7689}
7690
Paul Fulghumaf69c7f2006-12-06 20:40:24 -08007691#if SYNCLINK_GENERIC_HDLC
Linus Torvalds1da177e2005-04-16 15:20:36 -07007692
7693/**
7694 * called by generic HDLC layer when protocol selected (PPP, frame relay, etc.)
7695 * set encoding and frame check sequence (FCS) options
7696 *
7697 * dev pointer to network device structure
7698 * encoding serial encoding setting
7699 * parity FCS setting
7700 *
7701 * returns 0 if success, otherwise error code
7702 */
7703static int hdlcdev_attach(struct net_device *dev, unsigned short encoding,
7704 unsigned short parity)
7705{
7706 struct mgsl_struct *info = dev_to_port(dev);
7707 unsigned char new_encoding;
7708 unsigned short new_crctype;
7709
7710 /* return error if TTY interface open */
7711 if (info->count)
7712 return -EBUSY;
7713
7714 switch (encoding)
7715 {
7716 case ENCODING_NRZ: new_encoding = HDLC_ENCODING_NRZ; break;
7717 case ENCODING_NRZI: new_encoding = HDLC_ENCODING_NRZI_SPACE; break;
7718 case ENCODING_FM_MARK: new_encoding = HDLC_ENCODING_BIPHASE_MARK; break;
7719 case ENCODING_FM_SPACE: new_encoding = HDLC_ENCODING_BIPHASE_SPACE; break;
7720 case ENCODING_MANCHESTER: new_encoding = HDLC_ENCODING_BIPHASE_LEVEL; break;
7721 default: return -EINVAL;
7722 }
7723
7724 switch (parity)
7725 {
7726 case PARITY_NONE: new_crctype = HDLC_CRC_NONE; break;
7727 case PARITY_CRC16_PR1_CCITT: new_crctype = HDLC_CRC_16_CCITT; break;
7728 case PARITY_CRC32_PR1_CCITT: new_crctype = HDLC_CRC_32_CCITT; break;
7729 default: return -EINVAL;
7730 }
7731
7732 info->params.encoding = new_encoding;
Alexey Dobriyan53b35312006-03-24 03:16:13 -08007733 info->params.crc_type = new_crctype;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007734
7735 /* if network interface up, reprogram hardware */
7736 if (info->netcount)
7737 mgsl_program_hw(info);
7738
7739 return 0;
7740}
7741
7742/**
7743 * called by generic HDLC layer to send frame
7744 *
7745 * skb socket buffer containing HDLC frame
7746 * dev pointer to network device structure
7747 *
7748 * returns 0 if success, otherwise error code
7749 */
7750static int hdlcdev_xmit(struct sk_buff *skb, struct net_device *dev)
7751{
7752 struct mgsl_struct *info = dev_to_port(dev);
7753 struct net_device_stats *stats = hdlc_stats(dev);
7754 unsigned long flags;
7755
7756 if (debug_level >= DEBUG_LEVEL_INFO)
7757 printk(KERN_INFO "%s:hdlc_xmit(%s)\n",__FILE__,dev->name);
7758
7759 /* stop sending until this frame completes */
7760 netif_stop_queue(dev);
7761
7762 /* copy data to device buffers */
7763 info->xmit_cnt = skb->len;
7764 mgsl_load_tx_dma_buffer(info, skb->data, skb->len);
7765
7766 /* update network statistics */
7767 stats->tx_packets++;
7768 stats->tx_bytes += skb->len;
7769
7770 /* done with socket buffer, so free it */
7771 dev_kfree_skb(skb);
7772
7773 /* save start time for transmit timeout detection */
7774 dev->trans_start = jiffies;
7775
7776 /* start hardware transmitter if necessary */
7777 spin_lock_irqsave(&info->irq_spinlock,flags);
7778 if (!info->tx_active)
7779 usc_start_transmitter(info);
7780 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7781
7782 return 0;
7783}
7784
7785/**
7786 * called by network layer when interface enabled
7787 * claim resources and initialize hardware
7788 *
7789 * dev pointer to network device structure
7790 *
7791 * returns 0 if success, otherwise error code
7792 */
7793static int hdlcdev_open(struct net_device *dev)
7794{
7795 struct mgsl_struct *info = dev_to_port(dev);
7796 int rc;
7797 unsigned long flags;
7798
7799 if (debug_level >= DEBUG_LEVEL_INFO)
7800 printk("%s:hdlcdev_open(%s)\n",__FILE__,dev->name);
7801
7802 /* generic HDLC layer open processing */
7803 if ((rc = hdlc_open(dev)))
7804 return rc;
7805
7806 /* arbitrate between network and tty opens */
7807 spin_lock_irqsave(&info->netlock, flags);
7808 if (info->count != 0 || info->netcount != 0) {
7809 printk(KERN_WARNING "%s: hdlc_open returning busy\n", dev->name);
7810 spin_unlock_irqrestore(&info->netlock, flags);
7811 return -EBUSY;
7812 }
7813 info->netcount=1;
7814 spin_unlock_irqrestore(&info->netlock, flags);
7815
7816 /* claim resources and init adapter */
7817 if ((rc = startup(info)) != 0) {
7818 spin_lock_irqsave(&info->netlock, flags);
7819 info->netcount=0;
7820 spin_unlock_irqrestore(&info->netlock, flags);
7821 return rc;
7822 }
7823
7824 /* assert DTR and RTS, apply hardware settings */
7825 info->serial_signals |= SerialSignal_RTS + SerialSignal_DTR;
7826 mgsl_program_hw(info);
7827
7828 /* enable network layer transmit */
7829 dev->trans_start = jiffies;
7830 netif_start_queue(dev);
7831
7832 /* inform generic HDLC layer of current DCD status */
7833 spin_lock_irqsave(&info->irq_spinlock, flags);
7834 usc_get_serial_signals(info);
7835 spin_unlock_irqrestore(&info->irq_spinlock, flags);
Krzysztof Halasafbeff3c2006-07-21 14:44:55 -07007836 if (info->serial_signals & SerialSignal_DCD)
7837 netif_carrier_on(dev);
7838 else
7839 netif_carrier_off(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007840 return 0;
7841}
7842
7843/**
7844 * called by network layer when interface is disabled
7845 * shutdown hardware and release resources
7846 *
7847 * dev pointer to network device structure
7848 *
7849 * returns 0 if success, otherwise error code
7850 */
7851static int hdlcdev_close(struct net_device *dev)
7852{
7853 struct mgsl_struct *info = dev_to_port(dev);
7854 unsigned long flags;
7855
7856 if (debug_level >= DEBUG_LEVEL_INFO)
7857 printk("%s:hdlcdev_close(%s)\n",__FILE__,dev->name);
7858
7859 netif_stop_queue(dev);
7860
7861 /* shutdown adapter and release resources */
7862 shutdown(info);
7863
7864 hdlc_close(dev);
7865
7866 spin_lock_irqsave(&info->netlock, flags);
7867 info->netcount=0;
7868 spin_unlock_irqrestore(&info->netlock, flags);
7869
7870 return 0;
7871}
7872
7873/**
7874 * called by network layer to process IOCTL call to network device
7875 *
7876 * dev pointer to network device structure
7877 * ifr pointer to network interface request structure
7878 * cmd IOCTL command code
7879 *
7880 * returns 0 if success, otherwise error code
7881 */
7882static int hdlcdev_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
7883{
7884 const size_t size = sizeof(sync_serial_settings);
7885 sync_serial_settings new_line;
7886 sync_serial_settings __user *line = ifr->ifr_settings.ifs_ifsu.sync;
7887 struct mgsl_struct *info = dev_to_port(dev);
7888 unsigned int flags;
7889
7890 if (debug_level >= DEBUG_LEVEL_INFO)
7891 printk("%s:hdlcdev_ioctl(%s)\n",__FILE__,dev->name);
7892
7893 /* return error if TTY interface open */
7894 if (info->count)
7895 return -EBUSY;
7896
7897 if (cmd != SIOCWANDEV)
7898 return hdlc_ioctl(dev, ifr, cmd);
7899
7900 switch(ifr->ifr_settings.type) {
7901 case IF_GET_IFACE: /* return current sync_serial_settings */
7902
7903 ifr->ifr_settings.type = IF_IFACE_SYNC_SERIAL;
7904 if (ifr->ifr_settings.size < size) {
7905 ifr->ifr_settings.size = size; /* data size wanted */
7906 return -ENOBUFS;
7907 }
7908
7909 flags = info->params.flags & (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7910 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7911 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7912 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
7913
7914 switch (flags){
7915 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN): new_line.clock_type = CLOCK_EXT; break;
7916 case (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_INT; break;
7917 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG): new_line.clock_type = CLOCK_TXINT; break;
7918 case (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN): new_line.clock_type = CLOCK_TXFROMRX; break;
7919 default: new_line.clock_type = CLOCK_DEFAULT;
7920 }
7921
7922 new_line.clock_rate = info->params.clock_speed;
7923 new_line.loopback = info->params.loopback ? 1:0;
7924
7925 if (copy_to_user(line, &new_line, size))
7926 return -EFAULT;
7927 return 0;
7928
7929 case IF_IFACE_SYNC_SERIAL: /* set sync_serial_settings */
7930
7931 if(!capable(CAP_NET_ADMIN))
7932 return -EPERM;
7933 if (copy_from_user(&new_line, line, size))
7934 return -EFAULT;
7935
7936 switch (new_line.clock_type)
7937 {
7938 case CLOCK_EXT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_TXCPIN; break;
7939 case CLOCK_TXFROMRX: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_RXCPIN; break;
7940 case CLOCK_INT: flags = HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG; break;
7941 case CLOCK_TXINT: flags = HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_TXC_BRG; break;
7942 case CLOCK_DEFAULT: flags = info->params.flags &
7943 (HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7944 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7945 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7946 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN); break;
7947 default: return -EINVAL;
7948 }
7949
7950 if (new_line.loopback != 0 && new_line.loopback != 1)
7951 return -EINVAL;
7952
7953 info->params.flags &= ~(HDLC_FLAG_RXC_RXCPIN | HDLC_FLAG_RXC_DPLL |
7954 HDLC_FLAG_RXC_BRG | HDLC_FLAG_RXC_TXCPIN |
7955 HDLC_FLAG_TXC_TXCPIN | HDLC_FLAG_TXC_DPLL |
7956 HDLC_FLAG_TXC_BRG | HDLC_FLAG_TXC_RXCPIN);
7957 info->params.flags |= flags;
7958
7959 info->params.loopback = new_line.loopback;
7960
7961 if (flags & (HDLC_FLAG_RXC_BRG | HDLC_FLAG_TXC_BRG))
7962 info->params.clock_speed = new_line.clock_rate;
7963 else
7964 info->params.clock_speed = 0;
7965
7966 /* if network interface up, reprogram hardware */
7967 if (info->netcount)
7968 mgsl_program_hw(info);
7969 return 0;
7970
7971 default:
7972 return hdlc_ioctl(dev, ifr, cmd);
7973 }
7974}
7975
7976/**
7977 * called by network layer when transmit timeout is detected
7978 *
7979 * dev pointer to network device structure
7980 */
7981static void hdlcdev_tx_timeout(struct net_device *dev)
7982{
7983 struct mgsl_struct *info = dev_to_port(dev);
7984 struct net_device_stats *stats = hdlc_stats(dev);
7985 unsigned long flags;
7986
7987 if (debug_level >= DEBUG_LEVEL_INFO)
7988 printk("hdlcdev_tx_timeout(%s)\n",dev->name);
7989
7990 stats->tx_errors++;
7991 stats->tx_aborted_errors++;
7992
7993 spin_lock_irqsave(&info->irq_spinlock,flags);
7994 usc_stop_transmitter(info);
7995 spin_unlock_irqrestore(&info->irq_spinlock,flags);
7996
7997 netif_wake_queue(dev);
7998}
7999
8000/**
8001 * called by device driver when transmit completes
8002 * reenable network layer transmit if stopped
8003 *
8004 * info pointer to device instance information
8005 */
8006static void hdlcdev_tx_done(struct mgsl_struct *info)
8007{
8008 if (netif_queue_stopped(info->netdev))
8009 netif_wake_queue(info->netdev);
8010}
8011
8012/**
8013 * called by device driver when frame received
8014 * pass frame to network layer
8015 *
8016 * info pointer to device instance information
8017 * buf pointer to buffer contianing frame data
8018 * size count of data bytes in buf
8019 */
8020static void hdlcdev_rx(struct mgsl_struct *info, char *buf, int size)
8021{
8022 struct sk_buff *skb = dev_alloc_skb(size);
8023 struct net_device *dev = info->netdev;
8024 struct net_device_stats *stats = hdlc_stats(dev);
8025
8026 if (debug_level >= DEBUG_LEVEL_INFO)
8027 printk("hdlcdev_rx(%s)\n",dev->name);
8028
8029 if (skb == NULL) {
8030 printk(KERN_NOTICE "%s: can't alloc skb, dropping packet\n", dev->name);
8031 stats->rx_dropped++;
8032 return;
8033 }
8034
8035 memcpy(skb_put(skb, size),buf,size);
8036
8037 skb->protocol = hdlc_type_trans(skb, info->netdev);
8038
8039 stats->rx_packets++;
8040 stats->rx_bytes += size;
8041
8042 netif_rx(skb);
8043
8044 info->netdev->last_rx = jiffies;
8045}
8046
8047/**
8048 * called by device driver when adding device instance
8049 * do generic HDLC initialization
8050 *
8051 * info pointer to device instance information
8052 *
8053 * returns 0 if success, otherwise error code
8054 */
8055static int hdlcdev_init(struct mgsl_struct *info)
8056{
8057 int rc;
8058 struct net_device *dev;
8059 hdlc_device *hdlc;
8060
8061 /* allocate and initialize network and HDLC layer objects */
8062
8063 if (!(dev = alloc_hdlcdev(info))) {
8064 printk(KERN_ERR "%s:hdlc device allocation failure\n",__FILE__);
8065 return -ENOMEM;
8066 }
8067
8068 /* for network layer reporting purposes only */
8069 dev->base_addr = info->io_base;
8070 dev->irq = info->irq_level;
8071 dev->dma = info->dma_level;
8072
8073 /* network layer callbacks and settings */
8074 dev->do_ioctl = hdlcdev_ioctl;
8075 dev->open = hdlcdev_open;
8076 dev->stop = hdlcdev_close;
8077 dev->tx_timeout = hdlcdev_tx_timeout;
8078 dev->watchdog_timeo = 10*HZ;
8079 dev->tx_queue_len = 50;
8080
8081 /* generic HDLC layer callbacks and settings */
8082 hdlc = dev_to_hdlc(dev);
8083 hdlc->attach = hdlcdev_attach;
8084 hdlc->xmit = hdlcdev_xmit;
8085
8086 /* register objects with HDLC layer */
8087 if ((rc = register_hdlc_device(dev))) {
8088 printk(KERN_WARNING "%s:unable to register hdlc device\n",__FILE__);
8089 free_netdev(dev);
8090 return rc;
8091 }
8092
8093 info->netdev = dev;
8094 return 0;
8095}
8096
8097/**
8098 * called by device driver when removing device instance
8099 * do generic HDLC cleanup
8100 *
8101 * info pointer to device instance information
8102 */
8103static void hdlcdev_exit(struct mgsl_struct *info)
8104{
8105 unregister_hdlc_device(info->netdev);
8106 free_netdev(info->netdev);
8107 info->netdev = NULL;
8108}
8109
8110#endif /* CONFIG_HDLC */
8111
8112
8113static int __devinit synclink_init_one (struct pci_dev *dev,
8114 const struct pci_device_id *ent)
8115{
8116 struct mgsl_struct *info;
8117
8118 if (pci_enable_device(dev)) {
8119 printk("error enabling pci device %p\n", dev);
8120 return -EIO;
8121 }
8122
8123 if (!(info = mgsl_allocate_device())) {
8124 printk("can't allocate device instance data.\n");
8125 return -EIO;
8126 }
8127
8128 /* Copy user configuration info to device instance data */
8129
8130 info->io_base = pci_resource_start(dev, 2);
8131 info->irq_level = dev->irq;
8132 info->phys_memory_base = pci_resource_start(dev, 3);
8133
8134 /* Because veremap only works on page boundaries we must map
8135 * a larger area than is actually implemented for the LCR
8136 * memory range. We map a full page starting at the page boundary.
8137 */
8138 info->phys_lcr_base = pci_resource_start(dev, 0);
8139 info->lcr_offset = info->phys_lcr_base & (PAGE_SIZE-1);
8140 info->phys_lcr_base &= ~(PAGE_SIZE-1);
8141
8142 info->bus_type = MGSL_BUS_TYPE_PCI;
8143 info->io_addr_size = 8;
Thomas Gleixner0f2ed4c2006-07-01 19:29:33 -07008144 info->irq_flags = IRQF_SHARED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07008145
8146 if (dev->device == 0x0210) {
8147 /* Version 1 PCI9030 based universal PCI adapter */
8148 info->misc_ctrl_value = 0x007c4080;
8149 info->hw_version = 1;
8150 } else {
8151 /* Version 0 PCI9050 based 5V PCI adapter
8152 * A PCI9050 bug prevents reading LCR registers if
8153 * LCR base address bit 7 is set. Maintain shadow
8154 * value so we can write to LCR misc control reg.
8155 */
8156 info->misc_ctrl_value = 0x087e4546;
8157 info->hw_version = 0;
8158 }
8159
8160 mgsl_add_device(info);
8161
8162 return 0;
8163}
8164
8165static void __devexit synclink_remove_one (struct pci_dev *dev)
8166{
8167}
8168