blob: 0b72be43377664e710c5f38d91b968e71feaac3a [file] [log] [blame]
Rajendra Nayakdd708412009-12-08 18:24:54 -07001/*
2 * OMAP44xx Clock Management register bits
3 *
Rajendra Nayak568997c2010-09-27 14:02:55 -06004 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
Rajendra Nayakdd708412009-12-08 18:24:54 -07006 *
7 * Paul Walmsley (paul@pwsan.com)
8 * Rajendra Nayak (rnayak@ti.com)
9 * Benoit Cousson (b-cousson@ti.com)
10 *
11 * This file is automatically generated from the OMAP hardware databases.
12 * We respectfully ask that any modifications to this file be coordinated
13 * with the public linux-omap@vger.kernel.org mailing list and the
14 * authors above to ensure that the autogeneration scripts are kept
15 * up-to-date with the file contents.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
20 */
21
22#ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
23#define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
24
25#include "cm.h"
26
27
Rajendra Nayak568997c2010-09-27 14:02:55 -060028/*
29 * Used by CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP,
30 * CM_TESLA_DYNAMICDEP
31 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070032#define OMAP4430_ABE_DYNDEP_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -060033#define OMAP4430_ABE_DYNDEP_MASK (1 << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -070034
35/*
Rajendra Nayak568997c2010-09-27 14:02:55 -060036 * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
37 * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
38 * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -070039 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070040#define OMAP4430_ABE_STATDEP_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -060041#define OMAP4430_ABE_STATDEP_MASK (1 << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -070042
Rajendra Nayak568997c2010-09-27 14:02:55 -060043/* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070044#define OMAP4430_ALWONCORE_DYNDEP_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -060045#define OMAP4430_ALWONCORE_DYNDEP_MASK (1 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -070046
47/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070048#define OMAP4430_ALWONCORE_STATDEP_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -060049#define OMAP4430_ALWONCORE_STATDEP_MASK (1 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -070050
51/*
Rajendra Nayak568997c2010-09-27 14:02:55 -060052 * Used by CM_AUTOIDLE_DPLL_ABE, CM_AUTOIDLE_DPLL_CORE,
53 * CM_AUTOIDLE_DPLL_CORE_RESTORE, CM_AUTOIDLE_DPLL_DDRPHY,
54 * CM_AUTOIDLE_DPLL_IVA, CM_AUTOIDLE_DPLL_MPU, CM_AUTOIDLE_DPLL_PER,
55 * CM_AUTOIDLE_DPLL_UNIPRO, CM_AUTOIDLE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -070056 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070057#define OMAP4430_AUTO_DPLL_MODE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -060058#define OMAP4430_AUTO_DPLL_MODE_MASK (0x7 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -070059
Rajendra Nayak568997c2010-09-27 14:02:55 -060060/* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070061#define OMAP4430_CEFUSE_DYNDEP_SHIFT 17
Rajendra Nayak568997c2010-09-27 14:02:55 -060062#define OMAP4430_CEFUSE_DYNDEP_MASK (1 << 17)
Rajendra Nayakdd708412009-12-08 18:24:54 -070063
64/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070065#define OMAP4430_CEFUSE_STATDEP_SHIFT 17
Rajendra Nayak568997c2010-09-27 14:02:55 -060066#define OMAP4430_CEFUSE_STATDEP_MASK (1 << 17)
Rajendra Nayakdd708412009-12-08 18:24:54 -070067
68/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070069#define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -060070#define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -070071
72/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070073#define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -060074#define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -070075
76/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070077#define OMAP4430_CLKACTIVITY_ABE_LP_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -060078#define OMAP4430_CLKACTIVITY_ABE_LP_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -070079
80/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070081#define OMAP4430_CLKACTIVITY_ABE_SYSCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -060082#define OMAP4430_CLKACTIVITY_ABE_SYSCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -070083
84/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070085#define OMAP4430_CLKACTIVITY_ABE_X2_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -060086#define OMAP4430_CLKACTIVITY_ABE_X2_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -070087
88/* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070089#define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -060090#define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -070091
92/* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070093#define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -060094#define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -070095
96/* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -070097#define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -060098#define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -070099
100/* Used by CM_CAM_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700101#define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600102#define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_MASK (1 << 9)
103
104/* Used by CM_ALWON_CLKSTCTRL */
105#define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_SHIFT 12
106#define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700107
108/* Used by CM_EMU_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700109#define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600110#define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700111
112/* Used by CM_CEFUSE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700113#define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600114#define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700115
116/* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700117#define OMAP4430_CLKACTIVITY_DLL_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600118#define OMAP4430_CLKACTIVITY_DLL_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700119
120/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700121#define OMAP4430_CLKACTIVITY_DMT10_GFCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600122#define OMAP4430_CLKACTIVITY_DMT10_GFCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700123
124/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700125#define OMAP4430_CLKACTIVITY_DMT11_GFCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600126#define OMAP4430_CLKACTIVITY_DMT11_GFCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700127
128/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700129#define OMAP4430_CLKACTIVITY_DMT2_GFCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600130#define OMAP4430_CLKACTIVITY_DMT2_GFCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700131
132/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700133#define OMAP4430_CLKACTIVITY_DMT3_GFCLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600134#define OMAP4430_CLKACTIVITY_DMT3_GFCLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700135
136/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700137#define OMAP4430_CLKACTIVITY_DMT4_GFCLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -0600138#define OMAP4430_CLKACTIVITY_DMT4_GFCLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700139
140/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700141#define OMAP4430_CLKACTIVITY_DMT9_GFCLK_SHIFT 14
Rajendra Nayak568997c2010-09-27 14:02:55 -0600142#define OMAP4430_CLKACTIVITY_DMT9_GFCLK_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700143
144/* Used by CM_DSS_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700145#define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600146#define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700147
148/* Used by CM_DSS_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700149#define OMAP4430_CLKACTIVITY_DSS_FCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600150#define OMAP4430_CLKACTIVITY_DSS_FCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700151
152/* Used by CM_DUCATI_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700153#define OMAP4430_CLKACTIVITY_DUCATI_GCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600154#define OMAP4430_CLKACTIVITY_DUCATI_GCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700155
156/* Used by CM_EMU_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700157#define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600158#define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700159
160/* Used by CM_CAM_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700161#define OMAP4430_CLKACTIVITY_FDIF_GFCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600162#define OMAP4430_CLKACTIVITY_FDIF_GFCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700163
164/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700165#define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -0600166#define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700167
168/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700169#define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600170#define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700171
172/* Used by CM_DSS_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700173#define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600174#define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700175
176/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700177#define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_SHIFT 20
Rajendra Nayak568997c2010-09-27 14:02:55 -0600178#define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_MASK (1 << 20)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700179
180/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700181#define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_SHIFT 26
Rajendra Nayak568997c2010-09-27 14:02:55 -0600182#define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_MASK (1 << 26)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700183
184/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700185#define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_SHIFT 21
Rajendra Nayak568997c2010-09-27 14:02:55 -0600186#define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_MASK (1 << 21)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700187
188/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700189#define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_SHIFT 27
Rajendra Nayak568997c2010-09-27 14:02:55 -0600190#define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_MASK (1 << 27)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700191
192/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700193#define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -0600194#define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700195
196/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700197#define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600198#define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700199
200/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700201#define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_SHIFT 28
Rajendra Nayak568997c2010-09-27 14:02:55 -0600202#define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_MASK (1 << 28)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700203
204/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700205#define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_SHIFT 29
Rajendra Nayak568997c2010-09-27 14:02:55 -0600206#define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_MASK (1 << 29)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700207
208/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700209#define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600210#define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700211
212/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700213#define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -0600214#define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_MASK (1 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700215
216/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700217#define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_SHIFT 17
Rajendra Nayak568997c2010-09-27 14:02:55 -0600218#define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_MASK (1 << 17)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700219
220/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700221#define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -0600222#define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700223
224/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700225#define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_SHIFT 19
Rajendra Nayak568997c2010-09-27 14:02:55 -0600226#define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_MASK (1 << 19)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700227
228/* Used by CM_CAM_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700229#define OMAP4430_CLKACTIVITY_ISS_GCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600230#define OMAP4430_CLKACTIVITY_ISS_GCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700231
232/* Used by CM_IVAHD_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700233#define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600234#define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700235
Rajendra Nayak568997c2010-09-27 14:02:55 -0600236/* Used by CM_D2D_CLKSTCTRL */
237#define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_SHIFT 10
238#define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700239
240/* Used by CM_L3_1_CLKSTCTRL, CM_L3_1_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700241#define OMAP4430_CLKACTIVITY_L3_1_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600242#define OMAP4430_CLKACTIVITY_L3_1_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700243
244/* Used by CM_L3_2_CLKSTCTRL, CM_L3_2_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700245#define OMAP4430_CLKACTIVITY_L3_2_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600246#define OMAP4430_CLKACTIVITY_L3_2_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700247
248/* Used by CM_D2D_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700249#define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600250#define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700251
252/* Used by CM_SDMA_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700253#define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600254#define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700255
256/* Used by CM_DSS_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700257#define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600258#define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700259
260/* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700261#define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600262#define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700263
264/* Used by CM_GFX_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700265#define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600266#define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700267
268/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700269#define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600270#define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700271
272/* Used by CM_L3INSTR_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700273#define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600274#define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700275
276/* Used by CM_L4SEC_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700277#define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600278#define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700279
280/* Used by CM_ALWON_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700281#define OMAP4430_CLKACTIVITY_L4_AO_ICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600282#define OMAP4430_CLKACTIVITY_L4_AO_ICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700283
284/* Used by CM_CEFUSE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700285#define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600286#define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700287
288/* Used by CM_L4CFG_CLKSTCTRL, CM_L4CFG_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700289#define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600290#define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700291
292/* Used by CM_D2D_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700293#define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600294#define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700295
296/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700297#define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600298#define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700299
300/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700301#define OMAP4430_CLKACTIVITY_L4_PER_GICLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600302#define OMAP4430_CLKACTIVITY_L4_PER_GICLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700303
304/* Used by CM_L4SEC_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700305#define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600306#define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700307
308/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700309#define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600310#define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700311
312/* Used by CM_MPU_CLKSTCTRL, CM_MPU_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700313#define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600314#define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700315
316/* Used by CM1_ABE_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700317#define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600318#define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700319
320/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700321#define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -0600322#define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_MASK (1 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700323
324/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700325#define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_SHIFT 17
Rajendra Nayak568997c2010-09-27 14:02:55 -0600326#define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_MASK (1 << 17)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700327
328/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700329#define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -0600330#define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700331
332/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700333#define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_SHIFT 19
Rajendra Nayak568997c2010-09-27 14:02:55 -0600334#define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_MASK (1 << 19)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700335
336/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700337#define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_SHIFT 25
Rajendra Nayak568997c2010-09-27 14:02:55 -0600338#define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_MASK (1 << 25)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700339
340/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700341#define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_SHIFT 20
Rajendra Nayak568997c2010-09-27 14:02:55 -0600342#define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_MASK (1 << 20)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700343
344/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700345#define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_SHIFT 21
Rajendra Nayak568997c2010-09-27 14:02:55 -0600346#define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_MASK (1 << 21)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700347
348/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700349#define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_SHIFT 22
Rajendra Nayak568997c2010-09-27 14:02:55 -0600350#define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_MASK (1 << 22)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700351
352/* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700353#define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600354#define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700355
356/* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700357#define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600358#define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700359
360/* Used by CM_GFX_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700361#define OMAP4430_CLKACTIVITY_SGX_GFCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600362#define OMAP4430_CLKACTIVITY_SGX_GFCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700363
364/* Used by CM_ALWON_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700365#define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600366#define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700367
368/* Used by CM_ALWON_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700369#define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600370#define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700371
372/* Used by CM_ALWON_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700373#define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -0600374#define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700375
376/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700377#define OMAP4430_CLKACTIVITY_SYS_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600378#define OMAP4430_CLKACTIVITY_SYS_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700379
380/* Used by CM_TESLA_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700381#define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600382#define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700383
384/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700385#define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_SHIFT 22
Rajendra Nayak568997c2010-09-27 14:02:55 -0600386#define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_MASK (1 << 22)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700387
388/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700389#define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_SHIFT 23
Rajendra Nayak568997c2010-09-27 14:02:55 -0600390#define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_MASK (1 << 23)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700391
392/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700393#define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600394#define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_MASK (1 << 24)
395
396/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
397#define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_SHIFT 10
398#define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_MASK (1 << 10)
399
400/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
401#define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_SHIFT 14
402#define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700403
404/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700405#define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -0600406#define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700407
408/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700409#define OMAP4430_CLKACTIVITY_USIM_GFCLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600410#define OMAP4430_CLKACTIVITY_USIM_GFCLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700411
412/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700413#define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_SHIFT 30
Rajendra Nayak568997c2010-09-27 14:02:55 -0600414#define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_MASK (1 << 30)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700415
416/* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700417#define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_SHIFT 25
Rajendra Nayak568997c2010-09-27 14:02:55 -0600418#define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_MASK (1 << 25)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700419
420/* Used by CM_WKUP_CLKSTCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700421#define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600422#define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700423
424/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600425 * Used by CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL,
426 * CM1_ABE_TIMER7_CLKCTRL, CM1_ABE_TIMER8_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
427 * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_MMC6_CLKCTRL, CM_L4PER_DMTIMER10_CLKCTRL,
Rajendra Nayakdd708412009-12-08 18:24:54 -0700428 * CM_L4PER_DMTIMER11_CLKCTRL, CM_L4PER_DMTIMER2_CLKCTRL,
429 * CM_L4PER_DMTIMER3_CLKCTRL, CM_L4PER_DMTIMER4_CLKCTRL,
430 * CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600431 * CM_WKUP_TIMER1_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -0700432 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700433#define OMAP4430_CLKSEL_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600434#define OMAP4430_CLKSEL_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700435
436/*
437 * Renamed from CLKSEL Used by CM_ABE_DSS_SYS_CLKSEL, CM_ABE_PLL_REF_CLKSEL,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600438 * CM_L4_WKUP_CLKSEL, CM_CLKSEL_DUCATI_ISS_ROOT, CM_CLKSEL_USB_60MHZ
Rajendra Nayakdd708412009-12-08 18:24:54 -0700439 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700440#define OMAP4430_CLKSEL_0_0_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600441#define OMAP4430_CLKSEL_0_0_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700442
443/* Renamed from CLKSEL Used by CM_BYPCLK_DPLL_IVA, CM_BYPCLK_DPLL_MPU */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700444#define OMAP4430_CLKSEL_0_1_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600445#define OMAP4430_CLKSEL_0_1_MASK (0x3 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700446
447/* Renamed from CLKSEL Used by CM_L3INIT_HSI_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700448#define OMAP4430_CLKSEL_24_25_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600449#define OMAP4430_CLKSEL_24_25_MASK (0x3 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700450
451/* Used by CM_L3INIT_USB_OTG_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700452#define OMAP4430_CLKSEL_60M_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600453#define OMAP4430_CLKSEL_60M_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700454
455/* Used by CM1_ABE_AESS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700456#define OMAP4430_CLKSEL_AESS_FCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600457#define OMAP4430_CLKSEL_AESS_FCLK_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700458
Rajendra Nayak568997c2010-09-27 14:02:55 -0600459/* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700460#define OMAP4430_CLKSEL_CORE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600461#define OMAP4430_CLKSEL_CORE_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700462
Rajendra Nayak568997c2010-09-27 14:02:55 -0600463/*
464 * Renamed from CLKSEL_CORE Used by CM_SHADOW_FREQ_CONFIG2_RESTORE,
465 * CM_SHADOW_FREQ_CONFIG2
466 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700467#define OMAP4430_CLKSEL_CORE_1_1_SHIFT 1
Rajendra Nayak568997c2010-09-27 14:02:55 -0600468#define OMAP4430_CLKSEL_CORE_1_1_MASK (1 << 1)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700469
470/* Used by CM_WKUP_USIM_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700471#define OMAP4430_CLKSEL_DIV_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600472#define OMAP4430_CLKSEL_DIV_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700473
474/* Used by CM_CAM_FDIF_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700475#define OMAP4430_CLKSEL_FCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600476#define OMAP4430_CLKSEL_FCLK_MASK (0x3 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700477
478/* Used by CM_L4PER_MCBSP4_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700479#define OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT 25
Rajendra Nayak568997c2010-09-27 14:02:55 -0600480#define OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK (1 << 25)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700481
482/*
483 * Renamed from CLKSEL_INTERNAL_SOURCE Used by CM1_ABE_DMIC_CLKCTRL,
484 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
485 * CM1_ABE_MCBSP3_CLKCTRL
486 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700487#define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_SHIFT 26
Rajendra Nayak568997c2010-09-27 14:02:55 -0600488#define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_MASK (0x3 << 26)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700489
Rajendra Nayak568997c2010-09-27 14:02:55 -0600490/* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700491#define OMAP4430_CLKSEL_L3_SHIFT 4
Rajendra Nayak568997c2010-09-27 14:02:55 -0600492#define OMAP4430_CLKSEL_L3_MASK (1 << 4)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700493
Rajendra Nayak568997c2010-09-27 14:02:55 -0600494/*
495 * Renamed from CLKSEL_L3 Used by CM_SHADOW_FREQ_CONFIG2_RESTORE,
496 * CM_SHADOW_FREQ_CONFIG2
497 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700498#define OMAP4430_CLKSEL_L3_SHADOW_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -0600499#define OMAP4430_CLKSEL_L3_SHADOW_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700500
Rajendra Nayak568997c2010-09-27 14:02:55 -0600501/* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700502#define OMAP4430_CLKSEL_L4_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600503#define OMAP4430_CLKSEL_L4_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700504
505/* Used by CM_CLKSEL_ABE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700506#define OMAP4430_CLKSEL_OPP_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600507#define OMAP4430_CLKSEL_OPP_MASK (0x3 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700508
509/* Used by CM_EMU_DEBUGSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700510#define OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT 27
Rajendra Nayak568997c2010-09-27 14:02:55 -0600511#define OMAP4430_CLKSEL_PMD_STM_CLK_MASK (0x7 << 27)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700512
513/* Used by CM_EMU_DEBUGSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700514#define OMAP4430_CLKSEL_PMD_TRACE_CLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600515#define OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK (0x7 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700516
517/* Used by CM_GFX_GFX_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700518#define OMAP4430_CLKSEL_SGX_FCLK_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600519#define OMAP4430_CLKSEL_SGX_FCLK_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700520
521/*
522 * Used by CM1_ABE_DMIC_CLKCTRL, CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL,
523 * CM1_ABE_MCBSP2_CLKCTRL, CM1_ABE_MCBSP3_CLKCTRL
524 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700525#define OMAP4430_CLKSEL_SOURCE_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600526#define OMAP4430_CLKSEL_SOURCE_MASK (0x3 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700527
528/* Renamed from CLKSEL_SOURCE Used by CM_L4PER_MCBSP4_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700529#define OMAP4430_CLKSEL_SOURCE_24_24_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600530#define OMAP4430_CLKSEL_SOURCE_24_24_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700531
532/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700533#define OMAP4430_CLKSEL_UTMI_P1_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600534#define OMAP4430_CLKSEL_UTMI_P1_MASK (1 << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700535
536/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700537#define OMAP4430_CLKSEL_UTMI_P2_SHIFT 25
Rajendra Nayak568997c2010-09-27 14:02:55 -0600538#define OMAP4430_CLKSEL_UTMI_P2_MASK (1 << 25)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700539
540/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600541 * Used by CM1_ABE_CLKSTCTRL, CM_ALWON_CLKSTCTRL, CM_CAM_CLKSTCTRL,
542 * CM_CEFUSE_CLKSTCTRL, CM_D2D_CLKSTCTRL, CM_DSS_CLKSTCTRL,
543 * CM_DUCATI_CLKSTCTRL, CM_EMU_CLKSTCTRL, CM_GFX_CLKSTCTRL, CM_IVAHD_CLKSTCTRL,
544 * CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE, CM_L3INSTR_CLKSTCTRL,
545 * CM_L3_1_CLKSTCTRL, CM_L3_1_CLKSTCTRL_RESTORE, CM_L3_2_CLKSTCTRL,
546 * CM_L3_2_CLKSTCTRL_RESTORE, CM_L4CFG_CLKSTCTRL, CM_L4CFG_CLKSTCTRL_RESTORE,
547 * CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE, CM_L4SEC_CLKSTCTRL,
548 * CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE, CM_MPU_CLKSTCTRL,
549 * CM_MPU_CLKSTCTRL_RESTORE, CM_SDMA_CLKSTCTRL, CM_TESLA_CLKSTCTRL,
550 * CM_WKUP_CLKSTCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -0700551 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700552#define OMAP4430_CLKTRCTRL_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600553#define OMAP4430_CLKTRCTRL_MASK (0x3 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700554
555/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700556#define OMAP4430_CORE_DPLL_EMU_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600557#define OMAP4430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700558
559/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700560#define OMAP4430_CORE_DPLL_EMU_MULT_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600561#define OMAP4430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700562
Rajendra Nayak568997c2010-09-27 14:02:55 -0600563/* Used by REVISION_CM1, REVISION_CM2 */
564#define OMAP4430_CUSTOM_SHIFT 6
565#define OMAP4430_CUSTOM_MASK (0x3 << 6)
566
567/*
568 * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
569 * CM_L4CFG_DYNAMICDEP_RESTORE
570 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700571#define OMAP4430_D2D_DYNDEP_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -0600572#define OMAP4430_D2D_DYNDEP_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700573
574/* Used by CM_MPU_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700575#define OMAP4430_D2D_STATDEP_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -0600576#define OMAP4430_D2D_STATDEP_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700577
578/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600579 * Used by CM_SSC_DELTAMSTEP_DPLL_ABE, CM_SSC_DELTAMSTEP_DPLL_CORE,
580 * CM_SSC_DELTAMSTEP_DPLL_CORE_RESTORE, CM_SSC_DELTAMSTEP_DPLL_DDRPHY,
581 * CM_SSC_DELTAMSTEP_DPLL_IVA, CM_SSC_DELTAMSTEP_DPLL_MPU,
582 * CM_SSC_DELTAMSTEP_DPLL_PER, CM_SSC_DELTAMSTEP_DPLL_UNIPRO,
583 * CM_SSC_DELTAMSTEP_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700584 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700585#define OMAP4430_DELTAMSTEP_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600586#define OMAP4430_DELTAMSTEP_MASK (0xfffff << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700587
Rajendra Nayak568997c2010-09-27 14:02:55 -0600588/* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700589#define OMAP4430_DLL_OVERRIDE_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -0600590#define OMAP4430_DLL_OVERRIDE_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700591
592/* Renamed from DLL_OVERRIDE Used by CM_DLL_CTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700593#define OMAP4430_DLL_OVERRIDE_0_0_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600594#define OMAP4430_DLL_OVERRIDE_0_0_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700595
Rajendra Nayak568997c2010-09-27 14:02:55 -0600596/* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700597#define OMAP4430_DLL_RESET_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -0600598#define OMAP4430_DLL_RESET_MASK (1 << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700599
600/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600601 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
602 * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
603 * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO,
604 * CM_CLKSEL_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700605 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700606#define OMAP4430_DPLL_BYP_CLKSEL_SHIFT 23
Rajendra Nayak568997c2010-09-27 14:02:55 -0600607#define OMAP4430_DPLL_BYP_CLKSEL_MASK (1 << 23)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700608
609/* Used by CM_CLKDCOLDO_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700610#define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600611#define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700612
Rajendra Nayak568997c2010-09-27 14:02:55 -0600613/* Used by CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_CORE_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700614#define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_SHIFT 20
Rajendra Nayak568997c2010-09-27 14:02:55 -0600615#define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_MASK (1 << 20)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700616
617/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600618 * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
619 * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700620 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700621#define OMAP4430_DPLL_CLKOUTHIF_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600622#define OMAP4430_DPLL_CLKOUTHIF_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700623
624/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600625 * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
626 * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700627 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700628#define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600629#define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700630
631/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600632 * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
633 * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700634 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700635#define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600636#define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700637
Rajendra Nayak568997c2010-09-27 14:02:55 -0600638/* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700639#define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600640#define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700641
642/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600643 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
644 * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
645 * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700646 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700647#define OMAP4430_DPLL_CLKOUT_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600648#define OMAP4430_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700649
650/* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700651#define OMAP4430_DPLL_CLKOUT_DIV_0_6_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600652#define OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK (0x7f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700653
654/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600655 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
656 * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
657 * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700658 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700659#define OMAP4430_DPLL_CLKOUT_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600660#define OMAP4430_DPLL_CLKOUT_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700661
662/* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700663#define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_SHIFT 7
Rajendra Nayak568997c2010-09-27 14:02:55 -0600664#define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_MASK (1 << 7)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700665
666/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600667 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
668 * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
669 * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700670 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700671#define OMAP4430_DPLL_CLKOUT_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600672#define OMAP4430_DPLL_CLKOUT_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700673
Rajendra Nayak568997c2010-09-27 14:02:55 -0600674/* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700675#define OMAP4430_DPLL_CORE_DPLL_EN_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600676#define OMAP4430_DPLL_CORE_DPLL_EN_MASK (0x7 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700677
Rajendra Nayak568997c2010-09-27 14:02:55 -0600678/* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700679#define OMAP4430_DPLL_CORE_M2_DIV_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600680#define OMAP4430_DPLL_CORE_M2_DIV_MASK (0x1f << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700681
Rajendra Nayak568997c2010-09-27 14:02:55 -0600682/* Used by CM_SHADOW_FREQ_CONFIG2, CM_SHADOW_FREQ_CONFIG2_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700683#define OMAP4430_DPLL_CORE_M5_DIV_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -0600684#define OMAP4430_DPLL_CORE_M5_DIV_MASK (0x1f << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700685
686/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600687 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
688 * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
689 * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700690 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700691#define OMAP4430_DPLL_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600692#define OMAP4430_DPLL_DIV_MASK (0x7f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700693
694/* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700695#define OMAP4430_DPLL_DIV_0_7_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600696#define OMAP4430_DPLL_DIV_0_7_MASK (0xff << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700697
698/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600699 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
700 * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
701 * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700702 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700703#define OMAP4430_DPLL_DRIFTGUARD_EN_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600704#define OMAP4430_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700705
706/* Renamed from DPLL_DRIFTGUARD_EN Used by CM_CLKMODE_DPLL_UNIPRO */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700707#define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_SHIFT 3
Rajendra Nayak568997c2010-09-27 14:02:55 -0600708#define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_MASK (1 << 3)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700709
710/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600711 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
712 * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
713 * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
714 * CM_CLKMODE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700715 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700716#define OMAP4430_DPLL_EN_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600717#define OMAP4430_DPLL_EN_MASK (0x7 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700718
719/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600720 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
721 * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
722 * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700723 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700724#define OMAP4430_DPLL_LPMODE_EN_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600725#define OMAP4430_DPLL_LPMODE_EN_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700726
727/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600728 * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
729 * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
730 * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700731 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700732#define OMAP4430_DPLL_MULT_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600733#define OMAP4430_DPLL_MULT_MASK (0x7ff << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700734
735/* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700736#define OMAP4430_DPLL_MULT_USB_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600737#define OMAP4430_DPLL_MULT_USB_MASK (0xfff << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700738
739/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600740 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
741 * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
742 * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO
Rajendra Nayakdd708412009-12-08 18:24:54 -0700743 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700744#define OMAP4430_DPLL_REGM4XEN_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -0600745#define OMAP4430_DPLL_REGM4XEN_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700746
747/* Used by CM_CLKSEL_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700748#define OMAP4430_DPLL_SD_DIV_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -0600749#define OMAP4430_DPLL_SD_DIV_MASK (0xff << 24)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700750
751/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600752 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
753 * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
754 * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
755 * CM_CLKMODE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700756 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700757#define OMAP4430_DPLL_SSC_ACK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -0600758#define OMAP4430_DPLL_SSC_ACK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700759
760/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600761 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
762 * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
763 * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
764 * CM_CLKMODE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700765 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700766#define OMAP4430_DPLL_SSC_DOWNSPREAD_SHIFT 14
Rajendra Nayak568997c2010-09-27 14:02:55 -0600767#define OMAP4430_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700768
769/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600770 * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
771 * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
772 * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
773 * CM_CLKMODE_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -0700774 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700775#define OMAP4430_DPLL_SSC_EN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600776#define OMAP4430_DPLL_SSC_EN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700777
778/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600779 * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
780 * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP, CM_L4PER_DYNAMICDEP_RESTORE
781 */
782#define OMAP4430_DSS_DYNDEP_SHIFT 8
783#define OMAP4430_DSS_DYNDEP_MASK (1 << 8)
784
785/*
786 * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
787 * CM_SDMA_STATICDEP_RESTORE
Rajendra Nayakdd708412009-12-08 18:24:54 -0700788 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700789#define OMAP4430_DSS_STATDEP_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600790#define OMAP4430_DSS_STATDEP_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700791
Rajendra Nayak568997c2010-09-27 14:02:55 -0600792/* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700793#define OMAP4430_DUCATI_DYNDEP_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600794#define OMAP4430_DUCATI_DYNDEP_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700795
Rajendra Nayak568997c2010-09-27 14:02:55 -0600796/* Used by CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700797#define OMAP4430_DUCATI_STATDEP_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600798#define OMAP4430_DUCATI_STATDEP_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700799
Rajendra Nayak568997c2010-09-27 14:02:55 -0600800/* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700801#define OMAP4430_FREQ_UPDATE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600802#define OMAP4430_FREQ_UPDATE_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700803
Rajendra Nayak568997c2010-09-27 14:02:55 -0600804/* Used by REVISION_CM1, REVISION_CM2 */
805#define OMAP4430_FUNC_SHIFT 16
806#define OMAP4430_FUNC_MASK (0xfff << 16)
807
808/* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700809#define OMAP4430_GFX_DYNDEP_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600810#define OMAP4430_GFX_DYNDEP_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700811
812/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700813#define OMAP4430_GFX_STATDEP_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -0600814#define OMAP4430_GFX_STATDEP_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700815
Rajendra Nayak568997c2010-09-27 14:02:55 -0600816/* Used by CM_SHADOW_FREQ_CONFIG2, CM_SHADOW_FREQ_CONFIG2_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700817#define OMAP4430_GPMC_FREQ_UPDATE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600818#define OMAP4430_GPMC_FREQ_UPDATE_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700819
820/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600821 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
822 * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700823 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700824#define OMAP4430_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600825#define OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700826
827/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600828 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
829 * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700830 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700831#define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600832#define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700833
834/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600835 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
836 * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700837 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700838#define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600839#define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700840
841/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600842 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
843 * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700844 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700845#define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600846#define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700847
848/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600849 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
850 * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700851 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700852#define OMAP4430_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600853#define OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700854
855/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600856 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
857 * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700858 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700859#define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600860#define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700861
862/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600863 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
864 * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700865 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700866#define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600867#define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700868
869/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600870 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
871 * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700872 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700873#define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600874#define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700875
876/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600877 * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
878 * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700879 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700880#define OMAP4430_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600881#define OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700882
883/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600884 * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
885 * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700886 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700887#define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600888#define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700889
890/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600891 * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
892 * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700893 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700894#define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600895#define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700896
897/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600898 * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
899 * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700900 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700901#define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600902#define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700903
904/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600905 * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
906 * CM_DIV_M7_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700907 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700908#define OMAP4430_HSDIVIDER_CLKOUT4_DIV_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -0600909#define OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK (0x1f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700910
911/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600912 * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
913 * CM_DIV_M7_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700914 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700915#define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_SHIFT 5
Rajendra Nayak568997c2010-09-27 14:02:55 -0600916#define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_MASK (1 << 5)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700917
918/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600919 * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
920 * CM_DIV_M7_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700921 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700922#define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -0600923#define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700924
925/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600926 * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
927 * CM_DIV_M7_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -0700928 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700929#define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -0600930#define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700931
932/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600933 * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
934 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
935 * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
936 * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
937 * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
938 * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
939 * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
940 * CM_CM1_PROFILING_CLKCTRL, CM_CM1_PROFILING_CLKCTRL_RESTORE,
941 * CM_CM2_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL_RESTORE,
942 * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
943 * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
944 * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
945 * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
Rajendra Nayakdd708412009-12-08 18:24:54 -0700946 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
947 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
948 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
949 * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -0600950 * CM_L3INIT_USB_HOST_CLKCTRL_RESTORE, CM_L3INIT_USB_HOST_FS_CLKCTRL,
951 * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
952 * CM_L3INIT_USB_TLL_CLKCTRL_RESTORE, CM_L3INIT_XHPI_CLKCTRL,
953 * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL_RESTORE,
954 * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE,
955 * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL_RESTORE,
956 * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
957 * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
958 * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
959 * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
960 * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
961 * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
962 * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
963 * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
964 * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
965 * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
966 * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE,
967 * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL,
968 * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
969 * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
970 * CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL,
971 * CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL,
972 * CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
973 * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
974 * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
975 * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
976 * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
977 * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
978 * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
979 * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
980 * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
981 * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
982 * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
983 * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
984 * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -0700985 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -0700986#define OMAP4430_IDLEST_SHIFT 16
Rajendra Nayak568997c2010-09-27 14:02:55 -0600987#define OMAP4430_IDLEST_MASK (0x3 << 16)
Rajendra Nayakdd708412009-12-08 18:24:54 -0700988
989/*
Rajendra Nayak568997c2010-09-27 14:02:55 -0600990 * Used by CM_DUCATI_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
991 * CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE
992 */
993#define OMAP4430_ISS_DYNDEP_SHIFT 9
994#define OMAP4430_ISS_DYNDEP_MASK (1 << 9)
995
996/*
997 * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
998 * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -0700999 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001000#define OMAP4430_ISS_STATDEP_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001001#define OMAP4430_ISS_STATDEP_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001002
Rajendra Nayak568997c2010-09-27 14:02:55 -06001003/* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_TESLA_DYNAMICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001004#define OMAP4430_IVAHD_DYNDEP_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -06001005#define OMAP4430_IVAHD_DYNDEP_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001006
1007/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001008 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
1009 * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP,
1010 * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
1011 * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001012 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001013#define OMAP4430_IVAHD_STATDEP_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -06001014#define OMAP4430_IVAHD_STATDEP_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001015
Rajendra Nayak568997c2010-09-27 14:02:55 -06001016/*
1017 * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
1018 * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP, CM_L4PER_DYNAMICDEP_RESTORE
1019 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001020#define OMAP4430_L3INIT_DYNDEP_SHIFT 7
Rajendra Nayak568997c2010-09-27 14:02:55 -06001021#define OMAP4430_L3INIT_DYNDEP_MASK (1 << 7)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001022
1023/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001024 * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
1025 * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE,
Rajendra Nayakdd708412009-12-08 18:24:54 -07001026 * CM_TESLA_STATICDEP
1027 */
Rajendra Nayak568997c2010-09-27 14:02:55 -06001028#define OMAP4430_L3INIT_STATDEP_SHIFT 7
1029#define OMAP4430_L3INIT_STATDEP_MASK (1 << 7)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001030
1031/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001032 * Used by CM_DSS_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
1033 * CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
1034 * CM_L4CFG_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
1035 */
1036#define OMAP4430_L3_1_DYNDEP_SHIFT 5
1037#define OMAP4430_L3_1_DYNDEP_MASK (1 << 5)
1038
1039/*
1040 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
1041 * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
1042 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
1043 * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
1044 */
1045#define OMAP4430_L3_1_STATDEP_SHIFT 5
1046#define OMAP4430_L3_1_STATDEP_MASK (1 << 5)
1047
1048/*
1049 * Used by CM_CAM_DYNAMICDEP, CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE,
1050 * CM_DUCATI_DYNAMICDEP, CM_EMU_DYNAMICDEP, CM_GFX_DYNAMICDEP,
1051 * CM_IVAHD_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_1_DYNAMICDEP,
1052 * CM_L3_1_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
1053 * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4SEC_DYNAMICDEP, CM_SDMA_DYNAMICDEP
1054 */
1055#define OMAP4430_L3_2_DYNDEP_SHIFT 6
1056#define OMAP4430_L3_2_DYNDEP_MASK (1 << 6)
1057
1058/*
1059 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
1060 * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
1061 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
1062 * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
1063 */
1064#define OMAP4430_L3_2_STATDEP_SHIFT 6
1065#define OMAP4430_L3_2_STATDEP_MASK (1 << 6)
1066
1067/* Used by CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE */
1068#define OMAP4430_L4CFG_DYNDEP_SHIFT 12
1069#define OMAP4430_L4CFG_DYNDEP_MASK (1 << 12)
1070
1071/*
1072 * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
1073 * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
1074 * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
1075 */
1076#define OMAP4430_L4CFG_STATDEP_SHIFT 12
1077#define OMAP4430_L4CFG_STATDEP_MASK (1 << 12)
1078
1079/* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
1080#define OMAP4430_L4PER_DYNDEP_SHIFT 13
1081#define OMAP4430_L4PER_DYNDEP_MASK (1 << 13)
1082
1083/*
1084 * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
1085 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
1086 * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001087 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001088#define OMAP4430_L4PER_STATDEP_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -06001089#define OMAP4430_L4PER_STATDEP_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001090
1091/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001092 * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP,
1093 * CM_L4PER_DYNAMICDEP_RESTORE
1094 */
1095#define OMAP4430_L4SEC_DYNDEP_SHIFT 14
1096#define OMAP4430_L4SEC_DYNDEP_MASK (1 << 14)
1097
1098/*
1099 * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
1100 * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE
Rajendra Nayakdd708412009-12-08 18:24:54 -07001101 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001102#define OMAP4430_L4SEC_STATDEP_SHIFT 14
Rajendra Nayak568997c2010-09-27 14:02:55 -06001103#define OMAP4430_L4SEC_STATDEP_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001104
Rajendra Nayak568997c2010-09-27 14:02:55 -06001105/* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001106#define OMAP4430_L4WKUP_DYNDEP_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -06001107#define OMAP4430_L4WKUP_DYNDEP_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001108
1109/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001110 * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
1111 * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001112 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001113#define OMAP4430_L4WKUP_STATDEP_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -06001114#define OMAP4430_L4WKUP_STATDEP_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001115
1116/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001117 * Used by CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE, CM_L3_1_DYNAMICDEP,
1118 * CM_L3_1_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
1119 * CM_L4CFG_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001120 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001121#define OMAP4430_MEMIF_DYNDEP_SHIFT 4
Rajendra Nayak568997c2010-09-27 14:02:55 -06001122#define OMAP4430_MEMIF_DYNDEP_MASK (1 << 4)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001123
1124/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001125 * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
1126 * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
1127 * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
1128 * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001129 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001130#define OMAP4430_MEMIF_STATDEP_SHIFT 4
Rajendra Nayak568997c2010-09-27 14:02:55 -06001131#define OMAP4430_MEMIF_STATDEP_MASK (1 << 4)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001132
1133/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001134 * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
1135 * CM_SSC_MODFREQDIV_DPLL_CORE_RESTORE, CM_SSC_MODFREQDIV_DPLL_DDRPHY,
1136 * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
1137 * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO,
1138 * CM_SSC_MODFREQDIV_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -07001139 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001140#define OMAP4430_MODFREQDIV_EXPONENT_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001141#define OMAP4430_MODFREQDIV_EXPONENT_MASK (0x7 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001142
1143/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001144 * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
1145 * CM_SSC_MODFREQDIV_DPLL_CORE_RESTORE, CM_SSC_MODFREQDIV_DPLL_DDRPHY,
1146 * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
1147 * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO,
1148 * CM_SSC_MODFREQDIV_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -07001149 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001150#define OMAP4430_MODFREQDIV_MANTISSA_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001151#define OMAP4430_MODFREQDIV_MANTISSA_MASK (0x7f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001152
1153/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001154 * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
1155 * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
1156 * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
1157 * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
1158 * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
1159 * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
1160 * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
1161 * CM_CM1_PROFILING_CLKCTRL, CM_CM1_PROFILING_CLKCTRL_RESTORE,
1162 * CM_CM2_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL_RESTORE,
1163 * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
1164 * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
1165 * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
1166 * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
Rajendra Nayakdd708412009-12-08 18:24:54 -07001167 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
1168 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
1169 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
1170 * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -06001171 * CM_L3INIT_USB_HOST_CLKCTRL_RESTORE, CM_L3INIT_USB_HOST_FS_CLKCTRL,
1172 * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
1173 * CM_L3INIT_USB_TLL_CLKCTRL_RESTORE, CM_L3INIT_XHPI_CLKCTRL,
1174 * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL_RESTORE,
1175 * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE,
1176 * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL_RESTORE,
1177 * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
1178 * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
1179 * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
1180 * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
1181 * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
1182 * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
1183 * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
1184 * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
1185 * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
1186 * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
1187 * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE,
1188 * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL,
1189 * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
1190 * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
1191 * CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL,
1192 * CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL,
1193 * CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
1194 * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
1195 * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
1196 * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
1197 * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
1198 * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
1199 * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
1200 * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
1201 * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
1202 * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
1203 * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
1204 * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
1205 * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -07001206 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001207#define OMAP4430_MODULEMODE_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001208#define OMAP4430_MODULEMODE_MASK (0x3 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001209
1210/* Used by CM_DSS_DSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001211#define OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001212#define OMAP4430_OPTFCLKEN_48MHZ_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001213
1214/* Used by CM_WKUP_BANDGAP_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001215#define OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001216#define OMAP4430_OPTFCLKEN_BGAP_32K_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001217
Rajendra Nayak568997c2010-09-27 14:02:55 -06001218/* Used by CM_ALWON_USBPHY_CLKCTRL */
1219#define OMAP4430_OPTFCLKEN_CLK32K_SHIFT 8
1220#define OMAP4430_OPTFCLKEN_CLK32K_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001221
1222/* Used by CM_CAM_ISS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001223#define OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001224#define OMAP4430_OPTFCLKEN_CTRLCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001225
1226/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001227 * Used by CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
1228 * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
1229 * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
1230 * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
1231 * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE, CM_WKUP_GPIO1_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -07001232 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001233#define OMAP4430_OPTFCLKEN_DBCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001234#define OMAP4430_OPTFCLKEN_DBCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001235
1236/* Used by CM_MEMIF_DLL_CLKCTRL, CM_MEMIF_DLL_H_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001237#define OMAP4430_OPTFCLKEN_DLL_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001238#define OMAP4430_OPTFCLKEN_DLL_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001239
1240/* Used by CM_DSS_DSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001241#define OMAP4430_OPTFCLKEN_DSSCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001242#define OMAP4430_OPTFCLKEN_DSSCLK_MASK (1 << 8)
1243
1244/* Used by CM_WKUP_USIM_CLKCTRL */
1245#define OMAP4430_OPTFCLKEN_FCLK_SHIFT 8
1246#define OMAP4430_OPTFCLKEN_FCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001247
1248/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001249#define OMAP4430_OPTFCLKEN_FCLK0_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001250#define OMAP4430_OPTFCLKEN_FCLK0_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001251
1252/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001253#define OMAP4430_OPTFCLKEN_FCLK1_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001254#define OMAP4430_OPTFCLKEN_FCLK1_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001255
1256/* Used by CM1_ABE_SLIMBUS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001257#define OMAP4430_OPTFCLKEN_FCLK2_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001258#define OMAP4430_OPTFCLKEN_FCLK2_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001259
1260/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001261#define OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT 15
Rajendra Nayak568997c2010-09-27 14:02:55 -06001262#define OMAP4430_OPTFCLKEN_FUNC48MCLK_MASK (1 << 15)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001263
1264/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001265#define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
Rajendra Nayak568997c2010-09-27 14:02:55 -06001266#define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_MASK (1 << 13)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001267
1268/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001269#define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
Rajendra Nayak568997c2010-09-27 14:02:55 -06001270#define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_MASK (1 << 14)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001271
1272/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001273#define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001274#define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001275
1276/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001277#define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
Rajendra Nayak568997c2010-09-27 14:02:55 -06001278#define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_MASK (1 << 12)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001279
1280/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001281#define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001282#define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001283
1284/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001285#define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001286#define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001287
1288/* Used by CM_L3INIT_USBPHYOCP2SCP_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001289#define OMAP4430_OPTFCLKEN_PHY_48M_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001290#define OMAP4430_OPTFCLKEN_PHY_48M_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001291
1292/* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001293#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001294#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001295
1296/* Renamed from OPTFCLKEN_SLIMBUS_CLK Used by CM1_ABE_SLIMBUS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001297#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001298#define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001299
1300/* Used by CM_DSS_DSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001301#define OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001302#define OMAP4430_OPTFCLKEN_SYS_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001303
1304/* Used by CM_DSS_DSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001305#define OMAP4430_OPTFCLKEN_TV_CLK_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001306#define OMAP4430_OPTFCLKEN_TV_CLK_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001307
1308/* Used by CM_L3INIT_UNIPRO1_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001309#define OMAP4430_OPTFCLKEN_TXPHYCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001310#define OMAP4430_OPTFCLKEN_TXPHYCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001311
1312/* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001313#define OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001314#define OMAP4430_OPTFCLKEN_USB_CH0_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001315
1316/* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001317#define OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001318#define OMAP4430_OPTFCLKEN_USB_CH1_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001319
1320/* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001321#define OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001322#define OMAP4430_OPTFCLKEN_USB_CH2_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001323
1324/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001325#define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001326#define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001327
1328/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001329#define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001330#define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001331
1332/* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001333#define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001334#define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001335
1336/* Used by CM_L3INIT_USB_OTG_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001337#define OMAP4430_OPTFCLKEN_XCLK_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001338#define OMAP4430_OPTFCLKEN_XCLK_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001339
Rajendra Nayak568997c2010-09-27 14:02:55 -06001340/* Used by CM_EMU_OVERRIDE_DPLL_CORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001341#define OMAP4430_OVERRIDE_ENABLE_SHIFT 19
Rajendra Nayak568997c2010-09-27 14:02:55 -06001342#define OMAP4430_OVERRIDE_ENABLE_MASK (1 << 19)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001343
1344/* Used by CM_CLKSEL_ABE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001345#define OMAP4430_PAD_CLKS_GATE_SHIFT 8
Rajendra Nayak568997c2010-09-27 14:02:55 -06001346#define OMAP4430_PAD_CLKS_GATE_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001347
1348/* Used by CM_CORE_DVFS_CURRENT, CM_IVA_DVFS_CURRENT */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001349#define OMAP4430_PERF_CURRENT_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001350#define OMAP4430_PERF_CURRENT_MASK (0xff << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001351
1352/*
1353 * Used by CM_CORE_DVFS_PERF1, CM_CORE_DVFS_PERF2, CM_CORE_DVFS_PERF3,
1354 * CM_CORE_DVFS_PERF4, CM_IVA_DVFS_PERF_ABE, CM_IVA_DVFS_PERF_IVAHD,
1355 * CM_IVA_DVFS_PERF_TESLA
1356 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001357#define OMAP4430_PERF_REQ_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001358#define OMAP4430_PERF_REQ_MASK (0xff << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001359
1360/* Used by CM_RESTORE_ST */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001361#define OMAP4430_PHASE1_COMPLETED_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001362#define OMAP4430_PHASE1_COMPLETED_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001363
1364/* Used by CM_RESTORE_ST */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001365#define OMAP4430_PHASE2A_COMPLETED_SHIFT 1
Rajendra Nayak568997c2010-09-27 14:02:55 -06001366#define OMAP4430_PHASE2A_COMPLETED_MASK (1 << 1)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001367
1368/* Used by CM_RESTORE_ST */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001369#define OMAP4430_PHASE2B_COMPLETED_SHIFT 2
Rajendra Nayak568997c2010-09-27 14:02:55 -06001370#define OMAP4430_PHASE2B_COMPLETED_MASK (1 << 2)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001371
1372/* Used by CM_EMU_DEBUGSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001373#define OMAP4430_PMD_STM_MUX_CTRL_SHIFT 20
Rajendra Nayak568997c2010-09-27 14:02:55 -06001374#define OMAP4430_PMD_STM_MUX_CTRL_MASK (0x3 << 20)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001375
1376/* Used by CM_EMU_DEBUGSS_CLKCTRL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001377#define OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT 22
Rajendra Nayak568997c2010-09-27 14:02:55 -06001378#define OMAP4430_PMD_TRACE_MUX_CTRL_MASK (0x3 << 22)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001379
Rajendra Nayak568997c2010-09-27 14:02:55 -06001380/* Used by CM_DYN_DEP_PRESCAL, CM_DYN_DEP_PRESCAL_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001381#define OMAP4430_PRESCAL_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001382#define OMAP4430_PRESCAL_MASK (0x3f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001383
Rajendra Nayak568997c2010-09-27 14:02:55 -06001384/* Used by REVISION_CM1, REVISION_CM2 */
1385#define OMAP4430_R_RTL_SHIFT 11
1386#define OMAP4430_R_RTL_MASK (0x1f << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001387
1388/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001389 * Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE,
1390 * CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE
Rajendra Nayakdd708412009-12-08 18:24:54 -07001391 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001392#define OMAP4430_SAR_MODE_SHIFT 4
Rajendra Nayak568997c2010-09-27 14:02:55 -06001393#define OMAP4430_SAR_MODE_MASK (1 << 4)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001394
1395/* Used by CM_SCALE_FCLK */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001396#define OMAP4430_SCALE_FCLK_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001397#define OMAP4430_SCALE_FCLK_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001398
Rajendra Nayak568997c2010-09-27 14:02:55 -06001399/* Used by REVISION_CM1, REVISION_CM2 */
1400#define OMAP4430_SCHEME_SHIFT 30
1401#define OMAP4430_SCHEME_MASK (0x3 << 30)
1402
1403/* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001404#define OMAP4430_SDMA_DYNDEP_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001405#define OMAP4430_SDMA_DYNDEP_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001406
1407/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001408#define OMAP4430_SDMA_STATDEP_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001409#define OMAP4430_SDMA_STATDEP_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001410
1411/* Used by CM_CLKSEL_ABE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001412#define OMAP4430_SLIMBUS_CLK_GATE_SHIFT 10
Rajendra Nayak568997c2010-09-27 14:02:55 -06001413#define OMAP4430_SLIMBUS_CLK_GATE_MASK (1 << 10)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001414
1415/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001416 * Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
1417 * CM_D2D_SAD2D_CLKCTRL, CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL,
1418 * CM_DUCATI_DUCATI_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL,
1419 * CM_IVAHD_IVAHD_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
Rajendra Nayakdd708412009-12-08 18:24:54 -07001420 * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
1421 * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
1422 * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
Rajendra Nayak568997c2010-09-27 14:02:55 -06001423 * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE,
1424 * CM_L3INIT_USB_HOST_FS_CLKCTRL, CM_L3INIT_USB_OTG_CLKCTRL,
1425 * CM_L3INIT_XHPI_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_MPU_MPU_CLKCTRL,
1426 * CM_SDMA_SDMA_CLKCTRL, CM_TESLA_TESLA_CLKCTRL
Rajendra Nayakdd708412009-12-08 18:24:54 -07001427 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001428#define OMAP4430_STBYST_SHIFT 18
Rajendra Nayak568997c2010-09-27 14:02:55 -06001429#define OMAP4430_STBYST_MASK (1 << 18)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001430
1431/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001432 * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
1433 * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
1434 * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -07001435 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001436#define OMAP4430_ST_DPLL_CLK_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001437#define OMAP4430_ST_DPLL_CLK_MASK (1 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001438
1439/* Used by CM_CLKDCOLDO_DPLL_USB */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001440#define OMAP4430_ST_DPLL_CLKDCOLDO_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001441#define OMAP4430_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001442
1443/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001444 * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
1445 * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
1446 * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
Rajendra Nayakdd708412009-12-08 18:24:54 -07001447 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001448#define OMAP4430_ST_DPLL_CLKOUT_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001449#define OMAP4430_ST_DPLL_CLKOUT_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001450
1451/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001452 * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
1453 * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -07001454 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001455#define OMAP4430_ST_DPLL_CLKOUTHIF_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001456#define OMAP4430_ST_DPLL_CLKOUTHIF_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001457
Rajendra Nayak568997c2010-09-27 14:02:55 -06001458/* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001459#define OMAP4430_ST_DPLL_CLKOUTX2_SHIFT 11
Rajendra Nayak568997c2010-09-27 14:02:55 -06001460#define OMAP4430_ST_DPLL_CLKOUTX2_MASK (1 << 11)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001461
1462/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001463 * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
1464 * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -07001465 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001466#define OMAP4430_ST_HSDIVIDER_CLKOUT1_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001467#define OMAP4430_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001468
1469/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001470 * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
1471 * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -07001472 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001473#define OMAP4430_ST_HSDIVIDER_CLKOUT2_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001474#define OMAP4430_ST_HSDIVIDER_CLKOUT2_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001475
1476/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001477 * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
1478 * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -07001479 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001480#define OMAP4430_ST_HSDIVIDER_CLKOUT3_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001481#define OMAP4430_ST_HSDIVIDER_CLKOUT3_MASK (1 << 9)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001482
1483/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001484 * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
1485 * CM_DIV_M7_DPLL_PER
Rajendra Nayakdd708412009-12-08 18:24:54 -07001486 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001487#define OMAP4430_ST_HSDIVIDER_CLKOUT4_SHIFT 9
Rajendra Nayak568997c2010-09-27 14:02:55 -06001488#define OMAP4430_ST_HSDIVIDER_CLKOUT4_MASK (1 << 9)
1489
1490/*
1491 * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
1492 * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
1493 * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
1494 */
1495#define OMAP4430_ST_MN_BYPASS_SHIFT 8
1496#define OMAP4430_ST_MN_BYPASS_MASK (1 << 8)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001497
1498/* Used by CM_SYS_CLKSEL */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001499#define OMAP4430_SYS_CLKSEL_SHIFT 0
Rajendra Nayak568997c2010-09-27 14:02:55 -06001500#define OMAP4430_SYS_CLKSEL_MASK (0x7 << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001501
Rajendra Nayak568997c2010-09-27 14:02:55 -06001502/* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001503#define OMAP4430_TESLA_DYNDEP_SHIFT 1
Rajendra Nayak568997c2010-09-27 14:02:55 -06001504#define OMAP4430_TESLA_DYNDEP_MASK (1 << 1)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001505
1506/* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001507#define OMAP4430_TESLA_STATDEP_SHIFT 1
Rajendra Nayak568997c2010-09-27 14:02:55 -06001508#define OMAP4430_TESLA_STATDEP_MASK (1 << 1)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001509
1510/*
Rajendra Nayak568997c2010-09-27 14:02:55 -06001511 * Used by CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE, CM_DUCATI_DYNAMICDEP,
1512 * CM_EMU_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE,
1513 * CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
1514 * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP,
1515 * CM_L4PER_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
Rajendra Nayakdd708412009-12-08 18:24:54 -07001516 */
Rajendra Nayak56ef28a2010-01-26 20:13:12 -07001517#define OMAP4430_WINDOWSIZE_SHIFT 24
Rajendra Nayak568997c2010-09-27 14:02:55 -06001518#define OMAP4430_WINDOWSIZE_MASK (0xf << 24)
1519
1520/* Used by REVISION_CM1, REVISION_CM2 */
1521#define OMAP4430_X_MAJOR_SHIFT 8
1522#define OMAP4430_X_MAJOR_MASK (0x7 << 8)
1523
1524/* Used by REVISION_CM1, REVISION_CM2 */
1525#define OMAP4430_Y_MINOR_SHIFT 0
1526#define OMAP4430_Y_MINOR_MASK (0x3f << 0)
Rajendra Nayakdd708412009-12-08 18:24:54 -07001527#endif