blob: bb12586cd7cdfb05b0ac1e909a37a15d5bdc985e [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001#ifndef B43_H_
2#define B43_H_
3
4#include <linux/kernel.h>
5#include <linux/spinlock.h>
6#include <linux/interrupt.h>
7#include <linux/hw_random.h>
Rafał Miłecki3c65ab62011-06-02 09:56:04 +02008#include <linux/bcma/bcma.h>
Michael Buesche4d6b792007-09-18 15:39:42 -04009#include <linux/ssb/ssb.h>
Larry Finger5e20a4b2012-12-20 15:55:01 -060010#include <linux/completion.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040011#include <net/mac80211.h>
12
13#include "debugfs.h"
14#include "leds.h"
Michael Buesch8e9f7522007-09-27 21:35:34 +020015#include "rfkill.h"
Rafał Miłecki482f0532011-05-18 02:06:36 +020016#include "bus.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040017#include "lo.h"
Michael Bueschef1a6282008-08-27 18:53:02 +020018#include "phy_common.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040019
Michael Buesch26bc7832008-02-09 00:18:35 +010020
Michael Buesche4d6b792007-09-18 15:39:42 -040021#ifdef CONFIG_B43_DEBUG
22# define B43_DEBUG 1
23#else
24# define B43_DEBUG 0
25#endif
26
Michael Buesche4d6b792007-09-18 15:39:42 -040027/* MMIO offsets */
28#define B43_MMIO_DMA0_REASON 0x20
29#define B43_MMIO_DMA0_IRQ_MASK 0x24
30#define B43_MMIO_DMA1_REASON 0x28
31#define B43_MMIO_DMA1_IRQ_MASK 0x2C
32#define B43_MMIO_DMA2_REASON 0x30
33#define B43_MMIO_DMA2_IRQ_MASK 0x34
34#define B43_MMIO_DMA3_REASON 0x38
35#define B43_MMIO_DMA3_IRQ_MASK 0x3C
36#define B43_MMIO_DMA4_REASON 0x40
37#define B43_MMIO_DMA4_IRQ_MASK 0x44
38#define B43_MMIO_DMA5_REASON 0x48
39#define B43_MMIO_DMA5_IRQ_MASK 0x4C
Michael Bueschaa6c7ae2007-12-26 16:26:36 +010040#define B43_MMIO_MACCTL 0x120 /* MAC control */
41#define B43_MMIO_MACCMD 0x124 /* MAC command */
Michael Buesche4d6b792007-09-18 15:39:42 -040042#define B43_MMIO_GEN_IRQ_REASON 0x128
43#define B43_MMIO_GEN_IRQ_MASK 0x12C
44#define B43_MMIO_RAM_CONTROL 0x130
45#define B43_MMIO_RAM_DATA 0x134
46#define B43_MMIO_PS_STATUS 0x140
47#define B43_MMIO_RADIO_HWENABLED_HI 0x158
Hauke Mehrtens5eb36452014-09-14 23:09:08 +020048#define B43_MMIO_MAC_HW_CAP 0x15C /* MAC capabilities (corerev >= 13) */
Michael Buesche4d6b792007-09-18 15:39:42 -040049#define B43_MMIO_SHM_CONTROL 0x160
50#define B43_MMIO_SHM_DATA 0x164
51#define B43_MMIO_SHM_DATA_UNALIGNED 0x166
52#define B43_MMIO_XMITSTAT_0 0x170
53#define B43_MMIO_XMITSTAT_1 0x174
54#define B43_MMIO_REV3PLUS_TSF_LOW 0x180 /* core rev >= 3 only */
55#define B43_MMIO_REV3PLUS_TSF_HIGH 0x184 /* core rev >= 3 only */
Michael Bueschf3dd3fc2007-12-22 21:56:30 +010056#define B43_MMIO_TSF_CFP_REP 0x188
57#define B43_MMIO_TSF_CFP_START 0x18C
58#define B43_MMIO_TSF_CFP_MAXDUR 0x190
Michael Buesche4d6b792007-09-18 15:39:42 -040059
60/* 32-bit DMA */
61#define B43_MMIO_DMA32_BASE0 0x200
62#define B43_MMIO_DMA32_BASE1 0x220
63#define B43_MMIO_DMA32_BASE2 0x240
64#define B43_MMIO_DMA32_BASE3 0x260
65#define B43_MMIO_DMA32_BASE4 0x280
66#define B43_MMIO_DMA32_BASE5 0x2A0
67/* 64-bit DMA */
68#define B43_MMIO_DMA64_BASE0 0x200
69#define B43_MMIO_DMA64_BASE1 0x240
70#define B43_MMIO_DMA64_BASE2 0x280
71#define B43_MMIO_DMA64_BASE3 0x2C0
72#define B43_MMIO_DMA64_BASE4 0x300
73#define B43_MMIO_DMA64_BASE5 0x340
Michael Buesche4d6b792007-09-18 15:39:42 -040074
Michael Buesch5100d5a2008-03-29 21:01:16 +010075/* PIO on core rev < 11 */
76#define B43_MMIO_PIO_BASE0 0x300
77#define B43_MMIO_PIO_BASE1 0x310
78#define B43_MMIO_PIO_BASE2 0x320
79#define B43_MMIO_PIO_BASE3 0x330
80#define B43_MMIO_PIO_BASE4 0x340
81#define B43_MMIO_PIO_BASE5 0x350
82#define B43_MMIO_PIO_BASE6 0x360
83#define B43_MMIO_PIO_BASE7 0x370
84/* PIO on core rev >= 11 */
85#define B43_MMIO_PIO11_BASE0 0x200
86#define B43_MMIO_PIO11_BASE1 0x240
87#define B43_MMIO_PIO11_BASE2 0x280
88#define B43_MMIO_PIO11_BASE3 0x2C0
89#define B43_MMIO_PIO11_BASE4 0x300
90#define B43_MMIO_PIO11_BASE5 0x340
91
Rafał Miłecki443c1a22011-06-13 16:20:05 +020092#define B43_MMIO_RADIO24_CONTROL 0x3D8 /* core rev >= 24 only */
93#define B43_MMIO_RADIO24_DATA 0x3DA /* core rev >= 24 only */
Michael Buesche4d6b792007-09-18 15:39:42 -040094#define B43_MMIO_PHY_VER 0x3E0
95#define B43_MMIO_PHY_RADIO 0x3E2
96#define B43_MMIO_PHY0 0x3E6
97#define B43_MMIO_ANTENNA 0x3E8
98#define B43_MMIO_CHANNEL 0x3F0
99#define B43_MMIO_CHANNEL_EXT 0x3F4
100#define B43_MMIO_RADIO_CONTROL 0x3F6
101#define B43_MMIO_RADIO_DATA_HIGH 0x3F8
102#define B43_MMIO_RADIO_DATA_LOW 0x3FA
103#define B43_MMIO_PHY_CONTROL 0x3FC
104#define B43_MMIO_PHY_DATA 0x3FE
105#define B43_MMIO_MACFILTER_CONTROL 0x420
106#define B43_MMIO_MACFILTER_DATA 0x422
107#define B43_MMIO_RCMTA_COUNT 0x43C
Rafał Miłecki97344852010-02-27 13:03:32 +0100108#define B43_MMIO_PSM_PHY_HDR 0x492
Michael Buesche4d6b792007-09-18 15:39:42 -0400109#define B43_MMIO_RADIO_HWENABLED_LO 0x49A
110#define B43_MMIO_GPIO_CONTROL 0x49C
111#define B43_MMIO_GPIO_MASK 0x49E
Rafał Miłecki7955d872011-09-21 21:44:13 +0200112#define B43_MMIO_TXE0_CTL 0x500
113#define B43_MMIO_TXE0_AUX 0x502
114#define B43_MMIO_TXE0_TS_LOC 0x504
115#define B43_MMIO_TXE0_TIME_OUT 0x506
116#define B43_MMIO_TXE0_WM_0 0x508
117#define B43_MMIO_TXE0_WM_1 0x50A
118#define B43_MMIO_TXE0_PHYCTL 0x50C
119#define B43_MMIO_TXE0_STATUS 0x50E
120#define B43_MMIO_TXE0_MMPLCP0 0x510
121#define B43_MMIO_TXE0_MMPLCP1 0x512
122#define B43_MMIO_TXE0_PHYCTL1 0x514
123#define B43_MMIO_XMTFIFODEF 0x520
124#define B43_MMIO_XMTFIFO_FRAME_CNT 0x522 /* core rev>= 16 only */
125#define B43_MMIO_XMTFIFO_BYTE_CNT 0x524 /* core rev>= 16 only */
126#define B43_MMIO_XMTFIFO_HEAD 0x526 /* core rev>= 16 only */
127#define B43_MMIO_XMTFIFO_RD_PTR 0x528 /* core rev>= 16 only */
128#define B43_MMIO_XMTFIFO_WR_PTR 0x52A /* core rev>= 16 only */
129#define B43_MMIO_XMTFIFODEF1 0x52C /* core rev>= 16 only */
130#define B43_MMIO_XMTFIFOCMD 0x540
131#define B43_MMIO_XMTFIFOFLUSH 0x542
132#define B43_MMIO_XMTFIFOTHRESH 0x544
133#define B43_MMIO_XMTFIFORDY 0x546
134#define B43_MMIO_XMTFIFOPRIRDY 0x548
135#define B43_MMIO_XMTFIFORQPRI 0x54A
136#define B43_MMIO_XMTTPLATETXPTR 0x54C
137#define B43_MMIO_XMTTPLATEPTR 0x550
138#define B43_MMIO_SMPL_CLCT_STRPTR 0x552 /* core rev>= 22 only */
139#define B43_MMIO_SMPL_CLCT_STPPTR 0x554 /* core rev>= 22 only */
140#define B43_MMIO_SMPL_CLCT_CURPTR 0x556 /* core rev>= 22 only */
141#define B43_MMIO_XMTTPLATEDATALO 0x560
142#define B43_MMIO_XMTTPLATEDATAHI 0x562
143#define B43_MMIO_XMTSEL 0x568
144#define B43_MMIO_XMTTXCNT 0x56A
145#define B43_MMIO_XMTTXSHMADDR 0x56C
Michael Bueschf3dd3fc2007-12-22 21:56:30 +0100146#define B43_MMIO_TSF_CFP_START_LOW 0x604
147#define B43_MMIO_TSF_CFP_START_HIGH 0x606
Michael Bueschd59f7202008-04-03 18:56:19 +0200148#define B43_MMIO_TSF_CFP_PRETBTT 0x612
Rafał Miłecki0b4ff452011-08-31 23:36:16 +0200149#define B43_MMIO_TSF_CLK_FRAC_LOW 0x62E
150#define B43_MMIO_TSF_CLK_FRAC_HIGH 0x630
Michael Buesche4d6b792007-09-18 15:39:42 -0400151#define B43_MMIO_TSF_0 0x632 /* core rev < 3 only */
152#define B43_MMIO_TSF_1 0x634 /* core rev < 3 only */
153#define B43_MMIO_TSF_2 0x636 /* core rev < 3 only */
154#define B43_MMIO_TSF_3 0x638 /* core rev < 3 only */
155#define B43_MMIO_RNG 0x65A
Larry Fingerb6c3f5b2010-02-02 10:08:19 -0600156#define B43_MMIO_IFSSLOT 0x684 /* Interframe slot time */
Rafał Miłecki7955d872011-09-21 21:44:13 +0200157#define B43_MMIO_IFSCTL 0x688 /* Interframe space control */
158#define B43_MMIO_IFSSTAT 0x690
159#define B43_MMIO_IFSMEDBUSYCTL 0x692
160#define B43_MMIO_IFTXDUR 0x694
Michael Buesche6f5b932008-03-05 21:18:49 +0100161#define B43_MMIO_IFSCTL_USE_EDCF 0x0004
Michael Buesche4d6b792007-09-18 15:39:42 -0400162#define B43_MMIO_POWERUP_DELAY 0x6A8
Michael Bueschce1a9ee2009-02-04 19:55:22 +0100163#define B43_MMIO_BTCOEX_CTL 0x6B4 /* Bluetooth Coexistence Control */
164#define B43_MMIO_BTCOEX_STAT 0x6B6 /* Bluetooth Coexistence Status */
165#define B43_MMIO_BTCOEX_TXCTL 0x6B8 /* Bluetooth Coexistence Transmit Control */
Rafał Miłecki7955d872011-09-21 21:44:13 +0200166#define B43_MMIO_WEPCTL 0x7C0
Michael Buesche4d6b792007-09-18 15:39:42 -0400167
168/* SPROM boardflags_lo values */
169#define B43_BFL_BTCOEXIST 0x0001 /* implements Bluetooth coexistance */
170#define B43_BFL_PACTRL 0x0002 /* GPIO 9 controlling the PA */
171#define B43_BFL_AIRLINEMODE 0x0004 /* implements GPIO 13 radio disable indication */
172#define B43_BFL_RSSI 0x0008 /* software calculates nrssi slope. */
173#define B43_BFL_ENETSPI 0x0010 /* has ephy roboswitch spi */
174#define B43_BFL_XTAL_NOSLOW 0x0020 /* no slow clock available */
175#define B43_BFL_CCKHIPWR 0x0040 /* can do high power CCK transmission */
176#define B43_BFL_ENETADM 0x0080 /* has ADMtek switch */
177#define B43_BFL_ENETVLAN 0x0100 /* can do vlan */
178#define B43_BFL_AFTERBURNER 0x0200 /* supports Afterburner mode */
179#define B43_BFL_NOPCI 0x0400 /* leaves PCI floating */
180#define B43_BFL_FEM 0x0800 /* supports the Front End Module */
181#define B43_BFL_EXTLNA 0x1000 /* has an external LNA */
182#define B43_BFL_HGPA 0x2000 /* had high gain PA */
183#define B43_BFL_BTCMOD 0x4000 /* BFL_BTCOEXIST is given in alternate GPIOs */
184#define B43_BFL_ALTIQ 0x8000 /* alternate I/Q settings */
185
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200186/* SPROM boardflags_hi values */
187#define B43_BFH_NOPA 0x0001 /* has no PA */
188#define B43_BFH_RSSIINV 0x0002 /* RSSI uses positive slope (not TSSI) */
189#define B43_BFH_PAREF 0x0004 /* uses the PARef LDO */
190#define B43_BFH_3TSWITCH 0x0008 /* uses a triple throw switch shared
191 * with bluetooth */
192#define B43_BFH_PHASESHIFT 0x0010 /* can support phase shifter */
193#define B43_BFH_BUCKBOOST 0x0020 /* has buck/booster */
194#define B43_BFH_FEM_BT 0x0040 /* has FEM and switch to share antenna
195 * with bluetooth */
Rafał Miłeckicc96add2011-12-22 00:47:16 +0100196#define B43_BFH_NOCBUCK 0x0080
197#define B43_BFH_PALDO 0x0200
198#define B43_BFH_EXTLNA_5GHZ 0x1000 /* has an external LNA (5GHz mode) */
Gábor Stefanik738f0f42009-08-03 01:28:12 +0200199
Rafał Miłecki7e6da2b2010-10-22 17:43:47 +0200200/* SPROM boardflags2_lo values */
201#define B43_BFL2_RXBB_INT_REG_DIS 0x0001 /* external RX BB regulator present */
202#define B43_BFL2_APLL_WAR 0x0002 /* alternative A-band PLL settings implemented */
203#define B43_BFL2_TXPWRCTRL_EN 0x0004 /* permits enabling TX Power Control */
204#define B43_BFL2_2X4_DIV 0x0008 /* 2x4 diversity switch */
205#define B43_BFL2_5G_PWRGAIN 0x0010 /* supports 5G band power gain */
206#define B43_BFL2_PCIEWAR_OVR 0x0020 /* overrides ASPM and Clkreq settings */
207#define B43_BFL2_CAESERS_BRD 0x0040 /* is Caesers board (unused) */
208#define B43_BFL2_BTC3WIRE 0x0080 /* used 3-wire bluetooth coexist */
209#define B43_BFL2_SKWRKFEM_BRD 0x0100 /* 4321mcm93 uses Skyworks FEM */
210#define B43_BFL2_SPUR_WAR 0x0200 /* has a workaround for clock-harmonic spurs */
211#define B43_BFL2_GPLL_WAR 0x0400 /* altenative G-band PLL settings implemented */
Rafał Miłeckicc96add2011-12-22 00:47:16 +0100212#define B43_BFL2_SINGLEANT_CCK 0x1000
213#define B43_BFL2_2G_SPUR_WAR 0x2000
214
215/* SPROM boardflags2_hi values */
216#define B43_BFH2_GPLL_WAR2 0x0001
217#define B43_BFH2_IPALVLSHIFT_3P3 0x0002
218#define B43_BFH2_INTERNDET_TXIQCAL 0x0004
219#define B43_BFH2_XTALBUFOUTEN 0x0008
Rafał Miłecki7e6da2b2010-10-22 17:43:47 +0200220
Michael Buesche4d6b792007-09-18 15:39:42 -0400221/* GPIO register offset, in both ChipCommon and PCI core. */
222#define B43_GPIO_CONTROL 0x6c
223
224/* SHM Routing */
225enum {
226 B43_SHM_UCODE, /* Microcode memory */
227 B43_SHM_SHARED, /* Shared memory */
228 B43_SHM_SCRATCH, /* Scratch memory */
229 B43_SHM_HW, /* Internal hardware register */
230 B43_SHM_RCMTA, /* Receive match transmitter address (rev >= 5 only) */
231};
232/* SHM Routing modifiers */
233#define B43_SHM_AUTOINC_R 0x0200 /* Auto-increment address on read */
234#define B43_SHM_AUTOINC_W 0x0100 /* Auto-increment address on write */
235#define B43_SHM_AUTOINC_RW (B43_SHM_AUTOINC_R | \
236 B43_SHM_AUTOINC_W)
237
238/* Misc SHM_SHARED offsets */
239#define B43_SHM_SH_WLCOREREV 0x0016 /* 802.11 core revision */
240#define B43_SHM_SH_PCTLWDPOS 0x0008
241#define B43_SHM_SH_RXPADOFF 0x0034 /* RX Padding data offset (PIO only) */
Michael Buesch403a3a12009-06-08 21:04:57 +0200242#define B43_SHM_SH_FWCAPA 0x0042 /* Firmware capabilities (Opensource firmware only) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400243#define B43_SHM_SH_PHYVER 0x0050 /* PHY version */
244#define B43_SHM_SH_PHYTYPE 0x0052 /* PHY type */
245#define B43_SHM_SH_ANTSWAP 0x005C /* Antenna swap threshold */
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200246#define B43_SHM_SH_HOSTF1 0x005E /* Hostflags 1 for ucode options */
247#define B43_SHM_SH_HOSTF2 0x0060 /* Hostflags 2 for ucode options */
248#define B43_SHM_SH_HOSTF3 0x0062 /* Hostflags 3 for ucode options */
Michael Buesche4d6b792007-09-18 15:39:42 -0400249#define B43_SHM_SH_RFATT 0x0064 /* Current radio attenuation value */
250#define B43_SHM_SH_RADAR 0x0066 /* Radar register */
251#define B43_SHM_SH_PHYTXNOI 0x006E /* PHY noise directly after TX (lower 8bit only) */
252#define B43_SHM_SH_RFRXSP1 0x0072 /* RF RX SP Register 1 */
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200253#define B43_SHM_SH_HOSTF4 0x0078 /* Hostflags 4 for ucode options */
Michael Buesche4d6b792007-09-18 15:39:42 -0400254#define B43_SHM_SH_CHAN 0x00A0 /* Current channel (low 8bit only) */
Rafał Miłecki106cb092010-10-06 07:50:07 +0200255#define B43_SHM_SH_CHAN_5GHZ 0x0100 /* Bit set, if 5 Ghz channel */
256#define B43_SHM_SH_CHAN_40MHZ 0x0200 /* Bit set, if 40 Mhz channel width */
Hauke Mehrtens5eb36452014-09-14 23:09:08 +0200257#define B43_SHM_SH_MACHW_L 0x00C0 /* Location where the ucode expects the MAC capabilities */
258#define B43_SHM_SH_MACHW_H 0x00C2 /* Location where the ucode expects the MAC capabilities */
Rafał Miłecki6e6a2cd2012-07-25 16:58:38 +0200259#define B43_SHM_SH_HOSTF5 0x00D4 /* Hostflags 5 for ucode options */
Michael Buesche4d6b792007-09-18 15:39:42 -0400260#define B43_SHM_SH_BCMCFIFOID 0x0108 /* Last posted cookie to the bcast/mcast FIFO */
Michael Buesch18c8ade2008-08-28 19:33:40 +0200261/* TSSI information */
262#define B43_SHM_SH_TSSI_CCK 0x0058 /* TSSI for last 4 CCK frames (32bit) */
263#define B43_SHM_SH_TSSI_OFDM_A 0x0068 /* TSSI for last 4 OFDM frames (32bit) */
264#define B43_SHM_SH_TSSI_OFDM_G 0x0070 /* TSSI for last 4 OFDM frames (32bit) */
265#define B43_TSSI_MAX 0x7F /* Max value for one TSSI value */
Michael Buesche4d6b792007-09-18 15:39:42 -0400266/* SHM_SHARED TX FIFO variables */
267#define B43_SHM_SH_SIZE01 0x0098 /* TX FIFO size for FIFO 0 (low) and 1 (high) */
268#define B43_SHM_SH_SIZE23 0x009A /* TX FIFO size for FIFO 2 and 3 */
269#define B43_SHM_SH_SIZE45 0x009C /* TX FIFO size for FIFO 4 and 5 */
270#define B43_SHM_SH_SIZE67 0x009E /* TX FIFO size for FIFO 6 and 7 */
271/* SHM_SHARED background noise */
272#define B43_SHM_SH_JSSI0 0x0088 /* Measure JSSI 0 */
273#define B43_SHM_SH_JSSI1 0x008A /* Measure JSSI 1 */
274#define B43_SHM_SH_JSSIAUX 0x008C /* Measure JSSI AUX */
275/* SHM_SHARED crypto engine */
276#define B43_SHM_SH_DEFAULTIV 0x003C /* Default IV location */
277#define B43_SHM_SH_NRRXTRANS 0x003E /* # of soft RX transmitter addresses (max 8) */
278#define B43_SHM_SH_KTP 0x0056 /* Key table pointer */
279#define B43_SHM_SH_TKIPTSCTTAK 0x0318
280#define B43_SHM_SH_KEYIDXBLOCK 0x05D4 /* Key index/algorithm block (v4 firmware) */
281#define B43_SHM_SH_PSM 0x05F4 /* PSM transmitter address match block (rev < 5) */
282/* SHM_SHARED WME variables */
283#define B43_SHM_SH_EDCFSTAT 0x000E /* EDCF status */
284#define B43_SHM_SH_TXFCUR 0x0030 /* TXF current index */
285#define B43_SHM_SH_EDCFQ 0x0240 /* EDCF Q info */
286/* SHM_SHARED powersave mode related */
287#define B43_SHM_SH_SLOTT 0x0010 /* Slot time */
288#define B43_SHM_SH_DTIMPER 0x0012 /* DTIM period */
289#define B43_SHM_SH_NOSLPZNATDTIM 0x004C /* NOSLPZNAT DTIM */
Michael Buesch280d0e12007-12-26 18:26:17 +0100290/* SHM_SHARED beacon/AP variables */
Hauke Mehrtens5c1da232013-03-23 18:07:02 +0100291#define B43_SHM_SH_BT_BASE0 0x0068 /* Beacon template base 0 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400292#define B43_SHM_SH_BTL0 0x0018 /* Beacon template length 0 */
Hauke Mehrtens5c1da232013-03-23 18:07:02 +0100293#define B43_SHM_SH_BT_BASE1 0x0468 /* Beacon template base 1 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400294#define B43_SHM_SH_BTL1 0x001A /* Beacon template length 1 */
295#define B43_SHM_SH_BTSFOFF 0x001C /* Beacon TSF offset */
296#define B43_SHM_SH_TIMBPOS 0x001E /* TIM B position in beacon */
Michael Buesch280d0e12007-12-26 18:26:17 +0100297#define B43_SHM_SH_DTIMP 0x0012 /* DTIP period */
298#define B43_SHM_SH_MCASTCOOKIE 0x00A8 /* Last bcast/mcast frame ID */
Michael Buesche4d6b792007-09-18 15:39:42 -0400299#define B43_SHM_SH_SFFBLIM 0x0044 /* Short frame fallback retry limit */
300#define B43_SHM_SH_LFFBLIM 0x0046 /* Long frame fallback retry limit */
301#define B43_SHM_SH_BEACPHYCTL 0x0054 /* Beacon PHY TX control word (see PHY TX control) */
Michael Buesch280d0e12007-12-26 18:26:17 +0100302#define B43_SHM_SH_EXTNPHYCTL 0x00B0 /* Extended bytes for beacon PHY control (N) */
Hauke Mehrtens42148522014-09-14 23:09:12 +0200303#define B43_SHM_SH_BCN_LI 0x00B6 /* beacon listen interval */
Michael Buesche4d6b792007-09-18 15:39:42 -0400304/* SHM_SHARED ACK/CTS control */
305#define B43_SHM_SH_ACKCTSPHYCTL 0x0022 /* ACK/CTS PHY control word (see PHY TX control) */
306/* SHM_SHARED probe response variables */
307#define B43_SHM_SH_PRSSID 0x0160 /* Probe Response SSID */
308#define B43_SHM_SH_PRSSIDLEN 0x0048 /* Probe Response SSID length */
309#define B43_SHM_SH_PRTLEN 0x004A /* Probe Response template length */
310#define B43_SHM_SH_PRMAXTIME 0x0074 /* Probe Response max time */
311#define B43_SHM_SH_PRPHYCTL 0x0188 /* Probe Response PHY TX control word */
312/* SHM_SHARED rate tables */
313#define B43_SHM_SH_OFDMDIRECT 0x01C0 /* Pointer to OFDM direct map */
314#define B43_SHM_SH_OFDMBASIC 0x01E0 /* Pointer to OFDM basic rate map */
315#define B43_SHM_SH_CCKDIRECT 0x0200 /* Pointer to CCK direct map */
316#define B43_SHM_SH_CCKBASIC 0x0220 /* Pointer to CCK basic rate map */
317/* SHM_SHARED microcode soft registers */
318#define B43_SHM_SH_UCODEREV 0x0000 /* Microcode revision */
319#define B43_SHM_SH_UCODEPATCH 0x0002 /* Microcode patchlevel */
320#define B43_SHM_SH_UCODEDATE 0x0004 /* Microcode date */
321#define B43_SHM_SH_UCODETIME 0x0006 /* Microcode time */
322#define B43_SHM_SH_UCODESTAT 0x0040 /* Microcode debug status code */
323#define B43_SHM_SH_UCODESTAT_INVALID 0
324#define B43_SHM_SH_UCODESTAT_INIT 1
325#define B43_SHM_SH_UCODESTAT_ACTIVE 2
326#define B43_SHM_SH_UCODESTAT_SUSP 3 /* suspended */
327#define B43_SHM_SH_UCODESTAT_SLEEP 4 /* asleep (PS) */
328#define B43_SHM_SH_MAXBFRAMES 0x0080 /* Maximum number of frames in a burst */
329#define B43_SHM_SH_SPUWKUP 0x0094 /* pre-wakeup for synth PU in us */
330#define B43_SHM_SH_PRETBTT 0x0096 /* pre-TBTT in us */
Rafał Miłecki76a4db32010-01-15 12:27:46 +0100331/* SHM_SHARED tx iq workarounds */
332#define B43_SHM_SH_NPHY_TXIQW0 0x0700
333#define B43_SHM_SH_NPHY_TXIQW1 0x0702
334#define B43_SHM_SH_NPHY_TXIQW2 0x0704
335#define B43_SHM_SH_NPHY_TXIQW3 0x0706
336/* SHM_SHARED tx pwr ctrl */
337#define B43_SHM_SH_NPHY_TXPWR_INDX0 0x0708
338#define B43_SHM_SH_NPHY_TXPWR_INDX1 0x070E
Michael Buesche4d6b792007-09-18 15:39:42 -0400339
340/* SHM_SCRATCH offsets */
341#define B43_SHM_SC_MINCONT 0x0003 /* Minimum contention window */
342#define B43_SHM_SC_MAXCONT 0x0004 /* Maximum contention window */
343#define B43_SHM_SC_CURCONT 0x0005 /* Current contention window */
344#define B43_SHM_SC_SRLIMIT 0x0006 /* Short retry count limit */
345#define B43_SHM_SC_LRLIMIT 0x0007 /* Long retry count limit */
346#define B43_SHM_SC_DTIMC 0x0008 /* Current DTIM count */
347#define B43_SHM_SC_BTL0LEN 0x0015 /* Beacon 0 template length */
348#define B43_SHM_SC_BTL1LEN 0x0016 /* Beacon 1 template length */
349#define B43_SHM_SC_SCFB 0x0017 /* Short frame transmit count threshold for rate fallback */
350#define B43_SHM_SC_LCFB 0x0018 /* Long frame transmit count threshold for rate fallback */
351
352/* Hardware Radio Enable masks */
353#define B43_MMIO_RADIO_HWENABLED_HI_MASK (1 << 16)
354#define B43_MMIO_RADIO_HWENABLED_LO_MASK (1 << 4)
355
356/* HostFlags. See b43_hf_read/write() */
Michael Buesch35f0d352008-02-13 14:31:08 +0100357#define B43_HF_ANTDIVHELP 0x000000000001ULL /* ucode antenna div helper */
358#define B43_HF_SYMW 0x000000000002ULL /* G-PHY SYM workaround */
359#define B43_HF_RXPULLW 0x000000000004ULL /* RX pullup workaround */
360#define B43_HF_CCKBOOST 0x000000000008ULL /* 4dB CCK power boost (exclusive with OFDM boost) */
361#define B43_HF_BTCOEX 0x000000000010ULL /* Bluetooth coexistance */
362#define B43_HF_GDCW 0x000000000020ULL /* G-PHY DC canceller filter bw workaround */
363#define B43_HF_OFDMPABOOST 0x000000000040ULL /* Enable PA gain boost for OFDM */
364#define B43_HF_ACPR 0x000000000080ULL /* Disable for Japan, channel 14 */
365#define B43_HF_EDCF 0x000000000100ULL /* on if WME and MAC suspended */
366#define B43_HF_TSSIRPSMW 0x000000000200ULL /* TSSI reset PSM ucode workaround */
367#define B43_HF_20IN40IQW 0x000000000200ULL /* 20 in 40 MHz I/Q workaround (rev >= 13 only) */
368#define B43_HF_DSCRQ 0x000000000400ULL /* Disable slow clock request in ucode */
369#define B43_HF_ACIW 0x000000000800ULL /* ACI workaround: shift bits by 2 on PHY CRS */
370#define B43_HF_2060W 0x000000001000ULL /* 2060 radio workaround */
371#define B43_HF_RADARW 0x000000002000ULL /* Radar workaround */
372#define B43_HF_USEDEFKEYS 0x000000004000ULL /* Enable use of default keys */
373#define B43_HF_AFTERBURNER 0x000000008000ULL /* Afterburner enabled */
374#define B43_HF_BT4PRIOCOEX 0x000000010000ULL /* Bluetooth 4-priority coexistance */
375#define B43_HF_FWKUP 0x000000020000ULL /* Fast wake-up ucode */
376#define B43_HF_VCORECALC 0x000000040000ULL /* Force VCO recalculation when powering up synthpu */
377#define B43_HF_PCISCW 0x000000080000ULL /* PCI slow clock workaround */
378#define B43_HF_4318TSSI 0x000000200000ULL /* 4318 TSSI */
379#define B43_HF_FBCMCFIFO 0x000000400000ULL /* Flush bcast/mcast FIFO immediately */
380#define B43_HF_HWPCTL 0x000000800000ULL /* Enable hardwarre power control */
381#define B43_HF_BTCOEXALT 0x000001000000ULL /* Bluetooth coexistance in alternate pins */
382#define B43_HF_TXBTCHECK 0x000002000000ULL /* Bluetooth check during transmission */
383#define B43_HF_SKCFPUP 0x000004000000ULL /* Skip CFP update */
384#define B43_HF_N40W 0x000008000000ULL /* N PHY 40 MHz workaround (rev >= 13 only) */
385#define B43_HF_ANTSEL 0x000020000000ULL /* Antenna selection (for testing antenna div.) */
386#define B43_HF_BT3COEXT 0x000020000000ULL /* Bluetooth 3-wire coexistence (rev >= 13 only) */
387#define B43_HF_BTCANT 0x000040000000ULL /* Bluetooth coexistence (antenna mode) (rev >= 13 only) */
388#define B43_HF_ANTSELEN 0x000100000000ULL /* Antenna selection enabled (rev >= 13 only) */
389#define B43_HF_ANTSELMODE 0x000200000000ULL /* Antenna selection mode (rev >= 13 only) */
390#define B43_HF_MLADVW 0x001000000000ULL /* N PHY ML ADV workaround (rev >= 13 only) */
391#define B43_HF_PR45960W 0x080000000000ULL /* PR 45960 workaround (rev >= 13 only) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400392
Michael Buesch403a3a12009-06-08 21:04:57 +0200393/* Firmware capabilities field in SHM (Opensource firmware only) */
394#define B43_FWCAPA_HWCRYPTO 0x0001
395#define B43_FWCAPA_QOS 0x0002
396
Michael Buesche4d6b792007-09-18 15:39:42 -0400397/* MacFilter offsets. */
398#define B43_MACFILTER_SELF 0x0000
399#define B43_MACFILTER_BSSID 0x0003
400
401/* PowerControl */
402#define B43_PCTL_IN 0xB0
403#define B43_PCTL_OUT 0xB4
404#define B43_PCTL_OUTENABLE 0xB8
405#define B43_PCTL_XTAL_POWERUP 0x40
406#define B43_PCTL_PLL_POWERDOWN 0x80
407
408/* PowerControl Clock Modes */
409#define B43_PCTL_CLK_FAST 0x00
410#define B43_PCTL_CLK_SLOW 0x01
411#define B43_PCTL_CLK_DYNAMIC 0x02
412
413#define B43_PCTL_FORCE_SLOW 0x0800
414#define B43_PCTL_FORCE_PLL 0x1000
415#define B43_PCTL_DYN_XTAL 0x2000
416
417/* PHYVersioning */
418#define B43_PHYTYPE_A 0x00
419#define B43_PHYTYPE_B 0x01
420#define B43_PHYTYPE_G 0x02
Michael Bueschd9871602008-01-02 18:55:53 +0100421#define B43_PHYTYPE_N 0x04
422#define B43_PHYTYPE_LP 0x05
Rafał Miłecki443c1a22011-06-13 16:20:05 +0200423#define B43_PHYTYPE_SSLPN 0x06
424#define B43_PHYTYPE_HT 0x07
425#define B43_PHYTYPE_LCN 0x08
426#define B43_PHYTYPE_LCNXN 0x09
Rafał Miłecki2fdf8c52012-07-26 08:16:01 +0200427#define B43_PHYTYPE_LCN40 0x0a
428#define B43_PHYTYPE_AC 0x0b
Michael Buesche4d6b792007-09-18 15:39:42 -0400429
430/* PHYRegisters */
431#define B43_PHY_ILT_A_CTRL 0x0072
432#define B43_PHY_ILT_A_DATA1 0x0073
433#define B43_PHY_ILT_A_DATA2 0x0074
434#define B43_PHY_G_LO_CONTROL 0x0810
435#define B43_PHY_ILT_G_CTRL 0x0472
436#define B43_PHY_ILT_G_DATA1 0x0473
437#define B43_PHY_ILT_G_DATA2 0x0474
438#define B43_PHY_A_PCTL 0x007B
439#define B43_PHY_G_PCTL 0x0029
440#define B43_PHY_A_CRS 0x0029
441#define B43_PHY_RADIO_BITFIELD 0x0401
442#define B43_PHY_G_CRS 0x0429
443#define B43_PHY_NRSSILT_CTRL 0x0803
444#define B43_PHY_NRSSILT_DATA 0x0804
445
446/* RadioRegisters */
447#define B43_RADIOCTL_ID 0x01
448
449/* MAC Control bitfield */
450#define B43_MACCTL_ENABLED 0x00000001 /* MAC Enabled */
451#define B43_MACCTL_PSM_RUN 0x00000002 /* Run Microcode */
452#define B43_MACCTL_PSM_JMP0 0x00000004 /* Microcode jump to 0 */
453#define B43_MACCTL_SHM_ENABLED 0x00000100 /* SHM Enabled */
454#define B43_MACCTL_SHM_UPPER 0x00000200 /* SHM Upper */
455#define B43_MACCTL_IHR_ENABLED 0x00000400 /* IHR Region Enabled */
456#define B43_MACCTL_PSM_DBG 0x00002000 /* Microcode debugging enabled */
457#define B43_MACCTL_GPOUTSMSK 0x0000C000 /* GPOUT Select Mask */
458#define B43_MACCTL_BE 0x00010000 /* Big Endian mode */
459#define B43_MACCTL_INFRA 0x00020000 /* Infrastructure mode */
460#define B43_MACCTL_AP 0x00040000 /* AccessPoint mode */
461#define B43_MACCTL_RADIOLOCK 0x00080000 /* Radio lock */
462#define B43_MACCTL_BEACPROMISC 0x00100000 /* Beacon Promiscuous */
463#define B43_MACCTL_KEEP_BADPLCP 0x00200000 /* Keep frames with bad PLCP */
Rafał Miłecki8615eb2872014-07-31 21:59:48 +0200464#define B43_MACCTL_PHY_LOCK 0x00200000
Michael Buesche4d6b792007-09-18 15:39:42 -0400465#define B43_MACCTL_KEEP_CTL 0x00400000 /* Keep control frames */
466#define B43_MACCTL_KEEP_BAD 0x00800000 /* Keep bad frames (FCS) */
467#define B43_MACCTL_PROMISC 0x01000000 /* Promiscuous mode */
468#define B43_MACCTL_HWPS 0x02000000 /* Hardware Power Saving */
469#define B43_MACCTL_AWAKE 0x04000000 /* Device is awake */
470#define B43_MACCTL_CLOSEDNET 0x08000000 /* Closed net (no SSID bcast) */
471#define B43_MACCTL_TBTTHOLD 0x10000000 /* TBTT Hold */
472#define B43_MACCTL_DISCTXSTAT 0x20000000 /* Discard TX status */
473#define B43_MACCTL_DISCPMQ 0x40000000 /* Discard Power Management Queue */
474#define B43_MACCTL_GMODE 0x80000000 /* G Mode */
475
Michael Bueschaa6c7ae2007-12-26 16:26:36 +0100476/* MAC Command bitfield */
477#define B43_MACCMD_BEACON0_VALID 0x00000001 /* Beacon 0 in template RAM is busy/valid */
478#define B43_MACCMD_BEACON1_VALID 0x00000002 /* Beacon 1 in template RAM is busy/valid */
479#define B43_MACCMD_DFQ_VALID 0x00000004 /* Directed frame queue valid (IBSS PS mode, ATIM) */
480#define B43_MACCMD_CCA 0x00000008 /* Clear channel assessment */
481#define B43_MACCMD_BGNOISE 0x00000010 /* Background noise */
482
Rafał Miłecki1f21de52014-09-12 10:24:10 +0200483/* B43_MMIO_PSM_PHY_HDR bits */
484#define B43_PSM_HDR_MAC_PHY_RESET 0x00000001
485#define B43_PSM_HDR_MAC_PHY_CLOCK_EN 0x00000002
486#define B43_PSM_HDR_MAC_PHY_FORCE_CLK 0x00000004
487
Rafał Miłecki88cceab2013-02-26 10:07:57 +0100488/* See BCMA_CLKCTLST_EXTRESREQ and BCMA_CLKCTLST_EXTRESST */
489#define B43_BCMA_CLKCTLST_80211_PLL_REQ 0x00000100
490#define B43_BCMA_CLKCTLST_PHY_PLL_REQ 0x00000200
491#define B43_BCMA_CLKCTLST_80211_PLL_ST 0x01000000
492#define B43_BCMA_CLKCTLST_PHY_PLL_ST 0x02000000
493
Rafał Miłeckiaa4e0142011-06-02 13:43:24 +0200494/* BCMA 802.11 core specific IO Control (BCMA_IOCTL) flags */
495#define B43_BCMA_IOCTL_PHY_CLKEN 0x00000004 /* PHY Clock Enable */
496#define B43_BCMA_IOCTL_PHY_RESET 0x00000008 /* PHY Reset */
497#define B43_BCMA_IOCTL_MACPHYCLKEN 0x00000010 /* MAC PHY Clock Control Enable */
498#define B43_BCMA_IOCTL_PLLREFSEL 0x00000020 /* PLL Frequency Reference Select */
499#define B43_BCMA_IOCTL_PHY_BW 0x000000C0 /* PHY band width and clock speed mask (N-PHY+ only?) */
500#define B43_BCMA_IOCTL_PHY_BW_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
501#define B43_BCMA_IOCTL_PHY_BW_20MHZ 0x00000040 /* 20 MHz bandwidth, 80 MHz PHY */
502#define B43_BCMA_IOCTL_PHY_BW_40MHZ 0x00000080 /* 40 MHz bandwidth, 160 MHz PHY */
503#define B43_BCMA_IOCTL_GMODE 0x00002000 /* G Mode Enable */
504
Rafał Miłecki124cc112011-07-18 02:01:29 +0200505/* BCMA 802.11 core specific IO status (BCMA_IOST) flags */
506#define B43_BCMA_IOST_2G_PHY 0x00000001 /* 2.4G capable phy */
507#define B43_BCMA_IOST_5G_PHY 0x00000002 /* 5G capable phy */
508#define B43_BCMA_IOST_FASTCLKA 0x00000004 /* Fast Clock Available */
509#define B43_BCMA_IOST_DUALB_PHY 0x00000008 /* Dualband phy */
510
Michael Buesch96c755a2008-01-06 00:09:46 +0100511/* 802.11 core specific TM State Low (SSB_TMSLOW) flags */
Michael Buesche4d6b792007-09-18 15:39:42 -0400512#define B43_TMSLOW_GMODE 0x20000000 /* G Mode Enable */
Rafał Miłecki42ab1352010-12-09 20:56:01 +0100513#define B43_TMSLOW_PHY_BANDWIDTH 0x00C00000 /* PHY band width and clock speed mask (N-PHY only) */
514#define B43_TMSLOW_PHY_BANDWIDTH_10MHZ 0x00000000 /* 10 MHz bandwidth, 40 MHz PHY */
515#define B43_TMSLOW_PHY_BANDWIDTH_20MHZ 0x00400000 /* 20 MHz bandwidth, 80 MHz PHY */
516#define B43_TMSLOW_PHY_BANDWIDTH_40MHZ 0x00800000 /* 40 MHz bandwidth, 160 MHz PHY */
Michael Buesch96c755a2008-01-06 00:09:46 +0100517#define B43_TMSLOW_PLLREFSEL 0x00200000 /* PLL Frequency Reference Select (rev >= 5) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400518#define B43_TMSLOW_MACPHYCLKEN 0x00100000 /* MAC PHY Clock Control Enable (rev >= 5) */
519#define B43_TMSLOW_PHYRESET 0x00080000 /* PHY Reset */
520#define B43_TMSLOW_PHYCLKEN 0x00040000 /* PHY Clock Enable */
521
Michael Buesch96c755a2008-01-06 00:09:46 +0100522/* 802.11 core specific TM State High (SSB_TMSHIGH) flags */
523#define B43_TMSHIGH_DUALBAND_PHY 0x00080000 /* Dualband PHY available */
Michael Buesche4d6b792007-09-18 15:39:42 -0400524#define B43_TMSHIGH_FCLOCK 0x00040000 /* Fast Clock Available (rev >= 5) */
Michael Buesch96c755a2008-01-06 00:09:46 +0100525#define B43_TMSHIGH_HAVE_5GHZ_PHY 0x00020000 /* 5 GHz PHY available (rev >= 5) */
526#define B43_TMSHIGH_HAVE_2GHZ_PHY 0x00010000 /* 2.4 GHz PHY available (rev >= 5) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400527
528/* Generic-Interrupt reasons. */
529#define B43_IRQ_MAC_SUSPENDED 0x00000001
530#define B43_IRQ_BEACON 0x00000002
531#define B43_IRQ_TBTT_INDI 0x00000004
532#define B43_IRQ_BEACON_TX_OK 0x00000008
533#define B43_IRQ_BEACON_CANCEL 0x00000010
534#define B43_IRQ_ATIM_END 0x00000020
535#define B43_IRQ_PMQ 0x00000040
536#define B43_IRQ_PIO_WORKAROUND 0x00000100
537#define B43_IRQ_MAC_TXERR 0x00000200
538#define B43_IRQ_PHY_TXERR 0x00000800
539#define B43_IRQ_PMEVENT 0x00001000
540#define B43_IRQ_TIMER0 0x00002000
541#define B43_IRQ_TIMER1 0x00004000
542#define B43_IRQ_DMA 0x00008000
543#define B43_IRQ_TXFIFO_FLUSH_OK 0x00010000
544#define B43_IRQ_CCA_MEASURE_OK 0x00020000
545#define B43_IRQ_NOISESAMPLE_OK 0x00040000
546#define B43_IRQ_UCODE_DEBUG 0x08000000
547#define B43_IRQ_RFKILL 0x10000000
548#define B43_IRQ_TX_OK 0x20000000
549#define B43_IRQ_PHY_G_CHANGED 0x40000000
550#define B43_IRQ_TIMEOUT 0x80000000
551
552#define B43_IRQ_ALL 0xFFFFFFFF
Michael Buesche40ac412008-04-25 21:10:54 +0200553#define B43_IRQ_MASKTEMPLATE (B43_IRQ_TBTT_INDI | \
Michael Buesche4d6b792007-09-18 15:39:42 -0400554 B43_IRQ_ATIM_END | \
555 B43_IRQ_PMQ | \
556 B43_IRQ_MAC_TXERR | \
557 B43_IRQ_PHY_TXERR | \
558 B43_IRQ_DMA | \
559 B43_IRQ_TXFIFO_FLUSH_OK | \
560 B43_IRQ_NOISESAMPLE_OK | \
561 B43_IRQ_UCODE_DEBUG | \
562 B43_IRQ_RFKILL | \
563 B43_IRQ_TX_OK)
564
Michael Bueschafa83e22008-05-19 23:51:37 +0200565/* The firmware register to fetch the debug-IRQ reason from. */
566#define B43_DEBUGIRQ_REASON_REG 63
Michael Buesche48b0ee2008-05-17 22:44:35 +0200567/* Debug-IRQ reasons. */
568#define B43_DEBUGIRQ_PANIC 0 /* The firmware panic'ed */
569#define B43_DEBUGIRQ_DUMP_SHM 1 /* Dump shared SHM */
570#define B43_DEBUGIRQ_DUMP_REGS 2 /* Dump the microcode registers */
Michael Buesch53c06852008-05-20 00:24:36 +0200571#define B43_DEBUGIRQ_MARKER 3 /* A "marker" was thrown by the firmware. */
Michael Buesche48b0ee2008-05-17 22:44:35 +0200572#define B43_DEBUGIRQ_ACK 0xFFFF /* The host writes that to ACK the IRQ */
573
Michael Buesch53c06852008-05-20 00:24:36 +0200574/* The firmware register that contains the "marker" line. */
575#define B43_MARKER_ID_REG 2
576#define B43_MARKER_LINE_REG 3
577
Michael Bueschafa83e22008-05-19 23:51:37 +0200578/* The firmware register to fetch the panic reason from. */
579#define B43_FWPANIC_REASON_REG 3
580/* Firmware panic reason codes */
581#define B43_FWPANIC_DIE 0 /* Firmware died. Don't auto-restart it. */
582#define B43_FWPANIC_RESTART 1 /* Firmware died. Schedule a controller reset. */
583
Michael Buesch9b839a72008-06-20 17:44:02 +0200584/* The firmware register that contains the watchdog counter. */
585#define B43_WATCHDOG_REG 1
Michael Bueschafa83e22008-05-19 23:51:37 +0200586
Michael Buesche4d6b792007-09-18 15:39:42 -0400587/* Device specific rate values.
588 * The actual values defined here are (rate_in_mbps * 2).
589 * Some code depends on this. Don't change it. */
590#define B43_CCK_RATE_1MB 0x02
591#define B43_CCK_RATE_2MB 0x04
592#define B43_CCK_RATE_5MB 0x0B
593#define B43_CCK_RATE_11MB 0x16
594#define B43_OFDM_RATE_6MB 0x0C
595#define B43_OFDM_RATE_9MB 0x12
596#define B43_OFDM_RATE_12MB 0x18
597#define B43_OFDM_RATE_18MB 0x24
598#define B43_OFDM_RATE_24MB 0x30
599#define B43_OFDM_RATE_36MB 0x48
600#define B43_OFDM_RATE_48MB 0x60
601#define B43_OFDM_RATE_54MB 0x6C
602/* Convert a b43 rate value to a rate in 100kbps */
603#define B43_RATE_TO_BASE100KBPS(rate) (((rate) * 10) / 2)
604
605#define B43_DEFAULT_SHORT_RETRY_LIMIT 7
606#define B43_DEFAULT_LONG_RETRY_LIMIT 4
607
Stefano Brivio00e0b8c2007-11-25 11:10:33 +0100608#define B43_PHY_TX_BADNESS_LIMIT 1000
609
Michael Buesche4d6b792007-09-18 15:39:42 -0400610/* Max size of a security key */
611#define B43_SEC_KEYSIZE 16
Michael Buesch66d2d082009-08-06 10:36:50 +0200612/* Max number of group keys */
613#define B43_NR_GROUP_KEYS 4
614/* Max number of pairwise keys */
615#define B43_NR_PAIRWISE_KEYS 50
Michael Buesche4d6b792007-09-18 15:39:42 -0400616/* Security algorithms. */
617enum {
618 B43_SEC_ALGO_NONE = 0, /* unencrypted, as of TX header. */
619 B43_SEC_ALGO_WEP40,
620 B43_SEC_ALGO_TKIP,
621 B43_SEC_ALGO_AES,
622 B43_SEC_ALGO_WEP104,
623 B43_SEC_ALGO_AES_LEGACY,
624};
625
626struct b43_dmaring;
Michael Buesche4d6b792007-09-18 15:39:42 -0400627
628/* The firmware file header */
629#define B43_FW_TYPE_UCODE 'u'
630#define B43_FW_TYPE_PCM 'p'
631#define B43_FW_TYPE_IV 'i'
632struct b43_fw_header {
633 /* File type */
634 u8 type;
635 /* File format version */
636 u8 ver;
637 u8 __padding[2];
638 /* Size of the data. For ucode and PCM this is in bytes.
639 * For IV this is number-of-ivs. */
640 __be32 size;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000641} __packed;
Michael Buesche4d6b792007-09-18 15:39:42 -0400642
643/* Initial Value file format */
644#define B43_IV_OFFSET_MASK 0x7FFF
645#define B43_IV_32BIT 0x8000
646struct b43_iv {
647 __be16 offset_size;
648 union {
649 __be16 d16;
650 __be32 d32;
Eric Dumazetba2d3582010-06-02 18:10:09 +0000651 } data __packed;
652} __packed;
Michael Buesche4d6b792007-09-18 15:39:42 -0400653
654
Michael Buesche4d6b792007-09-18 15:39:42 -0400655/* Data structures for DMA transmission, per 80211 core. */
656struct b43_dma {
Michael Bueschb27faf82008-03-06 16:32:46 +0100657 struct b43_dmaring *tx_ring_AC_BK; /* Background */
658 struct b43_dmaring *tx_ring_AC_BE; /* Best Effort */
659 struct b43_dmaring *tx_ring_AC_VI; /* Video */
660 struct b43_dmaring *tx_ring_AC_VO; /* Voice */
661 struct b43_dmaring *tx_ring_mcast; /* Multicast */
Michael Buesche4d6b792007-09-18 15:39:42 -0400662
Michael Bueschb27faf82008-03-06 16:32:46 +0100663 struct b43_dmaring *rx_ring;
Rafał Miłecki05100a22011-05-17 14:00:02 +0200664
665 u32 translation; /* Routing bits */
Rafał Miłecki0cc97722011-08-14 20:16:37 +0200666 bool translation_in_low; /* Should translation bit go into low addr? */
Rafał Miłecki78c1ee72011-07-20 19:47:07 +0200667 bool parity; /* Check for parity */
Michael Buesche4d6b792007-09-18 15:39:42 -0400668};
669
Michael Buesch5100d5a2008-03-29 21:01:16 +0100670struct b43_pio_txqueue;
671struct b43_pio_rxqueue;
672
673/* Data structures for PIO transmission, per 80211 core. */
674struct b43_pio {
675 struct b43_pio_txqueue *tx_queue_AC_BK; /* Background */
676 struct b43_pio_txqueue *tx_queue_AC_BE; /* Best Effort */
677 struct b43_pio_txqueue *tx_queue_AC_VI; /* Video */
678 struct b43_pio_txqueue *tx_queue_AC_VO; /* Voice */
679 struct b43_pio_txqueue *tx_queue_mcast; /* Multicast */
680
681 struct b43_pio_rxqueue *rx_queue;
682};
683
Michael Buesche4d6b792007-09-18 15:39:42 -0400684/* Context information for a noise calculation (Link Quality). */
685struct b43_noise_calculation {
Michael Buesche4d6b792007-09-18 15:39:42 -0400686 bool calculation_running;
687 u8 nr_samples;
688 s8 samples[8][4];
689};
690
691struct b43_stats {
692 u8 link_noise;
Michael Buesche4d6b792007-09-18 15:39:42 -0400693};
694
695struct b43_key {
696 /* If keyconf is NULL, this key is disabled.
697 * keyconf is a cookie. Don't derefenrence it outside of the set_key
698 * path, because b43 doesn't own it. */
699 struct ieee80211_key_conf *keyconf;
700 u8 algorithm;
701};
702
Michael Buesche6f5b932008-03-05 21:18:49 +0100703/* SHM offsets to the QOS data structures for the 4 different queues. */
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +0100704#define B43_QOS_QUEUE_NUM 4
Michael Buesche6f5b932008-03-05 21:18:49 +0100705#define B43_QOS_PARAMS(queue) (B43_SHM_SH_EDCFQ + \
706 (B43_NR_QOSPARAMS * sizeof(u16) * (queue)))
707#define B43_QOS_BACKGROUND B43_QOS_PARAMS(0)
708#define B43_QOS_BESTEFFORT B43_QOS_PARAMS(1)
709#define B43_QOS_VIDEO B43_QOS_PARAMS(2)
710#define B43_QOS_VOICE B43_QOS_PARAMS(3)
711
712/* QOS parameter hardware data structure offsets. */
Lorenzo Navae35cc4d2008-09-11 15:06:24 +0200713#define B43_NR_QOSPARAMS 16
Michael Buesche6f5b932008-03-05 21:18:49 +0100714enum {
715 B43_QOSPARAM_TXOP = 0,
716 B43_QOSPARAM_CWMIN,
717 B43_QOSPARAM_CWMAX,
718 B43_QOSPARAM_CWCUR,
719 B43_QOSPARAM_AIFS,
720 B43_QOSPARAM_BSLOTS,
721 B43_QOSPARAM_REGGAP,
722 B43_QOSPARAM_STATUS,
723};
724
725/* QOS parameters for a queue. */
726struct b43_qos_params {
727 /* The QOS parameters */
728 struct ieee80211_tx_queue_params p;
Michael Buesche6f5b932008-03-05 21:18:49 +0100729};
730
Albert Herranz7e937c62009-10-07 00:07:44 +0200731struct b43_wl;
Michael Buesche4d6b792007-09-18 15:39:42 -0400732
Michael Buesch1a9f5092009-01-23 21:21:51 +0100733/* The type of the firmware file. */
734enum b43_firmware_file_type {
735 B43_FWTYPE_PROPRIETARY,
736 B43_FWTYPE_OPENSOURCE,
737 B43_NR_FWTYPES,
738};
739
740/* Context data for fetching firmware. */
741struct b43_request_fw_context {
742 /* The device we are requesting the fw for. */
743 struct b43_wldev *dev;
Larry Finger5e20a4b2012-12-20 15:55:01 -0600744 /* a pointer to the firmware object */
745 const struct firmware *blob;
Michael Buesch1a9f5092009-01-23 21:21:51 +0100746 /* The type of firmware to request. */
747 enum b43_firmware_file_type req_type;
748 /* Error messages for each firmware type. */
749 char errors[B43_NR_FWTYPES][128];
750 /* Temporary buffer for storing the firmware name. */
751 char fwname[64];
Jim Cromiee64851f2011-05-21 11:51:50 -0600752 /* A fatal error occurred while requesting. Firmware request
753 * can not continue, as any other request will also fail. */
Michael Buesch1a9f5092009-01-23 21:21:51 +0100754 int fatal_failure;
755};
756
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100757/* In-memory representation of a cached microcode file. */
758struct b43_firmware_file {
759 const char *filename;
760 const struct firmware *data;
Michael Buesch1a9f5092009-01-23 21:21:51 +0100761 /* Type of the firmware file name. Note that this does only indicate
762 * the type by the firmware name. NOT the file contents.
763 * If you want to check for proprietary vs opensource, use (struct b43_firmware)->opensource
764 * instead! The (struct b43_firmware)->opensource flag is derived from the actual firmware
765 * binary code, not just the filename.
766 */
767 enum b43_firmware_file_type type;
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100768};
769
Rafał Miłeckiefe02492011-08-11 15:07:15 +0200770enum b43_firmware_hdr_format {
Rafał Miłecki5d852902011-08-11 15:07:16 +0200771 B43_FW_HDR_598,
Rafał Miłeckiefe02492011-08-11 15:07:15 +0200772 B43_FW_HDR_410,
773 B43_FW_HDR_351,
774};
775
Michael Buesche4d6b792007-09-18 15:39:42 -0400776/* Pointers to the firmware data and meta information about it. */
777struct b43_firmware {
778 /* Microcode */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100779 struct b43_firmware_file ucode;
Michael Buesche4d6b792007-09-18 15:39:42 -0400780 /* PCM code */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100781 struct b43_firmware_file pcm;
Michael Buesche4d6b792007-09-18 15:39:42 -0400782 /* Initial MMIO values for the firmware */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100783 struct b43_firmware_file initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -0400784 /* Initial MMIO values for the firmware, band-specific */
Michael Buesch61cb5dd2008-01-21 19:55:09 +0100785 struct b43_firmware_file initvals_band;
786
Michael Buesche4d6b792007-09-18 15:39:42 -0400787 /* Firmware revision */
788 u16 rev;
789 /* Firmware patchlevel */
790 u16 patch;
Michael Buesche48b0ee2008-05-17 22:44:35 +0200791
Rafał Miłeckiefe02492011-08-11 15:07:15 +0200792 /* Format of header used by firmware */
793 enum b43_firmware_hdr_format hdr_format;
794
Michael Buesch1a9f5092009-01-23 21:21:51 +0100795 /* Set to true, if we are using an opensource firmware.
796 * Use this to check for proprietary vs opensource. */
Michael Buesche48b0ee2008-05-17 22:44:35 +0200797 bool opensource;
Michael Buesch68217832008-05-17 23:43:57 +0200798 /* Set to true, if the core needs a PCM firmware, but
799 * we failed to load one. This is always false for
800 * core rev > 10, as these don't need PCM firmware. */
801 bool pcm_request_failed;
Michael Buesche4d6b792007-09-18 15:39:42 -0400802};
803
Rafał Miłeckiec766432014-07-31 21:59:47 +0200804enum b43_band {
805 B43_BAND_2G = 0,
806 B43_BAND_5G_LO = 1,
807 B43_BAND_5G_MI = 2,
808 B43_BAND_5G_HI = 3,
809};
810
Michael Buesche4d6b792007-09-18 15:39:42 -0400811/* Device (802.11 core) initialization status. */
812enum {
813 B43_STAT_UNINIT = 0, /* Uninitialized. */
814 B43_STAT_INITIALIZED = 1, /* Initialized, but not started, yet. */
815 B43_STAT_STARTED = 2, /* Up and running. */
816};
817#define b43_status(wldev) atomic_read(&(wldev)->__init_status)
818#define b43_set_status(wldev, stat) do { \
819 atomic_set(&(wldev)->__init_status, (stat)); \
820 smp_wmb(); \
821 } while (0)
822
Michael Buesche4d6b792007-09-18 15:39:42 -0400823/* Data structure for one wireless device (802.11 core) */
824struct b43_wldev {
Rafał Miłecki482f0532011-05-18 02:06:36 +0200825 struct b43_bus_dev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -0400826 struct b43_wl *wl;
Larry Finger0673eff2014-01-12 15:11:38 -0600827 /* a completion event structure needed if this call is asynchronous */
828 struct completion fw_load_complete;
Michael Buesche4d6b792007-09-18 15:39:42 -0400829
830 /* The device initialization status.
831 * Use b43_status() to query. */
832 atomic_t __init_status;
Michael Buesche4d6b792007-09-18 15:39:42 -0400833
Michael Buesche4d6b792007-09-18 15:39:42 -0400834 bool bad_frames_preempt; /* Use "Bad Frames Preemption" (default off) */
Michael Bueschaa6c7ae2007-12-26 16:26:36 +0100835 bool dfq_valid; /* Directed frame queue valid (IBSS PS mode, ATIM) */
Michael Buesche4d6b792007-09-18 15:39:42 -0400836 bool radio_hw_enable; /* saved state of radio hardware enabled state */
Michael Buesch403a3a12009-06-08 21:04:57 +0200837 bool qos_enabled; /* TRUE, if QoS is used. */
838 bool hwcrypto_enabled; /* TRUE, if HW crypto acceleration is enabled. */
Linus Torvalds9e3bd912010-02-26 10:34:27 -0800839 bool use_pio; /* TRUE if next init should use PIO */
Michael Buesche4d6b792007-09-18 15:39:42 -0400840
841 /* PHY/Radio device. */
842 struct b43_phy phy;
Michael Buesch03b29772007-12-26 14:41:30 +0100843
Michael Buesch5100d5a2008-03-29 21:01:16 +0100844 union {
845 /* DMA engines. */
846 struct b43_dma dma;
847 /* PIO engines. */
848 struct b43_pio pio;
849 };
850 /* Use b43_using_pio_transfers() to check whether we are using
851 * DMA or PIO data transfers. */
852 bool __using_pio_transfers;
Michael Buesche4d6b792007-09-18 15:39:42 -0400853
854 /* Various statistics about the physical device. */
855 struct b43_stats stats;
856
Michael Buesche4d6b792007-09-18 15:39:42 -0400857 /* Reason code of the last interrupt. */
858 u32 irq_reason;
859 u32 dma_reason[6];
Michael Buesch13790722009-04-08 21:26:27 +0200860 /* The currently active generic-interrupt mask. */
861 u32 irq_mask;
Michael Buesch36dbd952009-09-04 22:51:29 +0200862
Michael Buesche4d6b792007-09-18 15:39:42 -0400863 /* Link Quality calculation context. */
864 struct b43_noise_calculation noisecalc;
865 /* if > 0 MAC is suspended. if == 0 MAC is enabled. */
866 int mac_suspended;
867
Michael Buesche4d6b792007-09-18 15:39:42 -0400868 /* Periodic tasks */
869 struct delayed_work periodic_work;
870 unsigned int periodic_state;
871
872 struct work_struct restart_work;
873
874 /* encryption/decryption */
875 u16 ktp; /* Key table pointer */
Michael Buesch66d2d082009-08-06 10:36:50 +0200876 struct b43_key key[B43_NR_GROUP_KEYS * 2 + B43_NR_PAIRWISE_KEYS];
Michael Buesche4d6b792007-09-18 15:39:42 -0400877
Michael Buesche4d6b792007-09-18 15:39:42 -0400878 /* Firmware data */
879 struct b43_firmware fw;
880
881 /* Devicelist in struct b43_wl (all 802.11 cores) */
882 struct list_head list;
883
884 /* Debugging stuff follows. */
885#ifdef CONFIG_B43_DEBUG
886 struct b43_dfsentry *dfsentry;
Michael Buesch990b86f2009-09-12 00:48:03 +0200887 unsigned int irq_count;
888 unsigned int irq_bit_count[32];
889 unsigned int tx_count;
890 unsigned int rx_count;
Michael Buesche4d6b792007-09-18 15:39:42 -0400891#endif
892};
893
Albert Herranz7e937c62009-10-07 00:07:44 +0200894/* Data structure for the WLAN parts (802.11 cores) of the b43 chip. */
895struct b43_wl {
896 /* Pointer to the active wireless device on this chip */
897 struct b43_wldev *current_dev;
898 /* Pointer to the ieee80211 hardware data structure */
899 struct ieee80211_hw *hw;
900
901 /* Global driver mutex. Every operation must run with this mutex locked. */
902 struct mutex mutex;
903 /* Hard-IRQ spinlock. This lock protects things used in the hard-IRQ
904 * handler, only. This basically is just the IRQ mask register. */
905 spinlock_t hardirq_lock;
906
Oleksij Rempele64add22012-06-05 20:39:32 +0200907 /* Set this if we call ieee80211_register_hw() and check if we call
908 * ieee80211_unregister_hw(). */
909 bool hw_registred;
910
Albert Herranz7e937c62009-10-07 00:07:44 +0200911 /* We can only have one operating interface (802.11 core)
912 * at a time. General information about this interface follows.
913 */
914
915 struct ieee80211_vif *vif;
916 /* The MAC address of the operating interface. */
917 u8 mac_addr[ETH_ALEN];
918 /* Current BSSID */
919 u8 bssid[ETH_ALEN];
920 /* Interface type. (NL80211_IFTYPE_XXX) */
921 int if_type;
922 /* Is the card operating in AP, STA or IBSS mode? */
923 bool operating;
924 /* filter flags */
925 unsigned int filter_flags;
926 /* Stats about the wireless interface */
927 struct ieee80211_low_level_stats ieee_stats;
928
929#ifdef CONFIG_B43_HWRNG
930 struct hwrng rng;
931 bool rng_initialized;
932 char rng_name[30 + 1];
933#endif /* CONFIG_B43_HWRNG */
934
Albert Herranz7e937c62009-10-07 00:07:44 +0200935 bool radiotap_enabled;
936 bool radio_enabled;
937
938 /* The beacon we are currently using (AP or IBSS mode). */
939 struct sk_buff *current_beacon;
940 bool beacon0_uploaded;
941 bool beacon1_uploaded;
942 bool beacon_templates_virgin; /* Never wrote the templates? */
943 struct work_struct beacon_update_trigger;
944
945 /* The current QOS parameters for the 4 queues. */
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +0100946 struct b43_qos_params qos_params[B43_QOS_QUEUE_NUM];
Albert Herranz7e937c62009-10-07 00:07:44 +0200947
948 /* Work for adjustment of the transmission power.
949 * This is scheduled when we determine that the actual TX output
950 * power doesn't match what we want. */
951 struct work_struct txpower_adjust_work;
952
953 /* Packet transmit work */
954 struct work_struct tx_work;
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +0100955
Albert Herranz7e937c62009-10-07 00:07:44 +0200956 /* Queue of packets to be transmitted. */
francesco.gringoli@ing.unibs.itbad69192011-12-16 18:34:56 +0100957 struct sk_buff_head tx_queue[B43_QOS_QUEUE_NUM];
958
959 /* Flag that implement the queues stopping. */
960 bool tx_queue_stopped[B43_QOS_QUEUE_NUM];
Albert Herranz7e937c62009-10-07 00:07:44 +0200961
Larry Finger6b6fa582012-03-08 22:27:46 -0600962 /* firmware loading work */
963 struct work_struct firmware_load;
964
Albert Herranz7e937c62009-10-07 00:07:44 +0200965 /* The device LEDs. */
966 struct b43_leds leds;
967
Michael Buesch88499ab2009-10-09 20:33:32 +0200968 /* Kmalloc'ed scratch space for PIO TX/RX. Protected by wl->mutex. */
Rafał Miłecki5d852902011-08-11 15:07:16 +0200969 u8 pio_scratchspace[118] __attribute__((__aligned__(8)));
Michael Buesch88499ab2009-10-09 20:33:32 +0200970 u8 pio_tailspace[4] __attribute__((__aligned__(8)));
Albert Herranz7e937c62009-10-07 00:07:44 +0200971};
972
Michael Buesche4d6b792007-09-18 15:39:42 -0400973static inline struct b43_wl *hw_to_b43_wl(struct ieee80211_hw *hw)
974{
975 return hw->priv;
976}
977
Michael Buesche4d6b792007-09-18 15:39:42 -0400978static inline struct b43_wldev *dev_to_b43_wldev(struct device *dev)
979{
980 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
981 return ssb_get_drvdata(ssb_dev);
982}
983
Gábor Stefanikbedaf802009-08-05 01:28:20 +0200984/* Is the device operating in a specified mode (NL80211_IFTYPE_XXX). */
Michael Buesche4d6b792007-09-18 15:39:42 -0400985static inline int b43_is_mode(struct b43_wl *wl, int type)
986{
Michael Buesche4d6b792007-09-18 15:39:42 -0400987 return (wl->operating && wl->if_type == type);
988}
989
Michael Bueschef1a6282008-08-27 18:53:02 +0200990/**
991 * b43_current_band - Returns the currently used band.
992 * Returns one of IEEE80211_BAND_2GHZ and IEEE80211_BAND_5GHZ.
993 */
994static inline enum ieee80211_band b43_current_band(struct b43_wl *wl)
995{
Karl Beldan675a0b02013-03-25 16:26:57 +0100996 return wl->hw->conf.chandef.chan->band;
Michael Bueschef1a6282008-08-27 18:53:02 +0200997}
998
Rafał Miłecki24ca39d2011-05-18 02:06:43 +0200999static inline int b43_bus_may_powerdown(struct b43_wldev *wldev)
1000{
1001 return wldev->dev->bus_may_powerdown(wldev->dev);
1002}
1003static inline int b43_bus_powerup(struct b43_wldev *wldev, bool dynamic_pctl)
1004{
1005 return wldev->dev->bus_powerup(wldev->dev, dynamic_pctl);
1006}
1007static inline int b43_device_is_enabled(struct b43_wldev *wldev)
1008{
1009 return wldev->dev->device_is_enabled(wldev->dev);
1010}
1011static inline void b43_device_enable(struct b43_wldev *wldev,
1012 u32 core_specific_flags)
1013{
1014 wldev->dev->device_enable(wldev->dev, core_specific_flags);
1015}
1016static inline void b43_device_disable(struct b43_wldev *wldev,
1017 u32 core_specific_flags)
1018{
1019 wldev->dev->device_disable(wldev->dev, core_specific_flags);
1020}
1021
Michael Buesche4d6b792007-09-18 15:39:42 -04001022static inline u16 b43_read16(struct b43_wldev *dev, u16 offset)
1023{
Rafał Miłeckic0b4c002011-05-18 02:06:37 +02001024 return dev->dev->read16(dev->dev, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001025}
1026
1027static inline void b43_write16(struct b43_wldev *dev, u16 offset, u16 value)
1028{
Rafał Miłeckic0b4c002011-05-18 02:06:37 +02001029 dev->dev->write16(dev->dev, offset, value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001030}
1031
Rafał Miłecki25c15562014-08-07 07:45:37 +02001032/* To optimize this check for flush_writes on BCM47XX_BCMA only. */
1033static inline void b43_write16f(struct b43_wldev *dev, u16 offset, u16 value)
1034{
1035 b43_write16(dev, offset, value);
1036#if defined(CONFIG_BCM47XX_BCMA)
1037 if (dev->dev->flush_writes)
1038 b43_read16(dev, offset);
1039#endif
1040}
1041
Rafał Miłecki50566352012-01-02 19:31:21 +01001042static inline void b43_maskset16(struct b43_wldev *dev, u16 offset, u16 mask,
1043 u16 set)
1044{
1045 b43_write16(dev, offset, (b43_read16(dev, offset) & mask) | set);
1046}
1047
Michael Buesche4d6b792007-09-18 15:39:42 -04001048static inline u32 b43_read32(struct b43_wldev *dev, u16 offset)
1049{
Rafał Miłeckic0b4c002011-05-18 02:06:37 +02001050 return dev->dev->read32(dev->dev, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001051}
1052
1053static inline void b43_write32(struct b43_wldev *dev, u16 offset, u32 value)
1054{
Rafał Miłeckic0b4c002011-05-18 02:06:37 +02001055 dev->dev->write32(dev->dev, offset, value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001056}
1057
Rafał Miłecki50566352012-01-02 19:31:21 +01001058static inline void b43_maskset32(struct b43_wldev *dev, u16 offset, u32 mask,
1059 u32 set)
1060{
1061 b43_write32(dev, offset, (b43_read32(dev, offset) & mask) | set);
1062}
1063
Rafał Miłecki620d7852011-05-17 14:00:00 +02001064static inline void b43_block_read(struct b43_wldev *dev, void *buffer,
1065 size_t count, u16 offset, u8 reg_width)
1066{
Rafał Miłeckic0b4c002011-05-18 02:06:37 +02001067 dev->dev->block_read(dev->dev, buffer, count, offset, reg_width);
Rafał Miłecki620d7852011-05-17 14:00:00 +02001068}
1069
1070static inline void b43_block_write(struct b43_wldev *dev, const void *buffer,
1071 size_t count, u16 offset, u8 reg_width)
1072{
Rafał Miłeckic0b4c002011-05-18 02:06:37 +02001073 dev->dev->block_write(dev->dev, buffer, count, offset, reg_width);
Michael Buesche4d6b792007-09-18 15:39:42 -04001074}
1075
Michael Buesch5100d5a2008-03-29 21:01:16 +01001076static inline bool b43_using_pio_transfers(struct b43_wldev *dev)
1077{
Michael Buesch5100d5a2008-03-29 21:01:16 +01001078 return dev->__using_pio_transfers;
Michael Buesch5100d5a2008-03-29 21:01:16 +01001079}
1080
Michael Buesche4d6b792007-09-18 15:39:42 -04001081/* Message printing */
Joe Perchesb9075fa2011-10-31 17:11:33 -07001082__printf(2, 3) void b43info(struct b43_wl *wl, const char *fmt, ...);
1083__printf(2, 3) void b43err(struct b43_wl *wl, const char *fmt, ...);
1084__printf(2, 3) void b43warn(struct b43_wl *wl, const char *fmt, ...);
1085__printf(2, 3) void b43dbg(struct b43_wl *wl, const char *fmt, ...);
Michael Buesch060210f2009-01-25 15:49:59 +01001086
Michael Buesche4d6b792007-09-18 15:39:42 -04001087
1088/* A WARN_ON variant that vanishes when b43 debugging is disabled.
1089 * This _also_ evaluates the arg with debugging disabled. */
1090#if B43_DEBUG
1091# define B43_WARN_ON(x) WARN_ON(x)
1092#else
1093static inline bool __b43_warn_on_dummy(bool x) { return x; }
1094# define B43_WARN_ON(x) __b43_warn_on_dummy(unlikely(!!(x)))
1095#endif
1096
Michael Buesche4d6b792007-09-18 15:39:42 -04001097/* Convert an integer to a Q5.2 value */
1098#define INT_TO_Q52(i) ((i) << 2)
1099/* Convert a Q5.2 value to an integer (precision loss!) */
1100#define Q52_TO_INT(q52) ((q52) >> 2)
1101/* Macros for printing a value in Q5.2 format */
1102#define Q52_FMT "%u.%u"
1103#define Q52_ARG(q52) Q52_TO_INT(q52), ((((q52) & 0x3) * 100) / 4)
1104
1105#endif /* B43_H_ */