blob: f0292a30e6f696058114ac64d54c5f8720447b70 [file] [log] [blame]
Michal Simek64b889b2013-03-27 12:37:53 +01001/*
2 * Xilinx SLCR driver
3 *
4 * Copyright (c) 2011-2013 Xilinx Inc.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 *
11 * You should have received a copy of the GNU General Public
12 * License along with this program; if not, write to the Free
13 * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
14 * 02139, USA.
15 */
16
Michal Simek64b889b2013-03-27 12:37:53 +010017#include <linux/io.h>
Josh Cartwright64e68612015-03-19 09:24:38 -050018#include <linux/reboot.h>
Michal Simek016f4dc2013-11-26 15:41:31 +010019#include <linux/mfd/syscon.h>
Michal Simek64b889b2013-03-27 12:37:53 +010020#include <linux/of_address.h>
Michal Simek016f4dc2013-11-26 15:41:31 +010021#include <linux/regmap.h>
Michal Simek64b889b2013-03-27 12:37:53 +010022#include <linux/clk/zynq.h>
23#include "common.h"
24
Soren Brinkmannb5f177f2013-07-17 10:10:14 -070025/* register offsets */
26#define SLCR_UNLOCK_OFFSET 0x8 /* SCLR unlock register */
Michal Simek96790f02013-03-20 11:42:15 +010027#define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
Soren Brinkmannb5f177f2013-07-17 10:10:14 -070028#define SLCR_A9_CPU_RST_CTRL_OFFSET 0x244 /* CPU Software Reset Control */
29#define SLCR_REBOOT_STATUS_OFFSET 0x258 /* PS Reboot Status */
Michal Simek00f7dc62013-07-31 09:19:59 +020030#define SLCR_PSS_IDCODE 0x530 /* PS IDCODE */
Josh Cartwright6ded93a2016-02-02 20:30:49 -060031#define SLCR_L2C_RAM 0xA1C /* L2C_RAM in AR#54190 */
Michal Simekaa7eb2b2013-03-20 13:50:12 +010032
Soren Brinkmannb5f177f2013-07-17 10:10:14 -070033#define SLCR_UNLOCK_MAGIC 0xDF0D
Michal Simekaa7eb2b2013-03-20 13:50:12 +010034#define SLCR_A9_CPU_CLKSTOP 0x10
35#define SLCR_A9_CPU_RST 0x1
Michal Simek00f7dc62013-07-31 09:19:59 +020036#define SLCR_PSS_IDCODE_DEVICE_SHIFT 12
37#define SLCR_PSS_IDCODE_DEVICE_MASK 0x1F
Michal Simekaa7eb2b2013-03-20 13:50:12 +010038
Steffen Trumtrar7b274ef2013-06-29 09:20:17 +020039static void __iomem *zynq_slcr_base;
Michal Simek016f4dc2013-11-26 15:41:31 +010040static struct regmap *zynq_slcr_regmap;
Michal Simek64b889b2013-03-27 12:37:53 +010041
42/**
Michal Simek871c6972014-01-06 14:52:02 +010043 * zynq_slcr_write - Write to a register in SLCR block
44 *
45 * @val: Value to write to the register
46 * @offset: Register offset in SLCR block
47 *
48 * Return: a negative value on error, 0 on success
49 */
50static int zynq_slcr_write(u32 val, u32 offset)
51{
Michal Simek871c6972014-01-06 14:52:02 +010052 return regmap_write(zynq_slcr_regmap, offset, val);
53}
54
55/**
56 * zynq_slcr_read - Read a register in SLCR block
57 *
58 * @val: Pointer to value to be read from SLCR
59 * @offset: Register offset in SLCR block
60 *
61 * Return: a negative value on error, 0 on success
62 */
63static int zynq_slcr_read(u32 *val, u32 offset)
64{
Michal Simek33296592014-12-11 11:31:30 +010065 return regmap_read(zynq_slcr_regmap, offset, val);
Michal Simek871c6972014-01-06 14:52:02 +010066}
67
68/**
Michal Simek56880072013-11-26 14:46:58 +010069 * zynq_slcr_unlock - Unlock SLCR registers
70 *
71 * Return: a negative value on error, 0 on success
72 */
73static inline int zynq_slcr_unlock(void)
74{
75 zynq_slcr_write(SLCR_UNLOCK_MAGIC, SLCR_UNLOCK_OFFSET);
76
77 return 0;
78}
79
80/**
Michal Simek00f7dc62013-07-31 09:19:59 +020081 * zynq_slcr_get_device_id - Read device code id
82 *
83 * Return: Device code id
84 */
85u32 zynq_slcr_get_device_id(void)
86{
87 u32 val;
88
89 zynq_slcr_read(&val, SLCR_PSS_IDCODE);
90 val >>= SLCR_PSS_IDCODE_DEVICE_SHIFT;
91 val &= SLCR_PSS_IDCODE_DEVICE_MASK;
92
93 return val;
94}
95
96/**
Josh Cartwright64e68612015-03-19 09:24:38 -050097 * zynq_slcr_system_restart - Restart the entire system.
98 *
99 * @nb: Pointer to restart notifier block (unused)
100 * @action: Reboot mode (unused)
101 * @data: Restart handler private data (unused)
102 *
103 * Return: 0 always
Michal Simek96790f02013-03-20 11:42:15 +0100104 */
Josh Cartwright64e68612015-03-19 09:24:38 -0500105static
106int zynq_slcr_system_restart(struct notifier_block *nb,
107 unsigned long action, void *data)
Michal Simek96790f02013-03-20 11:42:15 +0100108{
109 u32 reboot;
110
111 /*
Michal Simek96790f02013-03-20 11:42:15 +0100112 * Clear 0x0F000000 bits of reboot status register to workaround
113 * the FSBL not loading the bitstream after soft-reboot
114 * This is a temporary solution until we know more.
115 */
Michal Simek871c6972014-01-06 14:52:02 +0100116 zynq_slcr_read(&reboot, SLCR_REBOOT_STATUS_OFFSET);
117 zynq_slcr_write(reboot & 0xF0FFFFFF, SLCR_REBOOT_STATUS_OFFSET);
118 zynq_slcr_write(1, SLCR_PS_RST_CTRL_OFFSET);
Josh Cartwright64e68612015-03-19 09:24:38 -0500119 return 0;
Michal Simek96790f02013-03-20 11:42:15 +0100120}
121
Josh Cartwright64e68612015-03-19 09:24:38 -0500122static struct notifier_block zynq_slcr_restart_nb = {
123 .notifier_call = zynq_slcr_system_restart,
124 .priority = 192,
125};
126
Michal Simek96790f02013-03-20 11:42:15 +0100127/**
Michal Simekaa7eb2b2013-03-20 13:50:12 +0100128 * zynq_slcr_cpu_start - Start cpu
129 * @cpu: cpu number
130 */
131void zynq_slcr_cpu_start(int cpu)
132{
Michal Simek871c6972014-01-06 14:52:02 +0100133 u32 reg;
134
135 zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Soren Brinkmann3db9e862013-07-17 10:10:15 -0700136 reg &= ~(SLCR_A9_CPU_RST << cpu);
Michal Simek871c6972014-01-06 14:52:02 +0100137 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Soren Brinkmann3db9e862013-07-17 10:10:15 -0700138 reg &= ~(SLCR_A9_CPU_CLKSTOP << cpu);
Michal Simek871c6972014-01-06 14:52:02 +0100139 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Soren Brinkmann50c79602014-09-02 14:19:12 -0700140
141 zynq_slcr_cpu_state_write(cpu, false);
Michal Simekaa7eb2b2013-03-20 13:50:12 +0100142}
143
144/**
145 * zynq_slcr_cpu_stop - Stop cpu
146 * @cpu: cpu number
147 */
148void zynq_slcr_cpu_stop(int cpu)
149{
Michal Simek871c6972014-01-06 14:52:02 +0100150 u32 reg;
151
152 zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Soren Brinkmann3db9e862013-07-17 10:10:15 -0700153 reg |= (SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu;
Michal Simek871c6972014-01-06 14:52:02 +0100154 zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
Michal Simekaa7eb2b2013-03-20 13:50:12 +0100155}
156
157/**
Soren Brinkmann50c79602014-09-02 14:19:12 -0700158 * zynq_slcr_cpu_state - Read/write cpu state
159 * @cpu: cpu number
Michal Simek016f4dc2013-11-26 15:41:31 +0100160 *
Soren Brinkmann50c79602014-09-02 14:19:12 -0700161 * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
162 * 0 means cpu is running, 1 cpu is going to die.
163 *
164 * Return: true if cpu is running, false if cpu is going to die
165 */
166bool zynq_slcr_cpu_state_read(int cpu)
167{
168 u32 state;
169
170 state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
171 state &= 1 << (31 - cpu);
172
173 return !state;
174}
175
176/**
177 * zynq_slcr_cpu_state - Read/write cpu state
178 * @cpu: cpu number
179 * @die: cpu state - true if cpu is going to die
180 *
181 * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
182 * 0 means cpu is running, 1 cpu is going to die.
183 */
184void zynq_slcr_cpu_state_write(int cpu, bool die)
185{
186 u32 state, mask;
187
188 state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
189 mask = 1 << (31 - cpu);
190 if (die)
191 state |= mask;
192 else
193 state &= ~mask;
194 writel(state, zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
195}
196
197/**
Michal Simek016f4dc2013-11-26 15:41:31 +0100198 * zynq_early_slcr_init - Early slcr init function
199 *
200 * Return: 0 on success, negative errno otherwise.
201 *
202 * Called very early during boot from platform code to unlock SLCR.
203 */
204int __init zynq_early_slcr_init(void)
205{
Michal Simek64b889b2013-03-27 12:37:53 +0100206 struct device_node *np;
207
208 np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
209 if (!np) {
210 pr_err("%s: no slcr node found\n", __func__);
211 BUG();
212 }
213
214 zynq_slcr_base = of_iomap(np, 0);
215 if (!zynq_slcr_base) {
216 pr_err("%s: Unable to map I/O memory\n", __func__);
217 BUG();
218 }
219
Steffen Trumtrar5e218282013-11-26 14:02:44 +0100220 np->data = (__force void *)zynq_slcr_base;
221
Michal Simek33296592014-12-11 11:31:30 +0100222 zynq_slcr_regmap = syscon_regmap_lookup_by_compatible("xlnx,zynq-slcr");
223 if (IS_ERR(zynq_slcr_regmap)) {
224 pr_err("%s: failed to find zynq-slcr\n", __func__);
225 return -ENODEV;
226 }
227
Michal Simek64b889b2013-03-27 12:37:53 +0100228 /* unlock the SLCR so that registers can be changed */
Michal Simek56880072013-11-26 14:46:58 +0100229 zynq_slcr_unlock();
Michal Simek64b889b2013-03-27 12:37:53 +0100230
Josh Cartwright6ded93a2016-02-02 20:30:49 -0600231 /* See AR#54190 design advisory */
232 regmap_update_bits(zynq_slcr_regmap, SLCR_L2C_RAM, 0x70707, 0x20202);
233
Josh Cartwright64e68612015-03-19 09:24:38 -0500234 register_restart_handler(&zynq_slcr_restart_nb);
235
Michal Simek64b889b2013-03-27 12:37:53 +0100236 pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
237
Michal Simek64b889b2013-03-27 12:37:53 +0100238 of_node_put(np);
239
240 return 0;
241}