blob: c6b486f888d515ab7b68a4bac403d5755212d137 [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <linux/seq_file.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/drmP.h>
31#include <drm/radeon_drm.h>
Jerome Glisse771fe6b2009-06-05 14:42:42 +020032#include "radeon_reg.h"
33#include "radeon.h"
Daniel Vettere6990372010-03-11 21:19:17 +000034#include "radeon_asic.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100035#include "r100d.h"
Jerome Glissed4550902009-10-01 10:12:06 +020036#include "rs100d.h"
37#include "rv200d.h"
38#include "rv250d.h"
Alex Deucher49e02b72010-04-23 17:57:27 -040039#include "atom.h"
Jerome Glisse3ce0a232009-09-08 10:10:24 +100040
Ben Hutchings70967ab2009-08-29 14:53:51 +010041#include <linux/firmware.h>
Paul Gortmakere0cd3602011-08-30 11:04:30 -040042#include <linux/module.h>
Ben Hutchings70967ab2009-08-29 14:53:51 +010043
Dave Airlie551ebd82009-09-01 15:25:57 +100044#include "r100_reg_safe.h"
45#include "rn50_reg_safe.h"
46
Ben Hutchings70967ab2009-08-29 14:53:51 +010047/* Firmware Names */
48#define FIRMWARE_R100 "radeon/R100_cp.bin"
49#define FIRMWARE_R200 "radeon/R200_cp.bin"
50#define FIRMWARE_R300 "radeon/R300_cp.bin"
51#define FIRMWARE_R420 "radeon/R420_cp.bin"
52#define FIRMWARE_RS690 "radeon/RS690_cp.bin"
53#define FIRMWARE_RS600 "radeon/RS600_cp.bin"
54#define FIRMWARE_R520 "radeon/R520_cp.bin"
55
56MODULE_FIRMWARE(FIRMWARE_R100);
57MODULE_FIRMWARE(FIRMWARE_R200);
58MODULE_FIRMWARE(FIRMWARE_R300);
59MODULE_FIRMWARE(FIRMWARE_R420);
60MODULE_FIRMWARE(FIRMWARE_RS690);
61MODULE_FIRMWARE(FIRMWARE_RS600);
62MODULE_FIRMWARE(FIRMWARE_R520);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020063
Dave Airlie551ebd82009-09-01 15:25:57 +100064#include "r100_track.h"
65
Alex Deucher48ef7792012-07-17 14:02:41 -040066/* This files gather functions specifics to:
67 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
68 * and others in some cases.
69 */
70
Alex Deucher2b48b962013-04-09 18:32:01 -040071static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
72{
73 if (crtc == 0) {
74 if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
75 return true;
76 else
77 return false;
78 } else {
79 if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
80 return true;
81 else
82 return false;
83 }
84}
85
86static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
87{
88 u32 vline1, vline2;
89
90 if (crtc == 0) {
91 vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
92 vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
93 } else {
94 vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
95 vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
96 }
97 if (vline1 != vline2)
98 return true;
99 else
100 return false;
101}
102
Alex Deucher48ef7792012-07-17 14:02:41 -0400103/**
104 * r100_wait_for_vblank - vblank wait asic callback.
105 *
106 * @rdev: radeon_device pointer
107 * @crtc: crtc to wait for vblank on
108 *
109 * Wait for vblank on the requested crtc (r1xx-r4xx).
110 */
Alex Deucher3ae19b72012-02-23 17:53:37 -0500111void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
112{
Alex Deucher2b48b962013-04-09 18:32:01 -0400113 unsigned i = 0;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500114
Alex Deucher94f768f2012-08-15 16:58:30 -0400115 if (crtc >= rdev->num_crtc)
116 return;
117
118 if (crtc == 0) {
Alex Deucher2b48b962013-04-09 18:32:01 -0400119 if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
120 return;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500121 } else {
Alex Deucher2b48b962013-04-09 18:32:01 -0400122 if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
123 return;
124 }
125
126 /* depending on when we hit vblank, we may be close to active; if so,
127 * wait for another frame.
128 */
129 while (r100_is_in_vblank(rdev, crtc)) {
130 if (i++ % 100 == 0) {
131 if (!r100_is_counter_moving(rdev, crtc))
132 break;
133 }
134 }
135
136 while (!r100_is_in_vblank(rdev, crtc)) {
137 if (i++ % 100 == 0) {
138 if (!r100_is_counter_moving(rdev, crtc))
139 break;
Alex Deucher3ae19b72012-02-23 17:53:37 -0500140 }
141 }
142}
143
Alex Deucher48ef7792012-07-17 14:02:41 -0400144/**
Alex Deucher48ef7792012-07-17 14:02:41 -0400145 * r100_page_flip - pageflip callback.
146 *
147 * @rdev: radeon_device pointer
148 * @crtc_id: crtc to cleanup pageflip on
149 * @crtc_base: new address of the crtc (GPU MC address)
150 *
151 * Does the actual pageflip (r1xx-r4xx).
152 * During vblank we take the crtc lock and wait for the update_pending
153 * bit to go high, when it does, we release the lock, and allow the
154 * double buffered update to take place.
Alex Deucher48ef7792012-07-17 14:02:41 -0400155 */
Christian König157fa142014-05-27 16:49:20 +0200156void r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
Alex Deucher6f34be52010-11-21 10:59:01 -0500157{
158 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
159 u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
Alex Deucherf6496472011-11-28 14:49:26 -0500160 int i;
Alex Deucher6f34be52010-11-21 10:59:01 -0500161
162 /* Lock the graphics update lock */
163 /* update the scanout addresses */
164 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
165
Alex Deucheracb32502010-11-23 00:41:00 -0500166 /* Wait for update_pending to go high. */
Alex Deucherf6496472011-11-28 14:49:26 -0500167 for (i = 0; i < rdev->usec_timeout; i++) {
168 if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
169 break;
170 udelay(1);
171 }
Alex Deucheracb32502010-11-23 00:41:00 -0500172 DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
Alex Deucher6f34be52010-11-21 10:59:01 -0500173
174 /* Unlock the lock, so double-buffering can take place inside vblank */
175 tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
176 WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
177
Christian König157fa142014-05-27 16:49:20 +0200178}
179
180/**
181 * r100_page_flip_pending - check if page flip is still pending
182 *
183 * @rdev: radeon_device pointer
184 * @crtc_id: crtc to check
185 *
186 * Check if the last pagefilp is still pending (r1xx-r4xx).
187 * Returns the current update pending status.
188 */
189bool r100_page_flip_pending(struct radeon_device *rdev, int crtc_id)
190{
191 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
192
Alex Deucher6f34be52010-11-21 10:59:01 -0500193 /* Return current update_pending status: */
Christian König157fa142014-05-27 16:49:20 +0200194 return !!(RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) &
195 RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET);
Alex Deucher6f34be52010-11-21 10:59:01 -0500196}
197
Alex Deucher48ef7792012-07-17 14:02:41 -0400198/**
199 * r100_pm_get_dynpm_state - look up dynpm power state callback.
200 *
201 * @rdev: radeon_device pointer
202 *
203 * Look up the optimal power state based on the
204 * current state of the GPU (r1xx-r5xx).
205 * Used for dynpm only.
206 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400207void r100_pm_get_dynpm_state(struct radeon_device *rdev)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400208{
209 int i;
Alex Deucherce8f5372010-05-07 15:10:16 -0400210 rdev->pm.dynpm_can_upclock = true;
211 rdev->pm.dynpm_can_downclock = true;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400212
Alex Deucherce8f5372010-05-07 15:10:16 -0400213 switch (rdev->pm.dynpm_planned_action) {
214 case DYNPM_ACTION_MINIMUM:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400215 rdev->pm.requested_power_state_index = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400216 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400217 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400218 case DYNPM_ACTION_DOWNCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400219 if (rdev->pm.current_power_state_index == 0) {
220 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400221 rdev->pm.dynpm_can_downclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400222 } else {
223 if (rdev->pm.active_crtc_count > 1) {
224 for (i = 0; i < rdev->pm.num_power_states; i++) {
Alex Deucherd7311172010-05-03 01:13:14 -0400225 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400226 continue;
227 else if (i >= rdev->pm.current_power_state_index) {
228 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
229 break;
230 } else {
231 rdev->pm.requested_power_state_index = i;
232 break;
233 }
234 }
235 } else
236 rdev->pm.requested_power_state_index =
237 rdev->pm.current_power_state_index - 1;
238 }
Alex Deucherd7311172010-05-03 01:13:14 -0400239 /* don't use the power state if crtcs are active and no display flag is set */
240 if ((rdev->pm.active_crtc_count > 0) &&
241 (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
242 RADEON_PM_MODE_NO_DISPLAY)) {
243 rdev->pm.requested_power_state_index++;
244 }
Alex Deuchera48b9b42010-04-22 14:03:55 -0400245 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400246 case DYNPM_ACTION_UPCLOCK:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400247 if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
248 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400249 rdev->pm.dynpm_can_upclock = false;
Alex Deuchera48b9b42010-04-22 14:03:55 -0400250 } else {
251 if (rdev->pm.active_crtc_count > 1) {
252 for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
Alex Deucherd7311172010-05-03 01:13:14 -0400253 if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
Alex Deuchera48b9b42010-04-22 14:03:55 -0400254 continue;
255 else if (i <= rdev->pm.current_power_state_index) {
256 rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
257 break;
258 } else {
259 rdev->pm.requested_power_state_index = i;
260 break;
261 }
262 }
263 } else
264 rdev->pm.requested_power_state_index =
265 rdev->pm.current_power_state_index + 1;
266 }
267 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400268 case DYNPM_ACTION_DEFAULT:
Alex Deucher58e21df2010-03-22 13:31:08 -0400269 rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
Alex Deucherce8f5372010-05-07 15:10:16 -0400270 rdev->pm.dynpm_can_upclock = false;
Alex Deucher58e21df2010-03-22 13:31:08 -0400271 break;
Alex Deucherce8f5372010-05-07 15:10:16 -0400272 case DYNPM_ACTION_NONE:
Alex Deuchera48b9b42010-04-22 14:03:55 -0400273 default:
274 DRM_ERROR("Requested mode for not defined action\n");
275 return;
276 }
277 /* only one clock mode per power state */
278 rdev->pm.requested_clock_mode_index = 0;
279
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000280 DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
Alex Deucherce8a3eb2010-05-07 16:58:27 -0400281 rdev->pm.power_state[rdev->pm.requested_power_state_index].
282 clock_info[rdev->pm.requested_clock_mode_index].sclk,
283 rdev->pm.power_state[rdev->pm.requested_power_state_index].
284 clock_info[rdev->pm.requested_clock_mode_index].mclk,
285 rdev->pm.power_state[rdev->pm.requested_power_state_index].
286 pcie_lanes);
Alex Deuchera48b9b42010-04-22 14:03:55 -0400287}
288
Alex Deucher48ef7792012-07-17 14:02:41 -0400289/**
290 * r100_pm_init_profile - Initialize power profiles callback.
291 *
292 * @rdev: radeon_device pointer
293 *
294 * Initialize the power states used in profile mode
295 * (r1xx-r3xx).
296 * Used for profile mode only.
297 */
Alex Deucherce8f5372010-05-07 15:10:16 -0400298void r100_pm_init_profile(struct radeon_device *rdev)
Alex Deucherbae6b5622010-04-22 13:38:05 -0400299{
Alex Deucherce8f5372010-05-07 15:10:16 -0400300 /* default */
301 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
302 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
303 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
304 rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
305 /* low sh */
306 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
307 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
308 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
309 rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400310 /* mid sh */
311 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
312 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
313 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
314 rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400315 /* high sh */
316 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
317 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
318 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
319 rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
320 /* low mh */
321 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
322 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
323 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
324 rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherc9e75b22010-06-02 17:56:01 -0400325 /* mid mh */
326 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
327 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
328 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
329 rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherce8f5372010-05-07 15:10:16 -0400330 /* high mh */
331 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
332 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
333 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
334 rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
Alex Deucherbae6b5622010-04-22 13:38:05 -0400335}
336
Alex Deucher48ef7792012-07-17 14:02:41 -0400337/**
338 * r100_pm_misc - set additional pm hw parameters callback.
339 *
340 * @rdev: radeon_device pointer
341 *
342 * Set non-clock parameters associated with a power state
343 * (voltage, pcie lanes, etc.) (r1xx-r4xx).
344 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400345void r100_pm_misc(struct radeon_device *rdev)
346{
Alex Deucher49e02b72010-04-23 17:57:27 -0400347 int requested_index = rdev->pm.requested_power_state_index;
348 struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
349 struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
350 u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
351
352 if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
353 if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
354 tmp = RREG32(voltage->gpio.reg);
355 if (voltage->active_high)
356 tmp |= voltage->gpio.mask;
357 else
358 tmp &= ~(voltage->gpio.mask);
359 WREG32(voltage->gpio.reg, tmp);
360 if (voltage->delay)
361 udelay(voltage->delay);
362 } else {
363 tmp = RREG32(voltage->gpio.reg);
364 if (voltage->active_high)
365 tmp &= ~voltage->gpio.mask;
366 else
367 tmp |= voltage->gpio.mask;
368 WREG32(voltage->gpio.reg, tmp);
369 if (voltage->delay)
370 udelay(voltage->delay);
371 }
372 }
373
374 sclk_cntl = RREG32_PLL(SCLK_CNTL);
375 sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
376 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
377 sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
378 sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
379 if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
380 sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
381 if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
382 sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
383 else
384 sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
385 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
386 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
387 else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
388 sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
389 } else
390 sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
391
392 if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
393 sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
394 if (voltage->delay) {
395 sclk_more_cntl |= VOLTAGE_DROP_SYNC;
396 switch (voltage->delay) {
397 case 33:
398 sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
399 break;
400 case 66:
401 sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
402 break;
403 case 99:
404 sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
405 break;
406 case 132:
407 sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
408 break;
409 }
410 } else
411 sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
412 } else
413 sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
414
415 if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
416 sclk_cntl &= ~FORCE_HDP;
417 else
418 sclk_cntl |= FORCE_HDP;
419
420 WREG32_PLL(SCLK_CNTL, sclk_cntl);
421 WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
422 WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
423
424 /* set pcie lanes */
425 if ((rdev->flags & RADEON_IS_PCIE) &&
426 !(rdev->flags & RADEON_IS_IGP) &&
Alex Deucher798bcf72012-02-23 17:53:48 -0500427 rdev->asic->pm.set_pcie_lanes &&
Alex Deucher49e02b72010-04-23 17:57:27 -0400428 (ps->pcie_lanes !=
429 rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
430 radeon_set_pcie_lanes(rdev,
431 ps->pcie_lanes);
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000432 DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
Alex Deucher49e02b72010-04-23 17:57:27 -0400433 }
Alex Deucher49e02b72010-04-23 17:57:27 -0400434}
435
Alex Deucher48ef7792012-07-17 14:02:41 -0400436/**
437 * r100_pm_prepare - pre-power state change callback.
438 *
439 * @rdev: radeon_device pointer
440 *
441 * Prepare for a power state change (r1xx-r4xx).
442 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400443void r100_pm_prepare(struct radeon_device *rdev)
444{
445 struct drm_device *ddev = rdev->ddev;
446 struct drm_crtc *crtc;
447 struct radeon_crtc *radeon_crtc;
448 u32 tmp;
449
450 /* disable any active CRTCs */
451 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
452 radeon_crtc = to_radeon_crtc(crtc);
453 if (radeon_crtc->enabled) {
454 if (radeon_crtc->crtc_id) {
455 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
456 tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
457 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
458 } else {
459 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
460 tmp |= RADEON_CRTC_DISP_REQ_EN_B;
461 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
462 }
463 }
464 }
465}
466
Alex Deucher48ef7792012-07-17 14:02:41 -0400467/**
468 * r100_pm_finish - post-power state change callback.
469 *
470 * @rdev: radeon_device pointer
471 *
472 * Clean up after a power state change (r1xx-r4xx).
473 */
Alex Deucher49e02b72010-04-23 17:57:27 -0400474void r100_pm_finish(struct radeon_device *rdev)
475{
476 struct drm_device *ddev = rdev->ddev;
477 struct drm_crtc *crtc;
478 struct radeon_crtc *radeon_crtc;
479 u32 tmp;
480
481 /* enable any active CRTCs */
482 list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
483 radeon_crtc = to_radeon_crtc(crtc);
484 if (radeon_crtc->enabled) {
485 if (radeon_crtc->crtc_id) {
486 tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
487 tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
488 WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
489 } else {
490 tmp = RREG32(RADEON_CRTC_GEN_CNTL);
491 tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
492 WREG32(RADEON_CRTC_GEN_CNTL, tmp);
493 }
494 }
495 }
496}
497
Alex Deucher48ef7792012-07-17 14:02:41 -0400498/**
499 * r100_gui_idle - gui idle callback.
500 *
501 * @rdev: radeon_device pointer
502 *
503 * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
504 * Returns true if idle, false if not.
505 */
Alex Deucherdef9ba92010-04-22 12:39:58 -0400506bool r100_gui_idle(struct radeon_device *rdev)
507{
508 if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
509 return false;
510 else
511 return true;
512}
513
Alex Deucher05a05c52009-12-04 14:53:41 -0500514/* hpd for digital panel detect/disconnect */
Alex Deucher48ef7792012-07-17 14:02:41 -0400515/**
516 * r100_hpd_sense - hpd sense callback.
517 *
518 * @rdev: radeon_device pointer
519 * @hpd: hpd (hotplug detect) pin
520 *
521 * Checks if a digital monitor is connected (r1xx-r4xx).
522 * Returns true if connected, false if not connected.
523 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500524bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
525{
526 bool connected = false;
527
528 switch (hpd) {
529 case RADEON_HPD_1:
530 if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
531 connected = true;
532 break;
533 case RADEON_HPD_2:
534 if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
535 connected = true;
536 break;
537 default:
538 break;
539 }
540 return connected;
541}
542
Alex Deucher48ef7792012-07-17 14:02:41 -0400543/**
544 * r100_hpd_set_polarity - hpd set polarity callback.
545 *
546 * @rdev: radeon_device pointer
547 * @hpd: hpd (hotplug detect) pin
548 *
549 * Set the polarity of the hpd pin (r1xx-r4xx).
550 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500551void r100_hpd_set_polarity(struct radeon_device *rdev,
552 enum radeon_hpd_id hpd)
553{
554 u32 tmp;
555 bool connected = r100_hpd_sense(rdev, hpd);
556
557 switch (hpd) {
558 case RADEON_HPD_1:
559 tmp = RREG32(RADEON_FP_GEN_CNTL);
560 if (connected)
561 tmp &= ~RADEON_FP_DETECT_INT_POL;
562 else
563 tmp |= RADEON_FP_DETECT_INT_POL;
564 WREG32(RADEON_FP_GEN_CNTL, tmp);
565 break;
566 case RADEON_HPD_2:
567 tmp = RREG32(RADEON_FP2_GEN_CNTL);
568 if (connected)
569 tmp &= ~RADEON_FP2_DETECT_INT_POL;
570 else
571 tmp |= RADEON_FP2_DETECT_INT_POL;
572 WREG32(RADEON_FP2_GEN_CNTL, tmp);
573 break;
574 default:
575 break;
576 }
577}
578
Alex Deucher48ef7792012-07-17 14:02:41 -0400579/**
580 * r100_hpd_init - hpd setup callback.
581 *
582 * @rdev: radeon_device pointer
583 *
584 * Setup the hpd pins used by the card (r1xx-r4xx).
585 * Set the polarity, and enable the hpd interrupts.
586 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500587void r100_hpd_init(struct radeon_device *rdev)
588{
589 struct drm_device *dev = rdev->ddev;
590 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200591 unsigned enable = 0;
Alex Deucher05a05c52009-12-04 14:53:41 -0500592
593 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
594 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Christian Koenigfb982572012-05-17 01:33:30 +0200595 enable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher64912e92011-11-03 11:21:39 -0400596 radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
Alex Deucher05a05c52009-12-04 14:53:41 -0500597 }
Christian Koenigfb982572012-05-17 01:33:30 +0200598 radeon_irq_kms_enable_hpd(rdev, enable);
Alex Deucher05a05c52009-12-04 14:53:41 -0500599}
600
Alex Deucher48ef7792012-07-17 14:02:41 -0400601/**
602 * r100_hpd_fini - hpd tear down callback.
603 *
604 * @rdev: radeon_device pointer
605 *
606 * Tear down the hpd pins used by the card (r1xx-r4xx).
607 * Disable the hpd interrupts.
608 */
Alex Deucher05a05c52009-12-04 14:53:41 -0500609void r100_hpd_fini(struct radeon_device *rdev)
610{
611 struct drm_device *dev = rdev->ddev;
612 struct drm_connector *connector;
Christian Koenigfb982572012-05-17 01:33:30 +0200613 unsigned disable = 0;
Alex Deucher05a05c52009-12-04 14:53:41 -0500614
615 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
616 struct radeon_connector *radeon_connector = to_radeon_connector(connector);
Christian Koenigfb982572012-05-17 01:33:30 +0200617 disable |= 1 << radeon_connector->hpd.hpd;
Alex Deucher05a05c52009-12-04 14:53:41 -0500618 }
Christian Koenigfb982572012-05-17 01:33:30 +0200619 radeon_irq_kms_disable_hpd(rdev, disable);
Alex Deucher05a05c52009-12-04 14:53:41 -0500620}
621
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200622/*
623 * PCI GART
624 */
625void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
626{
627 /* TODO: can we do somethings here ? */
628 /* It seems hw only cache one entry so we should discard this
629 * entry otherwise if first GPU GART read hit this entry it
630 * could end up in wrong address. */
631}
632
Jerome Glisse4aac0472009-09-14 18:29:49 +0200633int r100_pci_gart_init(struct radeon_device *rdev)
634{
635 int r;
636
Jerome Glissec9a1be92011-11-03 11:16:49 -0400637 if (rdev->gart.ptr) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000638 WARN(1, "R100 PCI GART already initialized\n");
Jerome Glisse4aac0472009-09-14 18:29:49 +0200639 return 0;
640 }
641 /* Initialize common gart structure */
642 r = radeon_gart_init(rdev);
643 if (r)
644 return r;
645 rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
Alex Deucherc5b3b852012-02-23 17:53:46 -0500646 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
647 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
Jerome Glisse4aac0472009-09-14 18:29:49 +0200648 return radeon_gart_table_ram_alloc(rdev);
649}
650
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200651int r100_pci_gart_enable(struct radeon_device *rdev)
652{
653 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200654
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200655 /* discard memory request outside of configured range */
656 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
657 WREG32(RADEON_AIC_CNTL, tmp);
658 /* set address range for PCI address translate */
Jerome Glissed594e462010-02-17 21:54:29 +0000659 WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
660 WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200661 /* set PCI GART page-table base address */
662 WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
663 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
664 WREG32(RADEON_AIC_CNTL, tmp);
665 r100_pci_gart_tlb_flush(rdev);
Michel Dänzer43caf452012-05-02 10:29:56 +0200666 DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
Tormod Voldenfcf4de52011-08-31 21:54:07 +0000667 (unsigned)(rdev->mc.gtt_size >> 20),
668 (unsigned long long)rdev->gart.table_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200669 rdev->gart.ready = true;
670 return 0;
671}
672
673void r100_pci_gart_disable(struct radeon_device *rdev)
674{
675 uint32_t tmp;
676
677 /* discard memory request outside of configured range */
678 tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
679 WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
680 WREG32(RADEON_AIC_LO_ADDR, 0);
681 WREG32(RADEON_AIC_HI_ADDR, 0);
682}
683
Christian König7f90fc92014-06-04 15:29:57 +0200684void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +0900685 uint64_t addr, uint32_t flags)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200686{
Jerome Glissec9a1be92011-11-03 11:16:49 -0400687 u32 *gtt = rdev->gart.ptr;
Jerome Glissec9a1be92011-11-03 11:16:49 -0400688 gtt[i] = cpu_to_le32(lower_32_bits(addr));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200689}
690
Jerome Glisse4aac0472009-09-14 18:29:49 +0200691void r100_pci_gart_fini(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200692{
Jerome Glissef9274562010-03-17 14:44:29 +0000693 radeon_gart_fini(rdev);
Jerome Glisse4aac0472009-09-14 18:29:49 +0200694 r100_pci_gart_disable(rdev);
695 radeon_gart_table_ram_free(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200696}
697
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200698int r100_irq_set(struct radeon_device *rdev)
699{
700 uint32_t tmp = 0;
701
Jerome Glisse003e69f2010-01-07 15:39:14 +0100702 if (!rdev->irq.installed) {
Joe Perchesfce7d612010-10-30 21:08:30 +0000703 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
Jerome Glisse003e69f2010-01-07 15:39:14 +0100704 WREG32(R_000040_GEN_INT_CNTL, 0);
705 return -EINVAL;
706 }
Christian Koenig736fc372012-05-17 19:52:00 +0200707 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200708 tmp |= RADEON_SW_INT_ENABLE;
709 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500710 if (rdev->irq.crtc_vblank_int[0] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200711 atomic_read(&rdev->irq.pflip[0])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200712 tmp |= RADEON_CRTC_VBLANK_MASK;
713 }
Alex Deucher6f34be52010-11-21 10:59:01 -0500714 if (rdev->irq.crtc_vblank_int[1] ||
Christian Koenig736fc372012-05-17 19:52:00 +0200715 atomic_read(&rdev->irq.pflip[1])) {
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200716 tmp |= RADEON_CRTC2_VBLANK_MASK;
717 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500718 if (rdev->irq.hpd[0]) {
719 tmp |= RADEON_FP_DETECT_MASK;
720 }
721 if (rdev->irq.hpd[1]) {
722 tmp |= RADEON_FP2_DETECT_MASK;
723 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200724 WREG32(RADEON_GEN_INT_CNTL, tmp);
725 return 0;
726}
727
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200728void r100_irq_disable(struct radeon_device *rdev)
729{
730 u32 tmp;
731
732 WREG32(R_000040_GEN_INT_CNTL, 0);
733 /* Wait and acknowledge irq */
734 mdelay(1);
735 tmp = RREG32(R_000044_GEN_INT_STATUS);
736 WREG32(R_000044_GEN_INT_STATUS, tmp);
737}
738
Andi Kleencbdd4502011-10-13 16:08:46 -0700739static uint32_t r100_irq_ack(struct radeon_device *rdev)
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200740{
741 uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
Alex Deucher05a05c52009-12-04 14:53:41 -0500742 uint32_t irq_mask = RADEON_SW_INT_TEST |
743 RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
744 RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200745
746 if (irqs) {
747 WREG32(RADEON_GEN_INT_STATUS, irqs);
748 }
749 return irqs & irq_mask;
750}
751
752int r100_irq_process(struct radeon_device *rdev)
753{
Alex Deucher3e5cb982009-10-16 12:21:24 -0400754 uint32_t status, msi_rearm;
Alex Deucherd4877cf2009-12-04 16:56:37 -0500755 bool queue_hotplug = false;
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200756
757 status = r100_irq_ack(rdev);
758 if (!status) {
759 return IRQ_NONE;
760 }
Jerome Glissea513c182009-09-09 22:23:07 +0200761 if (rdev->shutdown) {
762 return IRQ_NONE;
763 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200764 while (status) {
765 /* SW interrupt */
766 if (status & RADEON_SW_INT_TEST) {
Alex Deucher74652802011-08-25 13:39:48 -0400767 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200768 }
769 /* Vertical blank interrupts */
770 if (status & RADEON_CRTC_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500771 if (rdev->irq.crtc_vblank_int[0]) {
772 drm_handle_vblank(rdev->ddev, 0);
773 rdev->pm.vblank_sync = true;
774 wake_up(&rdev->irq.vblank_queue);
775 }
Christian Koenig736fc372012-05-17 19:52:00 +0200776 if (atomic_read(&rdev->irq.pflip[0]))
Christian König1a0e7912014-05-27 16:49:21 +0200777 radeon_crtc_handle_vblank(rdev, 0);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200778 }
779 if (status & RADEON_CRTC2_VBLANK_STAT) {
Alex Deucher6f34be52010-11-21 10:59:01 -0500780 if (rdev->irq.crtc_vblank_int[1]) {
781 drm_handle_vblank(rdev->ddev, 1);
782 rdev->pm.vblank_sync = true;
783 wake_up(&rdev->irq.vblank_queue);
784 }
Christian Koenig736fc372012-05-17 19:52:00 +0200785 if (atomic_read(&rdev->irq.pflip[1]))
Christian König1a0e7912014-05-27 16:49:21 +0200786 radeon_crtc_handle_vblank(rdev, 1);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200787 }
Alex Deucher05a05c52009-12-04 14:53:41 -0500788 if (status & RADEON_FP_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500789 queue_hotplug = true;
790 DRM_DEBUG("HPD1\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500791 }
792 if (status & RADEON_FP2_DETECT_STAT) {
Alex Deucherd4877cf2009-12-04 16:56:37 -0500793 queue_hotplug = true;
794 DRM_DEBUG("HPD2\n");
Alex Deucher05a05c52009-12-04 14:53:41 -0500795 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200796 status = r100_irq_ack(rdev);
797 }
Alex Deucherd4877cf2009-12-04 16:56:37 -0500798 if (queue_hotplug)
Tejun Heo32c87fc2011-01-03 14:49:32 +0100799 schedule_work(&rdev->hotplug_work);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400800 if (rdev->msi_enabled) {
801 switch (rdev->family) {
802 case CHIP_RS400:
803 case CHIP_RS480:
804 msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
805 WREG32(RADEON_AIC_CNTL, msi_rearm);
806 WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
807 break;
808 default:
Alex Deucherb7f5b7d2012-02-13 16:36:34 -0500809 WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
Alex Deucher3e5cb982009-10-16 12:21:24 -0400810 break;
811 }
812 }
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200813 return IRQ_HANDLED;
814}
815
816u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
817{
818 if (crtc == 0)
819 return RREG32(RADEON_CRTC_CRNT_FRAME);
820 else
821 return RREG32(RADEON_CRTC2_CRNT_FRAME);
822}
823
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200824/* Who ever call radeon_fence_emit should call ring_lock and ask
825 * for enough space (today caller are ib schedule and buffer move) */
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200826void r100_fence_ring_emit(struct radeon_device *rdev,
827 struct radeon_fence *fence)
828{
Christian Könige32eb502011-10-23 12:56:27 +0200829 struct radeon_ring *ring = &rdev->ring[fence->ring];
Christian König7b1f2482011-09-23 15:11:23 +0200830
Pauli Nieminen9e5b2af2010-02-04 19:20:53 +0200831 /* We have to make sure that caches are flushed before
832 * CPU might read something from VRAM. */
Christian Könige32eb502011-10-23 12:56:27 +0200833 radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
834 radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
835 radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
836 radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200837 /* Wait until IDLE & CLEAN */
Christian Könige32eb502011-10-23 12:56:27 +0200838 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
839 radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
Michel Dänzer72a99872014-07-31 18:43:49 +0900840 r100_ring_hdp_flush(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200841 /* Emit fence sequence & fire IRQ */
Christian Könige32eb502011-10-23 12:56:27 +0200842 radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
843 radeon_ring_write(ring, fence->seq);
844 radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
845 radeon_ring_write(ring, RADEON_SW_INT_FIRE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200846}
847
Christian König1654b812013-11-12 12:58:05 +0100848bool r100_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200849 struct radeon_ring *ring,
Christian König15d33322011-09-15 19:02:22 +0200850 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +0200851 bool emit_wait)
Christian König15d33322011-09-15 19:02:22 +0200852{
853 /* Unused on older asics, since we don't have semaphores or multiple rings */
854 BUG();
Christian König1654b812013-11-12 12:58:05 +0100855 return false;
Christian König15d33322011-09-15 19:02:22 +0200856}
857
Christian König57d20a42014-09-04 20:01:53 +0200858struct radeon_fence *r100_copy_blit(struct radeon_device *rdev,
859 uint64_t src_offset,
860 uint64_t dst_offset,
861 unsigned num_gpu_pages,
862 struct reservation_object *resv)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200863{
Christian Könige32eb502011-10-23 12:56:27 +0200864 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König57d20a42014-09-04 20:01:53 +0200865 struct radeon_fence *fence;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200866 uint32_t cur_pages;
Alex Deucher003cefe2011-09-16 12:04:08 -0400867 uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200868 uint32_t pitch;
869 uint32_t stride_pixels;
870 unsigned ndw;
871 int num_loops;
872 int r = 0;
873
874 /* radeon limited to 16k stride */
875 stride_bytes &= 0x3fff;
876 /* radeon pitch is /64 */
877 pitch = stride_bytes / 64;
878 stride_pixels = stride_bytes / 4;
Alex Deucher003cefe2011-09-16 12:04:08 -0400879 num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200880
881 /* Ask for enough room for blit + flush + fence */
882 ndw = 64 + (10 * num_loops);
Christian Könige32eb502011-10-23 12:56:27 +0200883 r = radeon_ring_lock(rdev, ring, ndw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200884 if (r) {
885 DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
Christian König57d20a42014-09-04 20:01:53 +0200886 return ERR_PTR(-EINVAL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200887 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400888 while (num_gpu_pages > 0) {
889 cur_pages = num_gpu_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200890 if (cur_pages > 8191) {
891 cur_pages = 8191;
892 }
Alex Deucher003cefe2011-09-16 12:04:08 -0400893 num_gpu_pages -= cur_pages;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200894
895 /* pages are in Y direction - height
896 page width in X direction - width */
Christian Könige32eb502011-10-23 12:56:27 +0200897 radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
898 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200899 RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
900 RADEON_GMC_DST_PITCH_OFFSET_CNTL |
901 RADEON_GMC_SRC_CLIPPING |
902 RADEON_GMC_DST_CLIPPING |
903 RADEON_GMC_BRUSH_NONE |
904 (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
905 RADEON_GMC_SRC_DATATYPE_COLOR |
906 RADEON_ROP3_S |
907 RADEON_DP_SRC_SOURCE_MEMORY |
908 RADEON_GMC_CLR_CMP_CNTL_DIS |
909 RADEON_GMC_WR_MSK_DIS);
Christian Könige32eb502011-10-23 12:56:27 +0200910 radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
911 radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
912 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
913 radeon_ring_write(ring, 0);
914 radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
915 radeon_ring_write(ring, num_gpu_pages);
916 radeon_ring_write(ring, num_gpu_pages);
917 radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200918 }
Christian Könige32eb502011-10-23 12:56:27 +0200919 radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
920 radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
921 radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
922 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200923 RADEON_WAIT_2D_IDLECLEAN |
924 RADEON_WAIT_HOST_IDLECLEAN |
925 RADEON_WAIT_DMA_GUI_IDLE);
Christian König57d20a42014-09-04 20:01:53 +0200926 r = radeon_fence_emit(rdev, &fence, RADEON_RING_TYPE_GFX_INDEX);
927 if (r) {
928 radeon_ring_unlock_undo(rdev, ring);
929 return ERR_PTR(r);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200930 }
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900931 radeon_ring_unlock_commit(rdev, ring, false);
Christian König57d20a42014-09-04 20:01:53 +0200932 return fence;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200933}
934
Jerome Glisse45600232009-09-09 22:23:45 +0200935static int r100_cp_wait_for_idle(struct radeon_device *rdev)
936{
937 unsigned i;
938 u32 tmp;
939
940 for (i = 0; i < rdev->usec_timeout; i++) {
941 tmp = RREG32(R_000E40_RBBM_STATUS);
942 if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
943 return 0;
944 }
945 udelay(1);
946 }
947 return -1;
948}
949
Alex Deucherf7128122012-02-23 17:53:45 -0500950void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200951{
952 int r;
953
Christian Könige32eb502011-10-23 12:56:27 +0200954 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200955 if (r) {
956 return;
957 }
Christian Könige32eb502011-10-23 12:56:27 +0200958 radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
959 radeon_ring_write(ring,
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200960 RADEON_ISYNC_ANY2D_IDLE3D |
961 RADEON_ISYNC_ANY3D_IDLE2D |
962 RADEON_ISYNC_WAIT_IDLEGUI |
963 RADEON_ISYNC_CPSCRATCH_IDLEGUI);
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900964 radeon_ring_unlock_commit(rdev, ring, false);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200965}
966
Ben Hutchings70967ab2009-08-29 14:53:51 +0100967
968/* Load the microcode for the CP */
969static int r100_cp_init_microcode(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200970{
Ben Hutchings70967ab2009-08-29 14:53:51 +0100971 const char *fw_name = NULL;
972 int err;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200973
Dave Airlied9fdaaf2010-08-02 10:42:55 +1000974 DRM_DEBUG_KMS("\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100975
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200976 if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
977 (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
978 (rdev->family == CHIP_RS200)) {
979 DRM_INFO("Loading R100 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100980 fw_name = FIRMWARE_R100;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200981 } else if ((rdev->family == CHIP_R200) ||
982 (rdev->family == CHIP_RV250) ||
983 (rdev->family == CHIP_RV280) ||
984 (rdev->family == CHIP_RS300)) {
985 DRM_INFO("Loading R200 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100986 fw_name = FIRMWARE_R200;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200987 } else if ((rdev->family == CHIP_R300) ||
988 (rdev->family == CHIP_R350) ||
989 (rdev->family == CHIP_RV350) ||
990 (rdev->family == CHIP_RV380) ||
991 (rdev->family == CHIP_RS400) ||
992 (rdev->family == CHIP_RS480)) {
993 DRM_INFO("Loading R300 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100994 fw_name = FIRMWARE_R300;
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200995 } else if ((rdev->family == CHIP_R420) ||
996 (rdev->family == CHIP_R423) ||
997 (rdev->family == CHIP_RV410)) {
998 DRM_INFO("Loading R400 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +0100999 fw_name = FIRMWARE_R420;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001000 } else if ((rdev->family == CHIP_RS690) ||
1001 (rdev->family == CHIP_RS740)) {
1002 DRM_INFO("Loading RS690/RS740 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001003 fw_name = FIRMWARE_RS690;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001004 } else if (rdev->family == CHIP_RS600) {
1005 DRM_INFO("Loading RS600 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001006 fw_name = FIRMWARE_RS600;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001007 } else if ((rdev->family == CHIP_RV515) ||
1008 (rdev->family == CHIP_R520) ||
1009 (rdev->family == CHIP_RV530) ||
1010 (rdev->family == CHIP_R580) ||
1011 (rdev->family == CHIP_RV560) ||
1012 (rdev->family == CHIP_RV570)) {
1013 DRM_INFO("Loading R500 Microcode\n");
Ben Hutchings70967ab2009-08-29 14:53:51 +01001014 fw_name = FIRMWARE_R520;
1015 }
1016
Jerome Glisse0a168932013-07-11 15:53:01 -04001017 err = request_firmware(&rdev->me_fw, fw_name, rdev->dev);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001018 if (err) {
1019 printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
1020 fw_name);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001021 } else if (rdev->me_fw->size % 8) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001022 printk(KERN_ERR
1023 "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001024 rdev->me_fw->size, fw_name);
Ben Hutchings70967ab2009-08-29 14:53:51 +01001025 err = -EINVAL;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001026 release_firmware(rdev->me_fw);
1027 rdev->me_fw = NULL;
Ben Hutchings70967ab2009-08-29 14:53:51 +01001028 }
1029 return err;
1030}
Jerome Glissed4550902009-10-01 10:12:06 +02001031
Alex Deucherea31bf62013-12-09 19:44:30 -05001032u32 r100_gfx_get_rptr(struct radeon_device *rdev,
1033 struct radeon_ring *ring)
1034{
1035 u32 rptr;
1036
1037 if (rdev->wb.enabled)
1038 rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
1039 else
1040 rptr = RREG32(RADEON_CP_RB_RPTR);
1041
1042 return rptr;
1043}
1044
1045u32 r100_gfx_get_wptr(struct radeon_device *rdev,
1046 struct radeon_ring *ring)
1047{
1048 u32 wptr;
1049
1050 wptr = RREG32(RADEON_CP_RB_WPTR);
1051
1052 return wptr;
1053}
1054
1055void r100_gfx_set_wptr(struct radeon_device *rdev,
1056 struct radeon_ring *ring)
1057{
1058 WREG32(RADEON_CP_RB_WPTR, ring->wptr);
1059 (void)RREG32(RADEON_CP_RB_WPTR);
1060}
1061
Michel Dänzer72a99872014-07-31 18:43:49 +09001062/**
1063 * r100_ring_hdp_flush - flush Host Data Path via the ring buffer
1064 * rdev: radeon device structure
1065 * ring: ring buffer struct for emitting packets
1066 */
1067void r100_ring_hdp_flush(struct radeon_device *rdev, struct radeon_ring *ring)
1068{
1069 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
1070 radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
1071 RADEON_HDP_READ_BUFFER_INVALIDATE);
1072 radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
1073 radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
1074}
1075
Ben Hutchings70967ab2009-08-29 14:53:51 +01001076static void r100_cp_load_microcode(struct radeon_device *rdev)
1077{
1078 const __be32 *fw_data;
1079 int i, size;
1080
1081 if (r100_gui_wait_for_idle(rdev)) {
1082 printk(KERN_WARNING "Failed to wait GUI idle while "
1083 "programming pipes. Bad things might happen.\n");
1084 }
1085
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001086 if (rdev->me_fw) {
1087 size = rdev->me_fw->size / 4;
1088 fw_data = (const __be32 *)&rdev->me_fw->data[0];
Ben Hutchings70967ab2009-08-29 14:53:51 +01001089 WREG32(RADEON_CP_ME_RAM_ADDR, 0);
1090 for (i = 0; i < size; i += 2) {
1091 WREG32(RADEON_CP_ME_RAM_DATAH,
1092 be32_to_cpup(&fw_data[i]));
1093 WREG32(RADEON_CP_ME_RAM_DATAL,
1094 be32_to_cpup(&fw_data[i + 1]));
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001095 }
1096 }
1097}
1098
1099int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
1100{
Christian Könige32eb502011-10-23 12:56:27 +02001101 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001102 unsigned rb_bufsz;
1103 unsigned rb_blksz;
1104 unsigned max_fetch;
1105 unsigned pre_write_timer;
1106 unsigned pre_write_limit;
1107 unsigned indirect2_start;
1108 unsigned indirect1_start;
1109 uint32_t tmp;
1110 int r;
1111
1112 if (r100_debugfs_cp_init(rdev)) {
1113 DRM_ERROR("Failed to register debugfs file for CP !\n");
1114 }
Jerome Glisse3ce0a232009-09-08 10:10:24 +10001115 if (!rdev->me_fw) {
Ben Hutchings70967ab2009-08-29 14:53:51 +01001116 r = r100_cp_init_microcode(rdev);
1117 if (r) {
1118 DRM_ERROR("Failed to load firmware!\n");
1119 return r;
1120 }
1121 }
1122
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001123 /* Align ring size */
Daniel Vetterb72a8922013-07-10 14:11:59 +02001124 rb_bufsz = order_base_2(ring_size / 8);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001125 ring_size = (1 << (rb_bufsz + 1)) * 4;
1126 r100_cp_load_microcode(rdev);
Christian Könige32eb502011-10-23 12:56:27 +02001127 r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
Christian König2e1e6da2013-08-13 11:56:52 +02001128 RADEON_CP_PACKET2);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001129 if (r) {
1130 return r;
1131 }
1132 /* Each time the cp read 1024 bytes (16 dword/quadword) update
1133 * the rptr copy in system ram */
1134 rb_blksz = 9;
1135 /* cp will read 128bytes at a time (4 dwords) */
1136 max_fetch = 1;
Christian Könige32eb502011-10-23 12:56:27 +02001137 ring->align_mask = 16 - 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001138 /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
1139 pre_write_timer = 64;
1140 /* Force CP_RB_WPTR write if written more than one time before the
1141 * delay expire
1142 */
1143 pre_write_limit = 0;
1144 /* Setup the cp cache like this (cache size is 96 dwords) :
1145 * RING 0 to 15
1146 * INDIRECT1 16 to 79
1147 * INDIRECT2 80 to 95
1148 * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1149 * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
1150 * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
1151 * Idea being that most of the gpu cmd will be through indirect1 buffer
1152 * so it gets the bigger cache.
1153 */
1154 indirect2_start = 80;
1155 indirect1_start = 16;
1156 /* cp setup */
1157 WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
Alex Deucherd6f28932009-11-02 16:01:27 -05001158 tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001159 REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
Alex Deucher724c80e2010-08-27 18:25:25 -04001160 REG_SET(RADEON_MAX_FETCH, max_fetch));
Alex Deucherd6f28932009-11-02 16:01:27 -05001161#ifdef __BIG_ENDIAN
1162 tmp |= RADEON_BUF_SWAP_32BIT;
1163#endif
Alex Deucher724c80e2010-08-27 18:25:25 -04001164 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
Alex Deucherd6f28932009-11-02 16:01:27 -05001165
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001166 /* Set ring address */
Christian Könige32eb502011-10-23 12:56:27 +02001167 DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
1168 WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001169 /* Force read & write ptr to 0 */
Alex Deucher724c80e2010-08-27 18:25:25 -04001170 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001171 WREG32(RADEON_CP_RB_RPTR_WR, 0);
Christian Könige32eb502011-10-23 12:56:27 +02001172 ring->wptr = 0;
1173 WREG32(RADEON_CP_RB_WPTR, ring->wptr);
Alex Deucher724c80e2010-08-27 18:25:25 -04001174
1175 /* set the wb address whether it's enabled or not */
1176 WREG32(R_00070C_CP_RB_RPTR_ADDR,
1177 S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
1178 WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
1179
1180 if (rdev->wb.enabled)
1181 WREG32(R_000770_SCRATCH_UMSK, 0xff);
1182 else {
1183 tmp |= RADEON_RB_NO_UPDATE;
1184 WREG32(R_000770_SCRATCH_UMSK, 0);
1185 }
1186
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001187 WREG32(RADEON_CP_RB_CNTL, tmp);
1188 udelay(10);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001189 /* Set cp mode to bus mastering & enable cp*/
1190 WREG32(RADEON_CP_CSQ_MODE,
1191 REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
1192 REG_SET(RADEON_INDIRECT1_START, indirect1_start));
Alex Deucherd75ee3b2011-01-24 23:24:59 -05001193 WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
1194 WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001195 WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
Dave Airlie20998102012-04-03 11:53:05 +01001196
1197 /* at this point everything should be setup correctly to enable master */
1198 pci_set_master(rdev->pdev);
1199
Alex Deucherf7128122012-02-23 17:53:45 -05001200 radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1201 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001202 if (r) {
1203 DRM_ERROR("radeon: cp isn't working (%d).\n", r);
1204 return r;
1205 }
Christian Könige32eb502011-10-23 12:56:27 +02001206 ring->ready = true;
Dave Airlie53595332011-03-14 09:47:24 +10001207 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
Alex Deucherc7eff972012-07-17 14:02:32 -04001208
Simon Kitching16c58082012-09-20 12:59:16 -04001209 if (!ring->rptr_save_reg /* not resuming from suspend */
1210 && radeon_ring_supports_scratch_reg(rdev, ring)) {
Alex Deucherc7eff972012-07-17 14:02:32 -04001211 r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
1212 if (r) {
1213 DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
1214 ring->rptr_save_reg = 0;
1215 }
1216 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001217 return 0;
1218}
1219
1220void r100_cp_fini(struct radeon_device *rdev)
1221{
Jerome Glisse45600232009-09-09 22:23:45 +02001222 if (r100_cp_wait_for_idle(rdev)) {
1223 DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
1224 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001225 /* Disable ring */
Jerome Glissea18d7ea2009-09-09 22:23:27 +02001226 r100_cp_disable(rdev);
Alex Deucherc7eff972012-07-17 14:02:32 -04001227 radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
Christian Könige32eb502011-10-23 12:56:27 +02001228 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001229 DRM_INFO("radeon: cp finalized\n");
1230}
1231
1232void r100_cp_disable(struct radeon_device *rdev)
1233{
1234 /* Disable ring */
Dave Airlie53595332011-03-14 09:47:24 +10001235 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
Christian Könige32eb502011-10-23 12:56:27 +02001236 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001237 WREG32(RADEON_CP_CSQ_MODE, 0);
1238 WREG32(RADEON_CP_CSQ_CNTL, 0);
Alex Deucher724c80e2010-08-27 18:25:25 -04001239 WREG32(R_000770_SCRATCH_UMSK, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001240 if (r100_gui_wait_for_idle(rdev)) {
1241 printk(KERN_WARNING "Failed to wait GUI idle while "
1242 "programming pipes. Bad things might happen.\n");
1243 }
1244}
1245
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001246/*
1247 * CS functions
1248 */
Alex Deucher0242f742012-06-28 17:50:34 -04001249int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
1250 struct radeon_cs_packet *pkt,
1251 unsigned idx,
1252 unsigned reg)
1253{
1254 int r;
1255 u32 tile_flags = 0;
1256 u32 tmp;
1257 struct radeon_cs_reloc *reloc;
1258 u32 value;
1259
Ilija Hadzic012e9762013-01-02 18:27:47 -05001260 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Alex Deucher0242f742012-06-28 17:50:34 -04001261 if (r) {
1262 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1263 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001264 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001265 return r;
1266 }
1267
1268 value = radeon_get_ib_value(p, idx);
1269 tmp = value & 0x003fffff;
Christian Königdf0af442014-03-03 12:38:08 +01001270 tmp += (((u32)reloc->gpu_offset) >> 10);
Alex Deucher0242f742012-06-28 17:50:34 -04001271
1272 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Christian Königdf0af442014-03-03 12:38:08 +01001273 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Alex Deucher0242f742012-06-28 17:50:34 -04001274 tile_flags |= RADEON_DST_TILE_MACRO;
Christian Königdf0af442014-03-03 12:38:08 +01001275 if (reloc->tiling_flags & RADEON_TILING_MICRO) {
Alex Deucher0242f742012-06-28 17:50:34 -04001276 if (reg == RADEON_SRC_PITCH_OFFSET) {
1277 DRM_ERROR("Cannot src blit from microtiled surface\n");
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001278 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001279 return -EINVAL;
1280 }
1281 tile_flags |= RADEON_DST_TILE_MICRO;
1282 }
1283
1284 tmp |= tile_flags;
1285 p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
1286 } else
1287 p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
1288 return 0;
1289}
1290
1291int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
1292 struct radeon_cs_packet *pkt,
1293 int idx)
1294{
1295 unsigned c, i;
1296 struct radeon_cs_reloc *reloc;
1297 struct r100_cs_track *track;
1298 int r = 0;
1299 volatile uint32_t *ib;
1300 u32 idx_value;
1301
1302 ib = p->ib.ptr;
1303 track = (struct r100_cs_track *)p->track;
1304 c = radeon_get_ib_value(p, idx++) & 0x1F;
1305 if (c > 16) {
1306 DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
1307 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001308 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001309 return -EINVAL;
1310 }
1311 track->num_arrays = c;
1312 for (i = 0; i < (c - 1); i+=2, idx+=3) {
Ilija Hadzic012e9762013-01-02 18:27:47 -05001313 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Alex Deucher0242f742012-06-28 17:50:34 -04001314 if (r) {
1315 DRM_ERROR("No reloc for packet3 %d\n",
1316 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001317 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001318 return r;
1319 }
1320 idx_value = radeon_get_ib_value(p, idx);
Christian Königdf0af442014-03-03 12:38:08 +01001321 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
Alex Deucher0242f742012-06-28 17:50:34 -04001322
1323 track->arrays[i + 0].esize = idx_value >> 8;
1324 track->arrays[i + 0].robj = reloc->robj;
1325 track->arrays[i + 0].esize &= 0x7F;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001326 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Alex Deucher0242f742012-06-28 17:50:34 -04001327 if (r) {
1328 DRM_ERROR("No reloc for packet3 %d\n",
1329 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001330 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001331 return r;
1332 }
Christian Königdf0af442014-03-03 12:38:08 +01001333 ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->gpu_offset);
Alex Deucher0242f742012-06-28 17:50:34 -04001334 track->arrays[i + 1].robj = reloc->robj;
1335 track->arrays[i + 1].esize = idx_value >> 24;
1336 track->arrays[i + 1].esize &= 0x7F;
1337 }
1338 if (c & 1) {
Ilija Hadzic012e9762013-01-02 18:27:47 -05001339 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Alex Deucher0242f742012-06-28 17:50:34 -04001340 if (r) {
1341 DRM_ERROR("No reloc for packet3 %d\n",
1342 pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001343 radeon_cs_dump_packet(p, pkt);
Alex Deucher0242f742012-06-28 17:50:34 -04001344 return r;
1345 }
1346 idx_value = radeon_get_ib_value(p, idx);
Christian Königdf0af442014-03-03 12:38:08 +01001347 ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->gpu_offset);
Alex Deucher0242f742012-06-28 17:50:34 -04001348 track->arrays[i + 0].robj = reloc->robj;
1349 track->arrays[i + 0].esize = idx_value >> 8;
1350 track->arrays[i + 0].esize &= 0x7F;
1351 }
1352 return r;
1353}
1354
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001355int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1356 struct radeon_cs_packet *pkt,
Jerome Glisse068a1172009-06-17 13:28:30 +02001357 const unsigned *auth, unsigned n,
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001358 radeon_packet0_check_t check)
1359{
1360 unsigned reg;
1361 unsigned i, j, m;
1362 unsigned idx;
1363 int r;
1364
1365 idx = pkt->idx + 1;
1366 reg = pkt->reg;
Jerome Glisse068a1172009-06-17 13:28:30 +02001367 /* Check that register fall into register range
1368 * determined by the number of entry (n) in the
1369 * safe register bitmap.
1370 */
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001371 if (pkt->one_reg_wr) {
1372 if ((reg >> 7) > n) {
1373 return -EINVAL;
1374 }
1375 } else {
1376 if (((reg + (pkt->count << 2)) >> 7) > n) {
1377 return -EINVAL;
1378 }
1379 }
1380 for (i = 0; i <= pkt->count; i++, idx++) {
1381 j = (reg >> 7);
1382 m = 1 << ((reg >> 2) & 31);
1383 if (auth[j] & m) {
1384 r = check(p, pkt, idx, reg);
1385 if (r) {
1386 return r;
1387 }
1388 }
1389 if (pkt->one_reg_wr) {
1390 if (!(auth[j] & m)) {
1391 break;
1392 }
1393 } else {
1394 reg += 4;
1395 }
1396 }
1397 return 0;
1398}
1399
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001400/**
Dave Airlie531369e2009-06-29 11:21:25 +10001401 * r100_cs_packet_next_vline() - parse userspace VLINE packet
1402 * @parser: parser structure holding parsing context.
1403 *
1404 * Userspace sends a special sequence for VLINE waits.
1405 * PACKET0 - VLINE_START_END + value
1406 * PACKET0 - WAIT_UNTIL +_value
1407 * RELOC (P3) - crtc_id in reloc.
1408 *
1409 * This function parses this and relocates the VLINE START END
1410 * and WAIT UNTIL packets to the correct crtc.
1411 * It also detects a switched off crtc and nulls out the
1412 * wait in that case.
1413 */
1414int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
1415{
Dave Airlie531369e2009-06-29 11:21:25 +10001416 struct drm_crtc *crtc;
1417 struct radeon_crtc *radeon_crtc;
1418 struct radeon_cs_packet p3reloc, waitreloc;
1419 int crtc_id;
1420 int r;
1421 uint32_t header, h_idx, reg;
Dave Airlie513bcb42009-09-23 16:56:27 +10001422 volatile uint32_t *ib;
Dave Airlie531369e2009-06-29 11:21:25 +10001423
Jerome Glissef2e39222012-05-09 15:35:02 +02001424 ib = p->ib.ptr;
Dave Airlie531369e2009-06-29 11:21:25 +10001425
1426 /* parse the wait until */
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001427 r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
Dave Airlie531369e2009-06-29 11:21:25 +10001428 if (r)
1429 return r;
1430
1431 /* check its a wait until and only 1 count */
1432 if (waitreloc.reg != RADEON_WAIT_UNTIL ||
1433 waitreloc.count != 0) {
1434 DRM_ERROR("vline wait had illegal wait until segment\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001435 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001436 }
1437
Dave Airlie513bcb42009-09-23 16:56:27 +10001438 if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
Dave Airlie531369e2009-06-29 11:21:25 +10001439 DRM_ERROR("vline wait had illegal wait until\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001440 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001441 }
1442
1443 /* jump over the NOP */
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05001444 r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
Dave Airlie531369e2009-06-29 11:21:25 +10001445 if (r)
1446 return r;
1447
1448 h_idx = p->idx - 2;
Alex Deucher90ebd062009-09-25 16:39:24 -04001449 p->idx += waitreloc.count + 2;
1450 p->idx += p3reloc.count + 2;
Dave Airlie531369e2009-06-29 11:21:25 +10001451
Dave Airlie513bcb42009-09-23 16:56:27 +10001452 header = radeon_get_ib_value(p, h_idx);
1453 crtc_id = radeon_get_ib_value(p, h_idx + 5);
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05001454 reg = R100_CP_PACKET0_GET_REG(header);
Rob Clarkb957f452014-07-17 23:30:05 -04001455 crtc = drm_crtc_find(p->rdev->ddev, crtc_id);
1456 if (!crtc) {
Dave Airlie531369e2009-06-29 11:21:25 +10001457 DRM_ERROR("cannot find crtc %d\n", crtc_id);
Ville Syrjälä10e10d32013-10-17 13:35:04 +03001458 return -ENOENT;
Dave Airlie531369e2009-06-29 11:21:25 +10001459 }
Dave Airlie531369e2009-06-29 11:21:25 +10001460 radeon_crtc = to_radeon_crtc(crtc);
1461 crtc_id = radeon_crtc->crtc_id;
1462
1463 if (!crtc->enabled) {
1464 /* if the CRTC isn't enabled - we need to nop out the wait until */
Dave Airlie513bcb42009-09-23 16:56:27 +10001465 ib[h_idx + 2] = PACKET2(0);
1466 ib[h_idx + 3] = PACKET2(0);
Dave Airlie531369e2009-06-29 11:21:25 +10001467 } else if (crtc_id == 1) {
1468 switch (reg) {
1469 case AVIVO_D1MODE_VLINE_START_END:
Alex Deucher90ebd062009-09-25 16:39:24 -04001470 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001471 header |= AVIVO_D2MODE_VLINE_START_END >> 2;
1472 break;
1473 case RADEON_CRTC_GUI_TRIG_VLINE:
Alex Deucher90ebd062009-09-25 16:39:24 -04001474 header &= ~R300_CP_PACKET0_REG_MASK;
Dave Airlie531369e2009-06-29 11:21:25 +10001475 header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
1476 break;
1477 default:
1478 DRM_ERROR("unknown crtc reloc\n");
Paul Bollea3a88a62011-03-16 22:10:06 +01001479 return -EINVAL;
Dave Airlie531369e2009-06-29 11:21:25 +10001480 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001481 ib[h_idx] = header;
1482 ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
Dave Airlie531369e2009-06-29 11:21:25 +10001483 }
Paul Bollea3a88a62011-03-16 22:10:06 +01001484
1485 return 0;
Dave Airlie531369e2009-06-29 11:21:25 +10001486}
1487
Dave Airlie551ebd82009-09-01 15:25:57 +10001488static int r100_get_vtx_size(uint32_t vtx_fmt)
1489{
1490 int vtx_size;
1491 vtx_size = 2;
1492 /* ordered according to bits in spec */
1493 if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
1494 vtx_size++;
1495 if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
1496 vtx_size += 3;
1497 if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
1498 vtx_size++;
1499 if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
1500 vtx_size++;
1501 if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
1502 vtx_size += 3;
1503 if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
1504 vtx_size++;
1505 if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
1506 vtx_size++;
1507 if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
1508 vtx_size += 2;
1509 if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
1510 vtx_size += 2;
1511 if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
1512 vtx_size++;
1513 if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
1514 vtx_size += 2;
1515 if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
1516 vtx_size++;
1517 if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
1518 vtx_size += 2;
1519 if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
1520 vtx_size++;
1521 if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
1522 vtx_size++;
1523 /* blend weight */
1524 if (vtx_fmt & (0x7 << 15))
1525 vtx_size += (vtx_fmt >> 15) & 0x7;
1526 if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
1527 vtx_size += 3;
1528 if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
1529 vtx_size += 2;
1530 if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
1531 vtx_size++;
1532 if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
1533 vtx_size++;
1534 if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
1535 vtx_size++;
1536 if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
1537 vtx_size++;
1538 return vtx_size;
1539}
1540
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001541static int r100_packet0_check(struct radeon_cs_parser *p,
Dave Airlie551ebd82009-09-01 15:25:57 +10001542 struct radeon_cs_packet *pkt,
1543 unsigned idx, unsigned reg)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001544{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001545 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001546 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001547 volatile uint32_t *ib;
1548 uint32_t tmp;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001549 int r;
Dave Airlie551ebd82009-09-01 15:25:57 +10001550 int i, face;
Dave Airliee024e112009-06-24 09:48:08 +10001551 u32 tile_flags = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001552 u32 idx_value;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001553
Jerome Glissef2e39222012-05-09 15:35:02 +02001554 ib = p->ib.ptr;
Dave Airlie551ebd82009-09-01 15:25:57 +10001555 track = (struct r100_cs_track *)p->track;
1556
Dave Airlie513bcb42009-09-23 16:56:27 +10001557 idx_value = radeon_get_ib_value(p, idx);
1558
Dave Airlie551ebd82009-09-01 15:25:57 +10001559 switch (reg) {
1560 case RADEON_CRTC_GUI_TRIG_VLINE:
1561 r = r100_cs_packet_parse_vline(p);
1562 if (r) {
1563 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1564 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001565 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001566 return r;
1567 }
1568 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001569 /* FIXME: only allow PACKET3 blit? easier to check for out of
1570 * range access */
Dave Airlie551ebd82009-09-01 15:25:57 +10001571 case RADEON_DST_PITCH_OFFSET:
1572 case RADEON_SRC_PITCH_OFFSET:
1573 r = r100_reloc_pitch_offset(p, pkt, idx, reg);
1574 if (r)
1575 return r;
1576 break;
1577 case RADEON_RB3D_DEPTHOFFSET:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001578 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001579 if (r) {
1580 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1581 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001582 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001583 return r;
1584 }
1585 track->zb.robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001586 track->zb.offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001587 track->zb_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +01001588 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001589 break;
1590 case RADEON_RB3D_COLOROFFSET:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001591 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001592 if (r) {
1593 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1594 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001595 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001596 return r;
1597 }
1598 track->cb[0].robj = reloc->robj;
Dave Airlie513bcb42009-09-23 16:56:27 +10001599 track->cb[0].offset = idx_value;
Marek Olšák40b4a752011-02-12 19:21:35 +01001600 track->cb_dirty = true;
Christian Königdf0af442014-03-03 12:38:08 +01001601 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001602 break;
1603 case RADEON_PP_TXOFFSET_0:
1604 case RADEON_PP_TXOFFSET_1:
1605 case RADEON_PP_TXOFFSET_2:
1606 i = (reg - RADEON_PP_TXOFFSET_0) / 24;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001607 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001608 if (r) {
1609 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1610 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001611 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001612 return r;
1613 }
Alex Deucherf2746f82012-02-02 10:11:12 -05001614 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Christian Königdf0af442014-03-03 12:38:08 +01001615 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Alex Deucherf2746f82012-02-02 10:11:12 -05001616 tile_flags |= RADEON_TXO_MACRO_TILE;
Christian Königdf0af442014-03-03 12:38:08 +01001617 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Alex Deucherf2746f82012-02-02 10:11:12 -05001618 tile_flags |= RADEON_TXO_MICRO_TILE_X2;
1619
1620 tmp = idx_value & ~(0x7 << 2);
1621 tmp |= tile_flags;
Christian Königdf0af442014-03-03 12:38:08 +01001622 ib[idx] = tmp + ((u32)reloc->gpu_offset);
Alex Deucherf2746f82012-02-02 10:11:12 -05001623 } else
Christian Königdf0af442014-03-03 12:38:08 +01001624 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001625 track->textures[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001626 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001627 break;
1628 case RADEON_PP_CUBIC_OFFSET_T0_0:
1629 case RADEON_PP_CUBIC_OFFSET_T0_1:
1630 case RADEON_PP_CUBIC_OFFSET_T0_2:
1631 case RADEON_PP_CUBIC_OFFSET_T0_3:
1632 case RADEON_PP_CUBIC_OFFSET_T0_4:
1633 i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001634 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001635 if (r) {
1636 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1637 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001638 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001639 return r;
1640 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001641 track->textures[0].cube_info[i].offset = idx_value;
Christian Königdf0af442014-03-03 12:38:08 +01001642 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001643 track->textures[0].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001644 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001645 break;
1646 case RADEON_PP_CUBIC_OFFSET_T1_0:
1647 case RADEON_PP_CUBIC_OFFSET_T1_1:
1648 case RADEON_PP_CUBIC_OFFSET_T1_2:
1649 case RADEON_PP_CUBIC_OFFSET_T1_3:
1650 case RADEON_PP_CUBIC_OFFSET_T1_4:
1651 i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001652 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001653 if (r) {
1654 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1655 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001656 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001657 return r;
1658 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001659 track->textures[1].cube_info[i].offset = idx_value;
Christian Königdf0af442014-03-03 12:38:08 +01001660 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001661 track->textures[1].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001662 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001663 break;
1664 case RADEON_PP_CUBIC_OFFSET_T2_0:
1665 case RADEON_PP_CUBIC_OFFSET_T2_1:
1666 case RADEON_PP_CUBIC_OFFSET_T2_2:
1667 case RADEON_PP_CUBIC_OFFSET_T2_3:
1668 case RADEON_PP_CUBIC_OFFSET_T2_4:
1669 i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
Ilija Hadzic012e9762013-01-02 18:27:47 -05001670 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001671 if (r) {
1672 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1673 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001674 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001675 return r;
1676 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001677 track->textures[2].cube_info[i].offset = idx_value;
Christian Königdf0af442014-03-03 12:38:08 +01001678 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001679 track->textures[2].cube_info[i].robj = reloc->robj;
Marek Olšák40b4a752011-02-12 19:21:35 +01001680 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001681 break;
1682 case RADEON_RE_WIDTH_HEIGHT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001683 track->maxy = ((idx_value >> 16) & 0x7FF);
Marek Olšák40b4a752011-02-12 19:21:35 +01001684 track->cb_dirty = true;
1685 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001686 break;
1687 case RADEON_RB3D_COLORPITCH:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001688 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001689 if (r) {
1690 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1691 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001692 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001693 return r;
1694 }
Alex Deucherc9068eb2012-02-02 10:11:11 -05001695 if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
Christian Königdf0af442014-03-03 12:38:08 +01001696 if (reloc->tiling_flags & RADEON_TILING_MACRO)
Alex Deucherc9068eb2012-02-02 10:11:11 -05001697 tile_flags |= RADEON_COLOR_TILE_ENABLE;
Christian Königdf0af442014-03-03 12:38:08 +01001698 if (reloc->tiling_flags & RADEON_TILING_MICRO)
Alex Deucherc9068eb2012-02-02 10:11:11 -05001699 tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
Dave Airliee024e112009-06-24 09:48:08 +10001700
Alex Deucherc9068eb2012-02-02 10:11:11 -05001701 tmp = idx_value & ~(0x7 << 16);
1702 tmp |= tile_flags;
1703 ib[idx] = tmp;
1704 } else
1705 ib[idx] = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001706
Dave Airlie513bcb42009-09-23 16:56:27 +10001707 track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001708 track->cb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001709 break;
1710 case RADEON_RB3D_DEPTHPITCH:
Dave Airlie513bcb42009-09-23 16:56:27 +10001711 track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
Marek Olšák40b4a752011-02-12 19:21:35 +01001712 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001713 break;
1714 case RADEON_RB3D_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001715 switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001716 case 7:
1717 case 8:
1718 case 9:
1719 case 11:
1720 case 12:
1721 track->cb[0].cpp = 1;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001722 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001723 case 3:
1724 case 4:
1725 case 15:
1726 track->cb[0].cpp = 2;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001727 break;
Dave Airlie551ebd82009-09-01 15:25:57 +10001728 case 6:
1729 track->cb[0].cpp = 4;
Dave Airlie17782d92009-08-21 10:07:54 +10001730 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001731 default:
Dave Airlie551ebd82009-09-01 15:25:57 +10001732 DRM_ERROR("Invalid color buffer format (%d) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001733 ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
Dave Airlie551ebd82009-09-01 15:25:57 +10001734 return -EINVAL;
1735 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001736 track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
Marek Olšák40b4a752011-02-12 19:21:35 +01001737 track->cb_dirty = true;
1738 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001739 break;
1740 case RADEON_RB3D_ZSTENCILCNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001741 switch (idx_value & 0xf) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001742 case 0:
1743 track->zb.cpp = 2;
1744 break;
1745 case 2:
1746 case 3:
1747 case 4:
1748 case 5:
1749 case 9:
1750 case 11:
1751 track->zb.cpp = 4;
1752 break;
1753 default:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001754 break;
1755 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001756 track->zb_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001757 break;
1758 case RADEON_RB3D_ZPASS_ADDR:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001759 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Dave Airlie551ebd82009-09-01 15:25:57 +10001760 if (r) {
1761 DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
1762 idx, reg);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001763 radeon_cs_dump_packet(p, pkt);
Dave Airlie551ebd82009-09-01 15:25:57 +10001764 return r;
1765 }
Christian Königdf0af442014-03-03 12:38:08 +01001766 ib[idx] = idx_value + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001767 break;
1768 case RADEON_PP_CNTL:
1769 {
Dave Airlie513bcb42009-09-23 16:56:27 +10001770 uint32_t temp = idx_value >> 4;
Dave Airlie551ebd82009-09-01 15:25:57 +10001771 for (i = 0; i < track->num_texture; i++)
1772 track->textures[i].enabled = !!(temp & (1 << i));
Marek Olšák40b4a752011-02-12 19:21:35 +01001773 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001774 }
1775 break;
1776 case RADEON_SE_VF_CNTL:
Dave Airlie513bcb42009-09-23 16:56:27 +10001777 track->vap_vf_cntl = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001778 break;
1779 case RADEON_SE_VTX_FMT:
Dave Airlie513bcb42009-09-23 16:56:27 +10001780 track->vtx_size = r100_get_vtx_size(idx_value);
Dave Airlie551ebd82009-09-01 15:25:57 +10001781 break;
1782 case RADEON_PP_TEX_SIZE_0:
1783 case RADEON_PP_TEX_SIZE_1:
1784 case RADEON_PP_TEX_SIZE_2:
1785 i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001786 track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
1787 track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
Marek Olšák40b4a752011-02-12 19:21:35 +01001788 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001789 break;
1790 case RADEON_PP_TEX_PITCH_0:
1791 case RADEON_PP_TEX_PITCH_1:
1792 case RADEON_PP_TEX_PITCH_2:
1793 i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
Dave Airlie513bcb42009-09-23 16:56:27 +10001794 track->textures[i].pitch = idx_value + 32;
Marek Olšák40b4a752011-02-12 19:21:35 +01001795 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001796 break;
1797 case RADEON_PP_TXFILTER_0:
1798 case RADEON_PP_TXFILTER_1:
1799 case RADEON_PP_TXFILTER_2:
1800 i = (reg - RADEON_PP_TXFILTER_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001801 track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
Dave Airlie551ebd82009-09-01 15:25:57 +10001802 >> RADEON_MAX_MIP_LEVEL_SHIFT);
Dave Airlie513bcb42009-09-23 16:56:27 +10001803 tmp = (idx_value >> 23) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001804 if (tmp == 2 || tmp == 6)
1805 track->textures[i].roundup_w = false;
Dave Airlie513bcb42009-09-23 16:56:27 +10001806 tmp = (idx_value >> 27) & 0x7;
Dave Airlie551ebd82009-09-01 15:25:57 +10001807 if (tmp == 2 || tmp == 6)
1808 track->textures[i].roundup_h = false;
Marek Olšák40b4a752011-02-12 19:21:35 +01001809 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001810 break;
1811 case RADEON_PP_TXFORMAT_0:
1812 case RADEON_PP_TXFORMAT_1:
1813 case RADEON_PP_TXFORMAT_2:
1814 i = (reg - RADEON_PP_TXFORMAT_0) / 24;
Dave Airlie513bcb42009-09-23 16:56:27 +10001815 if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001816 track->textures[i].use_pitch = 1;
1817 } else {
1818 track->textures[i].use_pitch = 0;
Dave Airlie513bcb42009-09-23 16:56:27 +10001819 track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
1820 track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
Dave Airlie551ebd82009-09-01 15:25:57 +10001821 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001822 if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
Dave Airlie551ebd82009-09-01 15:25:57 +10001823 track->textures[i].tex_coord_type = 2;
Dave Airlie513bcb42009-09-23 16:56:27 +10001824 switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001825 case RADEON_TXFORMAT_I8:
1826 case RADEON_TXFORMAT_RGB332:
1827 case RADEON_TXFORMAT_Y8:
1828 track->textures[i].cpp = 1;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001829 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001830 break;
1831 case RADEON_TXFORMAT_AI88:
1832 case RADEON_TXFORMAT_ARGB1555:
1833 case RADEON_TXFORMAT_RGB565:
1834 case RADEON_TXFORMAT_ARGB4444:
1835 case RADEON_TXFORMAT_VYUY422:
1836 case RADEON_TXFORMAT_YVYU422:
Dave Airlie551ebd82009-09-01 15:25:57 +10001837 case RADEON_TXFORMAT_SHADOW16:
1838 case RADEON_TXFORMAT_LDUDV655:
1839 case RADEON_TXFORMAT_DUDV88:
1840 track->textures[i].cpp = 2;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001841 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Dave Airlie551ebd82009-09-01 15:25:57 +10001842 break;
1843 case RADEON_TXFORMAT_ARGB8888:
1844 case RADEON_TXFORMAT_RGBA8888:
Dave Airlie551ebd82009-09-01 15:25:57 +10001845 case RADEON_TXFORMAT_SHADOW32:
1846 case RADEON_TXFORMAT_LDUDUV8888:
1847 track->textures[i].cpp = 4;
Roland Scheideggerf9da52d2010-06-12 12:12:37 -04001848 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001849 break;
Dave Airlied785d782009-12-07 13:16:06 +10001850 case RADEON_TXFORMAT_DXT1:
1851 track->textures[i].cpp = 1;
1852 track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
1853 break;
1854 case RADEON_TXFORMAT_DXT23:
1855 case RADEON_TXFORMAT_DXT45:
1856 track->textures[i].cpp = 1;
1857 track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
1858 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001859 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001860 track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
1861 track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
Marek Olšák40b4a752011-02-12 19:21:35 +01001862 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001863 break;
1864 case RADEON_PP_CUBIC_FACES_0:
1865 case RADEON_PP_CUBIC_FACES_1:
1866 case RADEON_PP_CUBIC_FACES_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001867 tmp = idx_value;
Dave Airlie551ebd82009-09-01 15:25:57 +10001868 i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
1869 for (face = 0; face < 4; face++) {
1870 track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
1871 track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
1872 }
Marek Olšák40b4a752011-02-12 19:21:35 +01001873 track->tex_dirty = true;
Dave Airlie551ebd82009-09-01 15:25:57 +10001874 break;
1875 default:
1876 printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
1877 reg, idx);
1878 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001879 }
1880 return 0;
1881}
1882
Jerome Glisse068a1172009-06-17 13:28:30 +02001883int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1884 struct radeon_cs_packet *pkt,
Jerome Glisse4c788672009-11-20 14:29:23 +01001885 struct radeon_bo *robj)
Jerome Glisse068a1172009-06-17 13:28:30 +02001886{
Jerome Glisse068a1172009-06-17 13:28:30 +02001887 unsigned idx;
Dave Airlie513bcb42009-09-23 16:56:27 +10001888 u32 value;
Jerome Glisse068a1172009-06-17 13:28:30 +02001889 idx = pkt->idx + 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001890 value = radeon_get_ib_value(p, idx + 2);
Jerome Glisse4c788672009-11-20 14:29:23 +01001891 if ((value + 1) > radeon_bo_size(robj)) {
Jerome Glisse068a1172009-06-17 13:28:30 +02001892 DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
1893 "(need %u have %lu) !\n",
Dave Airlie513bcb42009-09-23 16:56:27 +10001894 value + 1,
Jerome Glisse4c788672009-11-20 14:29:23 +01001895 radeon_bo_size(robj));
Jerome Glisse068a1172009-06-17 13:28:30 +02001896 return -EINVAL;
1897 }
1898 return 0;
1899}
1900
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001901static int r100_packet3_check(struct radeon_cs_parser *p,
1902 struct radeon_cs_packet *pkt)
1903{
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001904 struct radeon_cs_reloc *reloc;
Dave Airlie551ebd82009-09-01 15:25:57 +10001905 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001906 unsigned idx;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001907 volatile uint32_t *ib;
1908 int r;
1909
Jerome Glissef2e39222012-05-09 15:35:02 +02001910 ib = p->ib.ptr;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001911 idx = pkt->idx + 1;
Dave Airlie551ebd82009-09-01 15:25:57 +10001912 track = (struct r100_cs_track *)p->track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001913 switch (pkt->opcode) {
1914 case PACKET3_3D_LOAD_VBPNTR:
Dave Airlie513bcb42009-09-23 16:56:27 +10001915 r = r100_packet3_load_vbpntr(p, pkt, idx);
1916 if (r)
1917 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001918 break;
1919 case PACKET3_INDX_BUFFER:
Ilija Hadzic012e9762013-01-02 18:27:47 -05001920 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001921 if (r) {
1922 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001923 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001924 return r;
1925 }
Christian Königdf0af442014-03-03 12:38:08 +01001926 ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->gpu_offset);
Jerome Glisse068a1172009-06-17 13:28:30 +02001927 r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
1928 if (r) {
1929 return r;
1930 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001931 break;
1932 case 0x23:
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001933 /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
Ilija Hadzic012e9762013-01-02 18:27:47 -05001934 r = radeon_cs_packet_next_reloc(p, &reloc, 0);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001935 if (r) {
1936 DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
Ilija Hadzicc3ad63a2013-01-02 18:27:45 -05001937 radeon_cs_dump_packet(p, pkt);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001938 return r;
1939 }
Christian Königdf0af442014-03-03 12:38:08 +01001940 ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->gpu_offset);
Dave Airlie551ebd82009-09-01 15:25:57 +10001941 track->num_arrays = 1;
Dave Airlie513bcb42009-09-23 16:56:27 +10001942 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
Dave Airlie551ebd82009-09-01 15:25:57 +10001943
1944 track->arrays[0].robj = reloc->robj;
1945 track->arrays[0].esize = track->vtx_size;
1946
Dave Airlie513bcb42009-09-23 16:56:27 +10001947 track->max_indx = radeon_get_ib_value(p, idx+1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001948
Dave Airlie513bcb42009-09-23 16:56:27 +10001949 track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
Dave Airlie551ebd82009-09-01 15:25:57 +10001950 track->immd_dwords = pkt->count - 1;
1951 r = r100_cs_track_check(p->rdev, track);
1952 if (r)
1953 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001954 break;
1955 case PACKET3_3D_DRAW_IMMD:
Dave Airlie513bcb42009-09-23 16:56:27 +10001956 if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001957 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1958 return -EINVAL;
1959 }
Alex Deuchercf57fc72010-01-18 20:20:07 -05001960 track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
Dave Airlie513bcb42009-09-23 16:56:27 +10001961 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001962 track->immd_dwords = pkt->count - 1;
1963 r = r100_cs_track_check(p->rdev, track);
1964 if (r)
1965 return r;
1966 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001967 /* triggers drawing using in-packet vertex data */
1968 case PACKET3_3D_DRAW_IMMD_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001969 if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
Dave Airlie551ebd82009-09-01 15:25:57 +10001970 DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
1971 return -EINVAL;
1972 }
Dave Airlie513bcb42009-09-23 16:56:27 +10001973 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001974 track->immd_dwords = pkt->count;
1975 r = r100_cs_track_check(p->rdev, track);
1976 if (r)
1977 return r;
1978 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001979 /* triggers drawing using in-packet vertex data */
1980 case PACKET3_3D_DRAW_VBUF_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001981 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001982 r = r100_cs_track_check(p->rdev, track);
1983 if (r)
1984 return r;
1985 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001986 /* triggers drawing of vertex buffers setup elsewhere */
1987 case PACKET3_3D_DRAW_INDX_2:
Dave Airlie513bcb42009-09-23 16:56:27 +10001988 track->vap_vf_cntl = radeon_get_ib_value(p, idx);
Dave Airlie551ebd82009-09-01 15:25:57 +10001989 r = r100_cs_track_check(p->rdev, track);
1990 if (r)
1991 return r;
1992 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001993 /* triggers drawing using indices to vertex buffer */
1994 case PACKET3_3D_DRAW_VBUF:
Dave Airlie513bcb42009-09-23 16:56:27 +10001995 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10001996 r = r100_cs_track_check(p->rdev, track);
1997 if (r)
1998 return r;
1999 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002000 /* triggers drawing of vertex buffers setup elsewhere */
2001 case PACKET3_3D_DRAW_INDX:
Dave Airlie513bcb42009-09-23 16:56:27 +10002002 track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
Dave Airlie551ebd82009-09-01 15:25:57 +10002003 r = r100_cs_track_check(p->rdev, track);
2004 if (r)
2005 return r;
2006 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002007 /* triggers drawing using indices to vertex buffer */
Dave Airlieab9e1f52010-07-13 11:11:11 +10002008 case PACKET3_3D_CLEAR_HIZ:
2009 case PACKET3_3D_CLEAR_ZMASK:
2010 if (p->rdev->hyperz_filp != p->filp)
2011 return -EINVAL;
2012 break;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002013 case PACKET3_NOP:
2014 break;
2015 default:
2016 DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
2017 return -EINVAL;
2018 }
2019 return 0;
2020}
2021
2022int r100_cs_parse(struct radeon_cs_parser *p)
2023{
2024 struct radeon_cs_packet pkt;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002025 struct r100_cs_track *track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002026 int r;
2027
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002028 track = kzalloc(sizeof(*track), GFP_KERNEL);
Dan Carpenterce067912012-05-15 11:56:59 +03002029 if (!track)
2030 return -ENOMEM;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02002031 r100_cs_track_clear(p->rdev, track);
2032 p->track = track;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002033 do {
Ilija Hadzicc38f34b2013-01-02 18:27:41 -05002034 r = radeon_cs_packet_parse(p, &pkt, p->idx);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002035 if (r) {
2036 return r;
2037 }
2038 p->idx += pkt.count + 2;
2039 switch (pkt.type) {
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05002040 case RADEON_PACKET_TYPE0:
Ilija Hadzic66b35432013-01-02 18:27:39 -05002041 if (p->rdev->family >= CHIP_R200)
2042 r = r100_cs_parse_packet0(p, &pkt,
2043 p->rdev->config.r100.reg_safe_bm,
2044 p->rdev->config.r100.reg_safe_bm_size,
2045 &r200_packet0_check);
2046 else
2047 r = r100_cs_parse_packet0(p, &pkt,
2048 p->rdev->config.r100.reg_safe_bm,
2049 p->rdev->config.r100.reg_safe_bm_size,
2050 &r100_packet0_check);
2051 break;
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05002052 case RADEON_PACKET_TYPE2:
Ilija Hadzic66b35432013-01-02 18:27:39 -05002053 break;
Ilija Hadzic4e872ae2013-01-02 18:27:48 -05002054 case RADEON_PACKET_TYPE3:
Ilija Hadzic66b35432013-01-02 18:27:39 -05002055 r = r100_packet3_check(p, &pkt);
2056 break;
2057 default:
2058 DRM_ERROR("Unknown packet type %d !\n",
2059 pkt.type);
2060 return -EINVAL;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002061 }
Ilija Hadzic66b35432013-01-02 18:27:39 -05002062 if (r)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002063 return r;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002064 } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
2065 return 0;
2066}
2067
Alex Deucher0242f742012-06-28 17:50:34 -04002068static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
2069{
2070 DRM_ERROR("pitch %d\n", t->pitch);
2071 DRM_ERROR("use_pitch %d\n", t->use_pitch);
2072 DRM_ERROR("width %d\n", t->width);
2073 DRM_ERROR("width_11 %d\n", t->width_11);
2074 DRM_ERROR("height %d\n", t->height);
2075 DRM_ERROR("height_11 %d\n", t->height_11);
2076 DRM_ERROR("num levels %d\n", t->num_levels);
2077 DRM_ERROR("depth %d\n", t->txdepth);
2078 DRM_ERROR("bpp %d\n", t->cpp);
2079 DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
2080 DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
2081 DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
2082 DRM_ERROR("compress format %d\n", t->compress_format);
2083}
2084
2085static int r100_track_compress_size(int compress_format, int w, int h)
2086{
2087 int block_width, block_height, block_bytes;
2088 int wblocks, hblocks;
2089 int min_wblocks;
2090 int sz;
2091
2092 block_width = 4;
2093 block_height = 4;
2094
2095 switch (compress_format) {
2096 case R100_TRACK_COMP_DXT1:
2097 block_bytes = 8;
2098 min_wblocks = 4;
2099 break;
2100 default:
2101 case R100_TRACK_COMP_DXT35:
2102 block_bytes = 16;
2103 min_wblocks = 2;
2104 break;
2105 }
2106
2107 hblocks = (h + block_height - 1) / block_height;
2108 wblocks = (w + block_width - 1) / block_width;
2109 if (wblocks < min_wblocks)
2110 wblocks = min_wblocks;
2111 sz = wblocks * hblocks * block_bytes;
2112 return sz;
2113}
2114
2115static int r100_cs_track_cube(struct radeon_device *rdev,
2116 struct r100_cs_track *track, unsigned idx)
2117{
2118 unsigned face, w, h;
2119 struct radeon_bo *cube_robj;
2120 unsigned long size;
2121 unsigned compress_format = track->textures[idx].compress_format;
2122
2123 for (face = 0; face < 5; face++) {
2124 cube_robj = track->textures[idx].cube_info[face].robj;
2125 w = track->textures[idx].cube_info[face].width;
2126 h = track->textures[idx].cube_info[face].height;
2127
2128 if (compress_format) {
2129 size = r100_track_compress_size(compress_format, w, h);
2130 } else
2131 size = w * h;
2132 size *= track->textures[idx].cpp;
2133
2134 size += track->textures[idx].cube_info[face].offset;
2135
2136 if (size > radeon_bo_size(cube_robj)) {
2137 DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
2138 size, radeon_bo_size(cube_robj));
2139 r100_cs_track_texture_print(&track->textures[idx]);
2140 return -1;
2141 }
2142 }
2143 return 0;
2144}
2145
2146static int r100_cs_track_texture_check(struct radeon_device *rdev,
2147 struct r100_cs_track *track)
2148{
2149 struct radeon_bo *robj;
2150 unsigned long size;
2151 unsigned u, i, w, h, d;
2152 int ret;
2153
2154 for (u = 0; u < track->num_texture; u++) {
2155 if (!track->textures[u].enabled)
2156 continue;
2157 if (track->textures[u].lookup_disable)
2158 continue;
2159 robj = track->textures[u].robj;
2160 if (robj == NULL) {
2161 DRM_ERROR("No texture bound to unit %u\n", u);
2162 return -EINVAL;
2163 }
2164 size = 0;
2165 for (i = 0; i <= track->textures[u].num_levels; i++) {
2166 if (track->textures[u].use_pitch) {
2167 if (rdev->family < CHIP_R300)
2168 w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
2169 else
2170 w = track->textures[u].pitch / (1 << i);
2171 } else {
2172 w = track->textures[u].width;
2173 if (rdev->family >= CHIP_RV515)
2174 w |= track->textures[u].width_11;
2175 w = w / (1 << i);
2176 if (track->textures[u].roundup_w)
2177 w = roundup_pow_of_two(w);
2178 }
2179 h = track->textures[u].height;
2180 if (rdev->family >= CHIP_RV515)
2181 h |= track->textures[u].height_11;
2182 h = h / (1 << i);
2183 if (track->textures[u].roundup_h)
2184 h = roundup_pow_of_two(h);
2185 if (track->textures[u].tex_coord_type == 1) {
2186 d = (1 << track->textures[u].txdepth) / (1 << i);
2187 if (!d)
2188 d = 1;
2189 } else {
2190 d = 1;
2191 }
2192 if (track->textures[u].compress_format) {
2193
2194 size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
2195 /* compressed textures are block based */
2196 } else
2197 size += w * h * d;
2198 }
2199 size *= track->textures[u].cpp;
2200
2201 switch (track->textures[u].tex_coord_type) {
2202 case 0:
2203 case 1:
2204 break;
2205 case 2:
2206 if (track->separate_cube) {
2207 ret = r100_cs_track_cube(rdev, track, u);
2208 if (ret)
2209 return ret;
2210 } else
2211 size *= 6;
2212 break;
2213 default:
2214 DRM_ERROR("Invalid texture coordinate type %u for unit "
2215 "%u\n", track->textures[u].tex_coord_type, u);
2216 return -EINVAL;
2217 }
2218 if (size > radeon_bo_size(robj)) {
2219 DRM_ERROR("Texture of unit %u needs %lu bytes but is "
2220 "%lu\n", u, size, radeon_bo_size(robj));
2221 r100_cs_track_texture_print(&track->textures[u]);
2222 return -EINVAL;
2223 }
2224 }
2225 return 0;
2226}
2227
2228int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
2229{
2230 unsigned i;
2231 unsigned long size;
2232 unsigned prim_walk;
2233 unsigned nverts;
2234 unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
2235
2236 if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
2237 !track->blend_read_enable)
2238 num_cb = 0;
2239
2240 for (i = 0; i < num_cb; i++) {
2241 if (track->cb[i].robj == NULL) {
2242 DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
2243 return -EINVAL;
2244 }
2245 size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
2246 size += track->cb[i].offset;
2247 if (size > radeon_bo_size(track->cb[i].robj)) {
2248 DRM_ERROR("[drm] Buffer too small for color buffer %d "
2249 "(need %lu have %lu) !\n", i, size,
2250 radeon_bo_size(track->cb[i].robj));
2251 DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
2252 i, track->cb[i].pitch, track->cb[i].cpp,
2253 track->cb[i].offset, track->maxy);
2254 return -EINVAL;
2255 }
2256 }
2257 track->cb_dirty = false;
2258
2259 if (track->zb_dirty && track->z_enabled) {
2260 if (track->zb.robj == NULL) {
2261 DRM_ERROR("[drm] No buffer for z buffer !\n");
2262 return -EINVAL;
2263 }
2264 size = track->zb.pitch * track->zb.cpp * track->maxy;
2265 size += track->zb.offset;
2266 if (size > radeon_bo_size(track->zb.robj)) {
2267 DRM_ERROR("[drm] Buffer too small for z buffer "
2268 "(need %lu have %lu) !\n", size,
2269 radeon_bo_size(track->zb.robj));
2270 DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
2271 track->zb.pitch, track->zb.cpp,
2272 track->zb.offset, track->maxy);
2273 return -EINVAL;
2274 }
2275 }
2276 track->zb_dirty = false;
2277
2278 if (track->aa_dirty && track->aaresolve) {
2279 if (track->aa.robj == NULL) {
2280 DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
2281 return -EINVAL;
2282 }
2283 /* I believe the format comes from colorbuffer0. */
2284 size = track->aa.pitch * track->cb[0].cpp * track->maxy;
2285 size += track->aa.offset;
2286 if (size > radeon_bo_size(track->aa.robj)) {
2287 DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
2288 "(need %lu have %lu) !\n", i, size,
2289 radeon_bo_size(track->aa.robj));
2290 DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
2291 i, track->aa.pitch, track->cb[0].cpp,
2292 track->aa.offset, track->maxy);
2293 return -EINVAL;
2294 }
2295 }
2296 track->aa_dirty = false;
2297
2298 prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
2299 if (track->vap_vf_cntl & (1 << 14)) {
2300 nverts = track->vap_alt_nverts;
2301 } else {
2302 nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
2303 }
2304 switch (prim_walk) {
2305 case 1:
2306 for (i = 0; i < track->num_arrays; i++) {
2307 size = track->arrays[i].esize * track->max_indx * 4;
2308 if (track->arrays[i].robj == NULL) {
2309 DRM_ERROR("(PW %u) Vertex array %u no buffer "
2310 "bound\n", prim_walk, i);
2311 return -EINVAL;
2312 }
2313 if (size > radeon_bo_size(track->arrays[i].robj)) {
2314 dev_err(rdev->dev, "(PW %u) Vertex array %u "
2315 "need %lu dwords have %lu dwords\n",
2316 prim_walk, i, size >> 2,
2317 radeon_bo_size(track->arrays[i].robj)
2318 >> 2);
2319 DRM_ERROR("Max indices %u\n", track->max_indx);
2320 return -EINVAL;
2321 }
2322 }
2323 break;
2324 case 2:
2325 for (i = 0; i < track->num_arrays; i++) {
2326 size = track->arrays[i].esize * (nverts - 1) * 4;
2327 if (track->arrays[i].robj == NULL) {
2328 DRM_ERROR("(PW %u) Vertex array %u no buffer "
2329 "bound\n", prim_walk, i);
2330 return -EINVAL;
2331 }
2332 if (size > radeon_bo_size(track->arrays[i].robj)) {
2333 dev_err(rdev->dev, "(PW %u) Vertex array %u "
2334 "need %lu dwords have %lu dwords\n",
2335 prim_walk, i, size >> 2,
2336 radeon_bo_size(track->arrays[i].robj)
2337 >> 2);
2338 return -EINVAL;
2339 }
2340 }
2341 break;
2342 case 3:
2343 size = track->vtx_size * nverts;
2344 if (size != track->immd_dwords) {
2345 DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
2346 track->immd_dwords, size);
2347 DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
2348 nverts, track->vtx_size);
2349 return -EINVAL;
2350 }
2351 break;
2352 default:
2353 DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
2354 prim_walk);
2355 return -EINVAL;
2356 }
2357
2358 if (track->tex_dirty) {
2359 track->tex_dirty = false;
2360 return r100_cs_track_texture_check(rdev, track);
2361 }
2362 return 0;
2363}
2364
2365void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
2366{
2367 unsigned i, face;
2368
2369 track->cb_dirty = true;
2370 track->zb_dirty = true;
2371 track->tex_dirty = true;
2372 track->aa_dirty = true;
2373
2374 if (rdev->family < CHIP_R300) {
2375 track->num_cb = 1;
2376 if (rdev->family <= CHIP_RS200)
2377 track->num_texture = 3;
2378 else
2379 track->num_texture = 6;
2380 track->maxy = 2048;
2381 track->separate_cube = 1;
2382 } else {
2383 track->num_cb = 4;
2384 track->num_texture = 16;
2385 track->maxy = 4096;
2386 track->separate_cube = 0;
2387 track->aaresolve = false;
2388 track->aa.robj = NULL;
2389 }
2390
2391 for (i = 0; i < track->num_cb; i++) {
2392 track->cb[i].robj = NULL;
2393 track->cb[i].pitch = 8192;
2394 track->cb[i].cpp = 16;
2395 track->cb[i].offset = 0;
2396 }
2397 track->z_enabled = true;
2398 track->zb.robj = NULL;
2399 track->zb.pitch = 8192;
2400 track->zb.cpp = 4;
2401 track->zb.offset = 0;
2402 track->vtx_size = 0x7F;
2403 track->immd_dwords = 0xFFFFFFFFUL;
2404 track->num_arrays = 11;
2405 track->max_indx = 0x00FFFFFFUL;
2406 for (i = 0; i < track->num_arrays; i++) {
2407 track->arrays[i].robj = NULL;
2408 track->arrays[i].esize = 0x7F;
2409 }
2410 for (i = 0; i < track->num_texture; i++) {
2411 track->textures[i].compress_format = R100_TRACK_COMP_NONE;
2412 track->textures[i].pitch = 16536;
2413 track->textures[i].width = 16536;
2414 track->textures[i].height = 16536;
2415 track->textures[i].width_11 = 1 << 11;
2416 track->textures[i].height_11 = 1 << 11;
2417 track->textures[i].num_levels = 12;
2418 if (rdev->family <= CHIP_RS200) {
2419 track->textures[i].tex_coord_type = 0;
2420 track->textures[i].txdepth = 0;
2421 } else {
2422 track->textures[i].txdepth = 16;
2423 track->textures[i].tex_coord_type = 1;
2424 }
2425 track->textures[i].cpp = 64;
2426 track->textures[i].robj = NULL;
2427 /* CS IB emission code makes sure texture unit are disabled */
2428 track->textures[i].enabled = false;
2429 track->textures[i].lookup_disable = false;
2430 track->textures[i].roundup_w = true;
2431 track->textures[i].roundup_h = true;
2432 if (track->separate_cube)
2433 for (face = 0; face < 5; face++) {
2434 track->textures[i].cube_info[face].robj = NULL;
2435 track->textures[i].cube_info[face].width = 16536;
2436 track->textures[i].cube_info[face].height = 16536;
2437 track->textures[i].cube_info[face].offset = 0;
2438 }
2439 }
2440}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002441
2442/*
2443 * Global GPU functions
2444 */
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002445static void r100_errata(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002446{
2447 rdev->pll_errata = 0;
2448
2449 if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
2450 rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
2451 }
2452
2453 if (rdev->family == CHIP_RV100 ||
2454 rdev->family == CHIP_RS100 ||
2455 rdev->family == CHIP_RS200) {
2456 rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
2457 }
2458}
2459
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002460static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002461{
2462 unsigned i;
2463 uint32_t tmp;
2464
2465 for (i = 0; i < rdev->usec_timeout; i++) {
2466 tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
2467 if (tmp >= n) {
2468 return 0;
2469 }
2470 DRM_UDELAY(1);
2471 }
2472 return -1;
2473}
2474
2475int r100_gui_wait_for_idle(struct radeon_device *rdev)
2476{
2477 unsigned i;
2478 uint32_t tmp;
2479
2480 if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
2481 printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
2482 " Bad things might happen.\n");
2483 }
2484 for (i = 0; i < rdev->usec_timeout; i++) {
2485 tmp = RREG32(RADEON_RBBM_STATUS);
Alex Deucher4612dc92010-02-05 01:58:28 -05002486 if (!(tmp & RADEON_RBBM_ACTIVE)) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002487 return 0;
2488 }
2489 DRM_UDELAY(1);
2490 }
2491 return -1;
2492}
2493
2494int r100_mc_wait_for_idle(struct radeon_device *rdev)
2495{
2496 unsigned i;
2497 uint32_t tmp;
2498
2499 for (i = 0; i < rdev->usec_timeout; i++) {
2500 /* read MC_STATUS */
Alex Deucher4612dc92010-02-05 01:58:28 -05002501 tmp = RREG32(RADEON_MC_STATUS);
2502 if (tmp & RADEON_MC_IDLE) {
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002503 return 0;
2504 }
2505 DRM_UDELAY(1);
2506 }
2507 return -1;
2508}
2509
Christian Könige32eb502011-10-23 12:56:27 +02002510bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002511{
Jerome Glisse225758d2010-03-09 14:45:10 +00002512 u32 rbbm_status;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002513
Jerome Glisse225758d2010-03-09 14:45:10 +00002514 rbbm_status = RREG32(R_000E40_RBBM_STATUS);
2515 if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
Christian Königff212f22014-02-18 14:52:33 +01002516 radeon_ring_lockup_update(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002517 return false;
2518 }
Christian König069211e2012-05-02 15:11:20 +02002519 return radeon_ring_test_lockup(rdev, ring);
Jerome Glisse225758d2010-03-09 14:45:10 +00002520}
2521
Alex Deucher74da01d2012-06-28 17:50:35 -04002522/* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
2523void r100_enable_bm(struct radeon_device *rdev)
2524{
2525 uint32_t tmp;
2526 /* Enable bus mastering */
2527 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
2528 WREG32(RADEON_BUS_CNTL, tmp);
2529}
2530
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002531void r100_bm_disable(struct radeon_device *rdev)
2532{
2533 u32 tmp;
2534
2535 /* disable bus mastering */
2536 tmp = RREG32(R_000030_BUS_CNTL);
2537 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002538 mdelay(1);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002539 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
2540 mdelay(1);
2541 WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
2542 tmp = RREG32(RADEON_BUS_CNTL);
2543 mdelay(1);
Michel Dänzer642ce522012-01-12 16:04:11 +01002544 pci_clear_master(rdev->pdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002545 mdelay(1);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002546}
2547
Jerome Glissea2d07b72010-03-09 14:45:11 +00002548int r100_asic_reset(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002549{
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002550 struct r100_mc_save save;
2551 u32 status, tmp;
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002552 int ret = 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002553
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002554 status = RREG32(R_000E40_RBBM_STATUS);
2555 if (!G_000E40_GUI_ACTIVE(status)) {
2556 return 0;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002557 }
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002558 r100_mc_stop(rdev, &save);
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002559 status = RREG32(R_000E40_RBBM_STATUS);
2560 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2561 /* stop CP */
2562 WREG32(RADEON_CP_CSQ_CNTL, 0);
2563 tmp = RREG32(RADEON_CP_RB_CNTL);
2564 WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
2565 WREG32(RADEON_CP_RB_RPTR_WR, 0);
2566 WREG32(RADEON_CP_RB_WPTR, 0);
2567 WREG32(RADEON_CP_RB_CNTL, tmp);
2568 /* save PCI state */
2569 pci_save_state(rdev->pdev);
2570 /* disable bus mastering */
2571 r100_bm_disable(rdev);
2572 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
2573 S_0000F0_SOFT_RESET_RE(1) |
2574 S_0000F0_SOFT_RESET_PP(1) |
2575 S_0000F0_SOFT_RESET_RB(1));
2576 RREG32(R_0000F0_RBBM_SOFT_RESET);
2577 mdelay(500);
2578 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2579 mdelay(1);
2580 status = RREG32(R_000E40_RBBM_STATUS);
2581 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002582 /* reset CP */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002583 WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
2584 RREG32(R_0000F0_RBBM_SOFT_RESET);
2585 mdelay(500);
2586 WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
2587 mdelay(1);
2588 status = RREG32(R_000E40_RBBM_STATUS);
2589 dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
2590 /* restore PCI & busmastering */
2591 pci_restore_state(rdev->pdev);
2592 r100_enable_bm(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002593 /* Check if GPU is idle */
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002594 if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
2595 G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
2596 dev_err(rdev->dev, "failed to reset GPU\n");
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002597 ret = -1;
2598 } else
2599 dev_info(rdev->dev, "GPU reset succeed\n");
Jerome Glisse90aca4d2010-03-09 14:45:12 +00002600 r100_mc_resume(rdev, &save);
Alex Deucher25b2ec5b2011-01-11 13:36:55 -05002601 return ret;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002602}
2603
Alex Deucher92cde002009-12-04 10:55:12 -05002604void r100_set_common_regs(struct radeon_device *rdev)
2605{
Alex Deucher2739d492010-02-05 03:34:16 -05002606 struct drm_device *dev = rdev->ddev;
2607 bool force_dac2 = false;
Dave Airlied6680462010-03-31 13:41:35 +10002608 u32 tmp;
Alex Deucher2739d492010-02-05 03:34:16 -05002609
Alex Deucher92cde002009-12-04 10:55:12 -05002610 /* set these so they don't interfere with anything */
2611 WREG32(RADEON_OV0_SCALE_CNTL, 0);
2612 WREG32(RADEON_SUBPIC_CNTL, 0);
2613 WREG32(RADEON_VIPH_CONTROL, 0);
2614 WREG32(RADEON_I2C_CNTL_1, 0);
2615 WREG32(RADEON_DVI_I2C_CNTL_1, 0);
2616 WREG32(RADEON_CAP0_TRIG_CNTL, 0);
2617 WREG32(RADEON_CAP1_TRIG_CNTL, 0);
Alex Deucher2739d492010-02-05 03:34:16 -05002618
2619 /* always set up dac2 on rn50 and some rv100 as lots
2620 * of servers seem to wire it up to a VGA port but
2621 * don't report it in the bios connector
2622 * table.
2623 */
2624 switch (dev->pdev->device) {
2625 /* RN50 */
2626 case 0x515e:
2627 case 0x5969:
2628 force_dac2 = true;
2629 break;
2630 /* RV100*/
2631 case 0x5159:
2632 case 0x515a:
2633 /* DELL triple head servers */
2634 if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
2635 ((dev->pdev->subsystem_device == 0x016c) ||
2636 (dev->pdev->subsystem_device == 0x016d) ||
2637 (dev->pdev->subsystem_device == 0x016e) ||
2638 (dev->pdev->subsystem_device == 0x016f) ||
2639 (dev->pdev->subsystem_device == 0x0170) ||
2640 (dev->pdev->subsystem_device == 0x017d) ||
2641 (dev->pdev->subsystem_device == 0x017e) ||
2642 (dev->pdev->subsystem_device == 0x0183) ||
2643 (dev->pdev->subsystem_device == 0x018a) ||
2644 (dev->pdev->subsystem_device == 0x019a)))
2645 force_dac2 = true;
2646 break;
2647 }
2648
2649 if (force_dac2) {
2650 u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
2651 u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
2652 u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
2653
2654 /* For CRT on DAC2, don't turn it on if BIOS didn't
2655 enable it, even it's detected.
2656 */
2657
2658 /* force it to crtc0 */
2659 dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
2660 dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
2661 disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
2662
2663 /* set up the TV DAC */
2664 tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
2665 RADEON_TV_DAC_STD_MASK |
2666 RADEON_TV_DAC_RDACPD |
2667 RADEON_TV_DAC_GDACPD |
2668 RADEON_TV_DAC_BDACPD |
2669 RADEON_TV_DAC_BGADJ_MASK |
2670 RADEON_TV_DAC_DACADJ_MASK);
2671 tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
2672 RADEON_TV_DAC_NHOLD |
2673 RADEON_TV_DAC_STD_PS2 |
2674 (0x58 << 16));
2675
2676 WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
2677 WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
2678 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
2679 }
Dave Airlied6680462010-03-31 13:41:35 +10002680
2681 /* switch PM block to ACPI mode */
2682 tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
2683 tmp &= ~RADEON_PM_MODE_SEL;
2684 WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
2685
Alex Deucher92cde002009-12-04 10:55:12 -05002686}
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002687
2688/*
2689 * VRAM info
2690 */
2691static void r100_vram_get_type(struct radeon_device *rdev)
2692{
2693 uint32_t tmp;
2694
2695 rdev->mc.vram_is_ddr = false;
2696 if (rdev->flags & RADEON_IS_IGP)
2697 rdev->mc.vram_is_ddr = true;
2698 else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
2699 rdev->mc.vram_is_ddr = true;
2700 if ((rdev->family == CHIP_RV100) ||
2701 (rdev->family == CHIP_RS100) ||
2702 (rdev->family == CHIP_RS200)) {
2703 tmp = RREG32(RADEON_MEM_CNTL);
2704 if (tmp & RV100_HALF_MODE) {
2705 rdev->mc.vram_width = 32;
2706 } else {
2707 rdev->mc.vram_width = 64;
2708 }
2709 if (rdev->flags & RADEON_SINGLE_CRTC) {
2710 rdev->mc.vram_width /= 4;
2711 rdev->mc.vram_is_ddr = true;
2712 }
2713 } else if (rdev->family <= CHIP_RV280) {
2714 tmp = RREG32(RADEON_MEM_CNTL);
2715 if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
2716 rdev->mc.vram_width = 128;
2717 } else {
2718 rdev->mc.vram_width = 64;
2719 }
2720 } else {
2721 /* newer IGPs */
2722 rdev->mc.vram_width = 128;
2723 }
2724}
2725
Dave Airlie2a0f8912009-07-11 04:44:47 +10002726static u32 r100_get_accessible_vram(struct radeon_device *rdev)
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002727{
Dave Airlie2a0f8912009-07-11 04:44:47 +10002728 u32 aper_size;
2729 u8 byte;
2730
2731 aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
2732
2733 /* Set HDP_APER_CNTL only on cards that are known not to be broken,
2734 * that is has the 2nd generation multifunction PCI interface
2735 */
2736 if (rdev->family == CHIP_RV280 ||
2737 rdev->family >= CHIP_RV350) {
2738 WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
2739 ~RADEON_HDP_APER_CNTL);
2740 DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
2741 return aper_size * 2;
2742 }
2743
2744 /* Older cards have all sorts of funny issues to deal with. First
2745 * check if it's a multifunction card by reading the PCI config
2746 * header type... Limit those to one aperture size
2747 */
2748 pci_read_config_byte(rdev->pdev, 0xe, &byte);
2749 if (byte & 0x80) {
2750 DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
2751 DRM_INFO("Limiting VRAM to one aperture\n");
2752 return aper_size;
2753 }
2754
2755 /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
2756 * have set it up. We don't write this as it's broken on some ASICs but
2757 * we expect the BIOS to have done the right thing (might be too optimistic...)
2758 */
2759 if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
2760 return aper_size * 2;
2761 return aper_size;
2762}
2763
2764void r100_vram_init_sizes(struct radeon_device *rdev)
2765{
2766 u64 config_aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002767
Jerome Glissed594e462010-02-17 21:54:29 +00002768 /* work out accessible VRAM */
Jordan Crouse01d73a62010-05-27 13:40:24 -06002769 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
2770 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
Jerome Glisse51e5fcd2010-02-19 14:33:54 +00002771 rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
2772 /* FIXME we don't use the second aperture yet when we could use it */
2773 if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
2774 rdev->mc.visible_vram_size = rdev->mc.aper_size;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002775 config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002776 if (rdev->flags & RADEON_IS_IGP) {
2777 uint32_t tom;
2778 /* read NB_TOM to get the amount of ram stolen for the GPU */
2779 tom = RREG32(RADEON_NB_TOM);
Dave Airlie7a50f012009-07-21 20:39:30 +10002780 rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
Dave Airlie7a50f012009-07-21 20:39:30 +10002781 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
2782 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002783 } else {
Dave Airlie7a50f012009-07-21 20:39:30 +10002784 rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002785 /* Some production boards of m6 will report 0
2786 * if it's 8 MB
2787 */
Dave Airlie7a50f012009-07-21 20:39:30 +10002788 if (rdev->mc.real_vram_size == 0) {
2789 rdev->mc.real_vram_size = 8192 * 1024;
2790 WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002791 }
Jerome Glissed594e462010-02-17 21:54:29 +00002792 /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
2793 * Novell bug 204882 + along with lots of ubuntu ones
2794 */
Alex Deucherb7d8cce2010-10-25 19:44:00 -04002795 if (rdev->mc.aper_size > config_aper_size)
2796 config_aper_size = rdev->mc.aper_size;
2797
Dave Airlie7a50f012009-07-21 20:39:30 +10002798 if (config_aper_size > rdev->mc.real_vram_size)
2799 rdev->mc.mc_vram_size = config_aper_size;
2800 else
2801 rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002802 }
Dave Airlie2a0f8912009-07-11 04:44:47 +10002803}
2804
Dave Airlie28d52042009-09-21 14:33:58 +10002805void r100_vga_set_state(struct radeon_device *rdev, bool state)
2806{
2807 uint32_t temp;
2808
2809 temp = RREG32(RADEON_CONFIG_CNTL);
2810 if (state == false) {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002811 temp &= ~RADEON_CFG_VGA_RAM_EN;
2812 temp |= RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002813 } else {
Alex Deucherd75ee3b2011-01-24 23:24:59 -05002814 temp &= ~RADEON_CFG_VGA_IO_DIS;
Dave Airlie28d52042009-09-21 14:33:58 +10002815 }
2816 WREG32(RADEON_CONFIG_CNTL, temp);
2817}
2818
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002819static void r100_mc_init(struct radeon_device *rdev)
Dave Airlie2a0f8912009-07-11 04:44:47 +10002820{
Jerome Glissed594e462010-02-17 21:54:29 +00002821 u64 base;
Dave Airlie2a0f8912009-07-11 04:44:47 +10002822
Jerome Glissed594e462010-02-17 21:54:29 +00002823 r100_vram_get_type(rdev);
Dave Airlie2a0f8912009-07-11 04:44:47 +10002824 r100_vram_init_sizes(rdev);
Jerome Glissed594e462010-02-17 21:54:29 +00002825 base = rdev->mc.aper_base;
2826 if (rdev->flags & RADEON_IS_IGP)
2827 base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
2828 radeon_vram_location(rdev, &rdev->mc, base);
Alex Deucher8d369bb2010-07-15 10:51:10 -04002829 rdev->mc.gtt_base_align = 0;
Jerome Glissed594e462010-02-17 21:54:29 +00002830 if (!(rdev->flags & RADEON_IS_AGP))
2831 radeon_gtt_location(rdev, &rdev->mc);
Alex Deucherf47299c2010-03-16 20:54:38 -04002832 radeon_update_bandwidth_info(rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002833}
2834
2835
2836/*
2837 * Indirect registers accessor
2838 */
2839void r100_pll_errata_after_index(struct radeon_device *rdev)
2840{
Alex Deucher4ce91982010-06-30 12:13:55 -04002841 if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
2842 (void)RREG32(RADEON_CLOCK_CNTL_DATA);
2843 (void)RREG32(RADEON_CRTC_GEN_CNTL);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002844 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002845}
2846
2847static void r100_pll_errata_after_data(struct radeon_device *rdev)
2848{
2849 /* This workarounds is necessary on RV100, RS100 and RS200 chips
2850 * or the chip could hang on a subsequent access
2851 */
2852 if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
Arnd Bergmann4de833c2012-04-05 12:58:22 -06002853 mdelay(5);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002854 }
2855
2856 /* This function is required to workaround a hardware bug in some (all?)
2857 * revisions of the R300. This workaround should be called after every
2858 * CLOCK_CNTL_INDEX register access. If not, register reads afterward
2859 * may not be correct.
2860 */
2861 if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
2862 uint32_t save, tmp;
2863
2864 save = RREG32(RADEON_CLOCK_CNTL_INDEX);
2865 tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
2866 WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
2867 tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
2868 WREG32(RADEON_CLOCK_CNTL_INDEX, save);
2869 }
2870}
2871
2872uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
2873{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002874 unsigned long flags;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002875 uint32_t data;
2876
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002877 spin_lock_irqsave(&rdev->pll_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002878 WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
2879 r100_pll_errata_after_index(rdev);
2880 data = RREG32(RADEON_CLOCK_CNTL_DATA);
2881 r100_pll_errata_after_data(rdev);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002882 spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002883 return data;
2884}
2885
2886void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
2887{
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002888 unsigned long flags;
2889
2890 spin_lock_irqsave(&rdev->pll_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002891 WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
2892 r100_pll_errata_after_index(rdev);
2893 WREG32(RADEON_CLOCK_CNTL_DATA, v);
2894 r100_pll_errata_after_data(rdev);
Alex Deucher0a5b7b02013-09-03 19:00:09 -04002895 spin_unlock_irqrestore(&rdev->pll_idx_lock, flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002896}
2897
Lauri Kasanen1109ca02012-08-31 13:43:50 -04002898static void r100_set_safe_registers(struct radeon_device *rdev)
Jerome Glisse068a1172009-06-17 13:28:30 +02002899{
Dave Airlie551ebd82009-09-01 15:25:57 +10002900 if (ASIC_IS_RN50(rdev)) {
2901 rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
2902 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
2903 } else if (rdev->family < CHIP_R200) {
2904 rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
2905 rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
2906 } else {
Jerome Glissed4550902009-10-01 10:12:06 +02002907 r200_set_safe_registers(rdev);
Dave Airlie551ebd82009-09-01 15:25:57 +10002908 }
Jerome Glisse068a1172009-06-17 13:28:30 +02002909}
2910
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002911/*
2912 * Debugfs info
2913 */
2914#if defined(CONFIG_DEBUG_FS)
2915static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
2916{
2917 struct drm_info_node *node = (struct drm_info_node *) m->private;
2918 struct drm_device *dev = node->minor->dev;
2919 struct radeon_device *rdev = dev->dev_private;
2920 uint32_t reg, value;
2921 unsigned i;
2922
2923 seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
2924 seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
2925 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2926 for (i = 0; i < 64; i++) {
2927 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
2928 reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
2929 WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
2930 value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
2931 seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
2932 }
2933 return 0;
2934}
2935
2936static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
2937{
2938 struct drm_info_node *node = (struct drm_info_node *) m->private;
2939 struct drm_device *dev = node->minor->dev;
2940 struct radeon_device *rdev = dev->dev_private;
Christian Könige32eb502011-10-23 12:56:27 +02002941 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002942 uint32_t rdp, wdp;
2943 unsigned count, i, j;
2944
Christian Könige32eb502011-10-23 12:56:27 +02002945 radeon_ring_free_size(rdev, ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002946 rdp = RREG32(RADEON_CP_RB_RPTR);
2947 wdp = RREG32(RADEON_CP_RB_WPTR);
Christian Könige32eb502011-10-23 12:56:27 +02002948 count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002949 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2950 seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
2951 seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
Christian Könige32eb502011-10-23 12:56:27 +02002952 seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002953 seq_printf(m, "%u dwords in ring\n", count);
Alex Ivanov0eb34482013-09-20 17:36:06 +04002954 if (ring->ready) {
2955 for (j = 0; j <= count; j++) {
2956 i = (rdp + j) & ring->ptr_mask;
2957 seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
2958 }
Jerome Glisse771fe6b2009-06-05 14:42:42 +02002959 }
2960 return 0;
2961}
2962
2963
2964static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
2965{
2966 struct drm_info_node *node = (struct drm_info_node *) m->private;
2967 struct drm_device *dev = node->minor->dev;
2968 struct radeon_device *rdev = dev->dev_private;
2969 uint32_t csq_stat, csq2_stat, tmp;
2970 unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
2971 unsigned i;
2972
2973 seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
2974 seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
2975 csq_stat = RREG32(RADEON_CP_CSQ_STAT);
2976 csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
2977 r_rptr = (csq_stat >> 0) & 0x3ff;
2978 r_wptr = (csq_stat >> 10) & 0x3ff;
2979 ib1_rptr = (csq_stat >> 20) & 0x3ff;
2980 ib1_wptr = (csq2_stat >> 0) & 0x3ff;
2981 ib2_rptr = (csq2_stat >> 10) & 0x3ff;
2982 ib2_wptr = (csq2_stat >> 20) & 0x3ff;
2983 seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
2984 seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
2985 seq_printf(m, "Ring rptr %u\n", r_rptr);
2986 seq_printf(m, "Ring wptr %u\n", r_wptr);
2987 seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
2988 seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
2989 seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
2990 seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
2991 /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
2992 * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
2993 seq_printf(m, "Ring fifo:\n");
2994 for (i = 0; i < 256; i++) {
2995 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
2996 tmp = RREG32(RADEON_CP_CSQ_DATA);
2997 seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
2998 }
2999 seq_printf(m, "Indirect1 fifo:\n");
3000 for (i = 256; i <= 512; i++) {
3001 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3002 tmp = RREG32(RADEON_CP_CSQ_DATA);
3003 seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
3004 }
3005 seq_printf(m, "Indirect2 fifo:\n");
3006 for (i = 640; i < ib1_wptr; i++) {
3007 WREG32(RADEON_CP_CSQ_ADDR, i << 2);
3008 tmp = RREG32(RADEON_CP_CSQ_DATA);
3009 seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
3010 }
3011 return 0;
3012}
3013
3014static int r100_debugfs_mc_info(struct seq_file *m, void *data)
3015{
3016 struct drm_info_node *node = (struct drm_info_node *) m->private;
3017 struct drm_device *dev = node->minor->dev;
3018 struct radeon_device *rdev = dev->dev_private;
3019 uint32_t tmp;
3020
3021 tmp = RREG32(RADEON_CONFIG_MEMSIZE);
3022 seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
3023 tmp = RREG32(RADEON_MC_FB_LOCATION);
3024 seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
3025 tmp = RREG32(RADEON_BUS_CNTL);
3026 seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
3027 tmp = RREG32(RADEON_MC_AGP_LOCATION);
3028 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
3029 tmp = RREG32(RADEON_AGP_BASE);
3030 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
3031 tmp = RREG32(RADEON_HOST_PATH_CNTL);
3032 seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
3033 tmp = RREG32(0x01D0);
3034 seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
3035 tmp = RREG32(RADEON_AIC_LO_ADDR);
3036 seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
3037 tmp = RREG32(RADEON_AIC_HI_ADDR);
3038 seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
3039 tmp = RREG32(0x01E4);
3040 seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
3041 return 0;
3042}
3043
3044static struct drm_info_list r100_debugfs_rbbm_list[] = {
3045 {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
3046};
3047
3048static struct drm_info_list r100_debugfs_cp_list[] = {
3049 {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
3050 {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
3051};
3052
3053static struct drm_info_list r100_debugfs_mc_info_list[] = {
3054 {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
3055};
3056#endif
3057
3058int r100_debugfs_rbbm_init(struct radeon_device *rdev)
3059{
3060#if defined(CONFIG_DEBUG_FS)
3061 return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
3062#else
3063 return 0;
3064#endif
3065}
3066
3067int r100_debugfs_cp_init(struct radeon_device *rdev)
3068{
3069#if defined(CONFIG_DEBUG_FS)
3070 return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
3071#else
3072 return 0;
3073#endif
3074}
3075
3076int r100_debugfs_mc_info_init(struct radeon_device *rdev)
3077{
3078#if defined(CONFIG_DEBUG_FS)
3079 return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
3080#else
3081 return 0;
3082#endif
3083}
Dave Airliee024e112009-06-24 09:48:08 +10003084
3085int r100_set_surface_reg(struct radeon_device *rdev, int reg,
3086 uint32_t tiling_flags, uint32_t pitch,
3087 uint32_t offset, uint32_t obj_size)
3088{
3089 int surf_index = reg * 16;
3090 int flags = 0;
3091
Dave Airliee024e112009-06-24 09:48:08 +10003092 if (rdev->family <= CHIP_RS200) {
3093 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3094 == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3095 flags |= RADEON_SURF_TILE_COLOR_BOTH;
3096 if (tiling_flags & RADEON_TILING_MACRO)
3097 flags |= RADEON_SURF_TILE_COLOR_MACRO;
Alex Deucher67d5ced2013-07-05 10:05:49 -04003098 /* setting pitch to 0 disables tiling */
3099 if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
3100 == 0)
3101 pitch = 0;
Dave Airliee024e112009-06-24 09:48:08 +10003102 } else if (rdev->family <= CHIP_RV280) {
3103 if (tiling_flags & (RADEON_TILING_MACRO))
3104 flags |= R200_SURF_TILE_COLOR_MACRO;
3105 if (tiling_flags & RADEON_TILING_MICRO)
3106 flags |= R200_SURF_TILE_COLOR_MICRO;
3107 } else {
3108 if (tiling_flags & RADEON_TILING_MACRO)
3109 flags |= R300_SURF_TILE_MACRO;
3110 if (tiling_flags & RADEON_TILING_MICRO)
3111 flags |= R300_SURF_TILE_MICRO;
3112 }
3113
Michel Dänzerc88f9f02009-09-15 17:09:30 +02003114 if (tiling_flags & RADEON_TILING_SWAP_16BIT)
3115 flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
3116 if (tiling_flags & RADEON_TILING_SWAP_32BIT)
3117 flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
3118
Dave Airlief5c5f042010-06-11 14:40:16 +10003119 /* r100/r200 divide by 16 */
3120 if (rdev->family < CHIP_R300)
3121 flags |= pitch / 16;
3122 else
3123 flags |= pitch / 8;
3124
3125
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003126 DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
Dave Airliee024e112009-06-24 09:48:08 +10003127 WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
3128 WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
3129 WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
3130 return 0;
3131}
3132
3133void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
3134{
3135 int surf_index = reg * 16;
3136 WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
3137}
Jerome Glissec93bb852009-07-13 21:04:08 +02003138
3139void r100_bandwidth_update(struct radeon_device *rdev)
3140{
3141 fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
3142 fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
3143 fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
3144 uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
3145 fixed20_12 memtcas_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003146 dfixed_init(1),
3147 dfixed_init(2),
3148 dfixed_init(3),
3149 dfixed_init(0),
3150 dfixed_init_half(1),
3151 dfixed_init_half(2),
3152 dfixed_init(0),
Jerome Glissec93bb852009-07-13 21:04:08 +02003153 };
3154 fixed20_12 memtcas_rs480_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003155 dfixed_init(0),
3156 dfixed_init(1),
3157 dfixed_init(2),
3158 dfixed_init(3),
3159 dfixed_init(0),
3160 dfixed_init_half(1),
3161 dfixed_init_half(2),
3162 dfixed_init_half(3),
Jerome Glissec93bb852009-07-13 21:04:08 +02003163 };
3164 fixed20_12 memtcas2_ff[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003165 dfixed_init(0),
3166 dfixed_init(1),
3167 dfixed_init(2),
3168 dfixed_init(3),
3169 dfixed_init(4),
3170 dfixed_init(5),
3171 dfixed_init(6),
3172 dfixed_init(7),
Jerome Glissec93bb852009-07-13 21:04:08 +02003173 };
3174 fixed20_12 memtrbs[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003175 dfixed_init(1),
3176 dfixed_init_half(1),
3177 dfixed_init(2),
3178 dfixed_init_half(2),
3179 dfixed_init(3),
3180 dfixed_init_half(3),
3181 dfixed_init(4),
3182 dfixed_init_half(4)
Jerome Glissec93bb852009-07-13 21:04:08 +02003183 };
3184 fixed20_12 memtrbs_r4xx[8] = {
Ben Skeggs68adac52010-04-28 11:46:42 +10003185 dfixed_init(4),
3186 dfixed_init(5),
3187 dfixed_init(6),
3188 dfixed_init(7),
3189 dfixed_init(8),
3190 dfixed_init(9),
3191 dfixed_init(10),
3192 dfixed_init(11)
Jerome Glissec93bb852009-07-13 21:04:08 +02003193 };
3194 fixed20_12 min_mem_eff;
3195 fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
3196 fixed20_12 cur_latency_mclk, cur_latency_sclk;
3197 fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
3198 disp_drain_rate2, read_return_rate;
3199 fixed20_12 time_disp1_drop_priority;
3200 int c;
3201 int cur_size = 16; /* in octawords */
3202 int critical_point = 0, critical_point2;
3203/* uint32_t read_return_rate, time_disp1_drop_priority; */
3204 int stop_req, max_stop_req;
3205 struct drm_display_mode *mode1 = NULL;
3206 struct drm_display_mode *mode2 = NULL;
3207 uint32_t pixel_bytes1 = 0;
3208 uint32_t pixel_bytes2 = 0;
3209
Alex Deucherf46c0122010-03-31 00:33:27 -04003210 radeon_update_display_priority(rdev);
3211
Jerome Glissec93bb852009-07-13 21:04:08 +02003212 if (rdev->mode_info.crtcs[0]->base.enabled) {
3213 mode1 = &rdev->mode_info.crtcs[0]->base.mode;
Matt Roperf4510a22014-04-01 15:22:40 -07003214 pixel_bytes1 = rdev->mode_info.crtcs[0]->base.primary->fb->bits_per_pixel / 8;
Jerome Glissec93bb852009-07-13 21:04:08 +02003215 }
Dave Airliedfee5612009-10-02 09:19:09 +10003216 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3217 if (rdev->mode_info.crtcs[1]->base.enabled) {
3218 mode2 = &rdev->mode_info.crtcs[1]->base.mode;
Matt Roperf4510a22014-04-01 15:22:40 -07003219 pixel_bytes2 = rdev->mode_info.crtcs[1]->base.primary->fb->bits_per_pixel / 8;
Dave Airliedfee5612009-10-02 09:19:09 +10003220 }
Jerome Glissec93bb852009-07-13 21:04:08 +02003221 }
3222
Ben Skeggs68adac52010-04-28 11:46:42 +10003223 min_mem_eff.full = dfixed_const_8(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003224 /* get modes */
3225 if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
3226 uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
3227 mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
3228 mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
3229 /* check crtc enables */
3230 if (mode2)
3231 mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
3232 if (mode1)
3233 mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
3234 WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
3235 }
3236
3237 /*
3238 * determine is there is enough bw for current mode
3239 */
Alex Deucherf47299c2010-03-16 20:54:38 -04003240 sclk_ff = rdev->pm.sclk;
3241 mclk_ff = rdev->pm.mclk;
Jerome Glissec93bb852009-07-13 21:04:08 +02003242
3243 temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
Ben Skeggs68adac52010-04-28 11:46:42 +10003244 temp_ff.full = dfixed_const(temp);
3245 mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003246
3247 pix_clk.full = 0;
3248 pix_clk2.full = 0;
3249 peak_disp_bw.full = 0;
3250 if (mode1) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003251 temp_ff.full = dfixed_const(1000);
3252 pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
3253 pix_clk.full = dfixed_div(pix_clk, temp_ff);
3254 temp_ff.full = dfixed_const(pixel_bytes1);
3255 peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003256 }
3257 if (mode2) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003258 temp_ff.full = dfixed_const(1000);
3259 pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
3260 pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
3261 temp_ff.full = dfixed_const(pixel_bytes2);
3262 peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003263 }
3264
Ben Skeggs68adac52010-04-28 11:46:42 +10003265 mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003266 if (peak_disp_bw.full >= mem_bw.full) {
3267 DRM_ERROR("You may not have enough display bandwidth for current mode\n"
3268 "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
3269 }
3270
3271 /* Get values from the EXT_MEM_CNTL register...converting its contents. */
3272 temp = RREG32(RADEON_MEM_TIMING_CNTL);
3273 if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
3274 mem_trcd = ((temp >> 2) & 0x3) + 1;
3275 mem_trp = ((temp & 0x3)) + 1;
3276 mem_tras = ((temp & 0x70) >> 4) + 1;
3277 } else if (rdev->family == CHIP_R300 ||
3278 rdev->family == CHIP_R350) { /* r300, r350 */
3279 mem_trcd = (temp & 0x7) + 1;
3280 mem_trp = ((temp >> 8) & 0x7) + 1;
3281 mem_tras = ((temp >> 11) & 0xf) + 4;
3282 } else if (rdev->family == CHIP_RV350 ||
3283 rdev->family <= CHIP_RV380) {
3284 /* rv3x0 */
3285 mem_trcd = (temp & 0x7) + 3;
3286 mem_trp = ((temp >> 8) & 0x7) + 3;
3287 mem_tras = ((temp >> 11) & 0xf) + 6;
3288 } else if (rdev->family == CHIP_R420 ||
3289 rdev->family == CHIP_R423 ||
3290 rdev->family == CHIP_RV410) {
3291 /* r4xx */
3292 mem_trcd = (temp & 0xf) + 3;
3293 if (mem_trcd > 15)
3294 mem_trcd = 15;
3295 mem_trp = ((temp >> 8) & 0xf) + 3;
3296 if (mem_trp > 15)
3297 mem_trp = 15;
3298 mem_tras = ((temp >> 12) & 0x1f) + 6;
3299 if (mem_tras > 31)
3300 mem_tras = 31;
3301 } else { /* RV200, R200 */
3302 mem_trcd = (temp & 0x7) + 1;
3303 mem_trp = ((temp >> 8) & 0x7) + 1;
3304 mem_tras = ((temp >> 12) & 0xf) + 4;
3305 }
3306 /* convert to FF */
Ben Skeggs68adac52010-04-28 11:46:42 +10003307 trcd_ff.full = dfixed_const(mem_trcd);
3308 trp_ff.full = dfixed_const(mem_trp);
3309 tras_ff.full = dfixed_const(mem_tras);
Jerome Glissec93bb852009-07-13 21:04:08 +02003310
3311 /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
3312 temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
3313 data = (temp & (7 << 20)) >> 20;
3314 if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
3315 if (rdev->family == CHIP_RS480) /* don't think rs400 */
3316 tcas_ff = memtcas_rs480_ff[data];
3317 else
3318 tcas_ff = memtcas_ff[data];
3319 } else
3320 tcas_ff = memtcas2_ff[data];
3321
3322 if (rdev->family == CHIP_RS400 ||
3323 rdev->family == CHIP_RS480) {
3324 /* extra cas latency stored in bits 23-25 0-4 clocks */
3325 data = (temp >> 23) & 0x7;
3326 if (data < 5)
Ben Skeggs68adac52010-04-28 11:46:42 +10003327 tcas_ff.full += dfixed_const(data);
Jerome Glissec93bb852009-07-13 21:04:08 +02003328 }
3329
3330 if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
3331 /* on the R300, Tcas is included in Trbs.
3332 */
3333 temp = RREG32(RADEON_MEM_CNTL);
3334 data = (R300_MEM_NUM_CHANNELS_MASK & temp);
3335 if (data == 1) {
3336 if (R300_MEM_USE_CD_CH_ONLY & temp) {
3337 temp = RREG32(R300_MC_IND_INDEX);
3338 temp &= ~R300_MC_IND_ADDR_MASK;
3339 temp |= R300_MC_READ_CNTL_CD_mcind;
3340 WREG32(R300_MC_IND_INDEX, temp);
3341 temp = RREG32(R300_MC_IND_DATA);
3342 data = (R300_MEM_RBS_POSITION_C_MASK & temp);
3343 } else {
3344 temp = RREG32(R300_MC_READ_CNTL_AB);
3345 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3346 }
3347 } else {
3348 temp = RREG32(R300_MC_READ_CNTL_AB);
3349 data = (R300_MEM_RBS_POSITION_A_MASK & temp);
3350 }
3351 if (rdev->family == CHIP_RV410 ||
3352 rdev->family == CHIP_R420 ||
3353 rdev->family == CHIP_R423)
3354 trbs_ff = memtrbs_r4xx[data];
3355 else
3356 trbs_ff = memtrbs[data];
3357 tcas_ff.full += trbs_ff.full;
3358 }
3359
3360 sclk_eff_ff.full = sclk_ff.full;
3361
3362 if (rdev->flags & RADEON_IS_AGP) {
3363 fixed20_12 agpmode_ff;
Ben Skeggs68adac52010-04-28 11:46:42 +10003364 agpmode_ff.full = dfixed_const(radeon_agpmode);
3365 temp_ff.full = dfixed_const_666(16);
3366 sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003367 }
3368 /* TODO PCIE lanes may affect this - agpmode == 16?? */
3369
3370 if (ASIC_IS_R300(rdev)) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003371 sclk_delay_ff.full = dfixed_const(250);
Jerome Glissec93bb852009-07-13 21:04:08 +02003372 } else {
3373 if ((rdev->family == CHIP_RV100) ||
3374 rdev->flags & RADEON_IS_IGP) {
3375 if (rdev->mc.vram_is_ddr)
Ben Skeggs68adac52010-04-28 11:46:42 +10003376 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003377 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003378 sclk_delay_ff.full = dfixed_const(33);
Jerome Glissec93bb852009-07-13 21:04:08 +02003379 } else {
3380 if (rdev->mc.vram_width == 128)
Ben Skeggs68adac52010-04-28 11:46:42 +10003381 sclk_delay_ff.full = dfixed_const(57);
Jerome Glissec93bb852009-07-13 21:04:08 +02003382 else
Ben Skeggs68adac52010-04-28 11:46:42 +10003383 sclk_delay_ff.full = dfixed_const(41);
Jerome Glissec93bb852009-07-13 21:04:08 +02003384 }
3385 }
3386
Ben Skeggs68adac52010-04-28 11:46:42 +10003387 mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003388
3389 if (rdev->mc.vram_is_ddr) {
3390 if (rdev->mc.vram_width == 32) {
Ben Skeggs68adac52010-04-28 11:46:42 +10003391 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003392 c = 3;
3393 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003394 k1.full = dfixed_const(20);
Jerome Glissec93bb852009-07-13 21:04:08 +02003395 c = 1;
3396 }
3397 } else {
Ben Skeggs68adac52010-04-28 11:46:42 +10003398 k1.full = dfixed_const(40);
Jerome Glissec93bb852009-07-13 21:04:08 +02003399 c = 3;
3400 }
3401
Ben Skeggs68adac52010-04-28 11:46:42 +10003402 temp_ff.full = dfixed_const(2);
3403 mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
3404 temp_ff.full = dfixed_const(c);
3405 mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
3406 temp_ff.full = dfixed_const(4);
3407 mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
3408 mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003409 mc_latency_mclk.full += k1.full;
3410
Ben Skeggs68adac52010-04-28 11:46:42 +10003411 mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
3412 mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003413
3414 /*
3415 HW cursor time assuming worst case of full size colour cursor.
3416 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003417 temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
Jerome Glissec93bb852009-07-13 21:04:08 +02003418 temp_ff.full += trcd_ff.full;
3419 if (temp_ff.full < tras_ff.full)
3420 temp_ff.full = tras_ff.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003421 cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003422
Ben Skeggs68adac52010-04-28 11:46:42 +10003423 temp_ff.full = dfixed_const(cur_size);
3424 cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003425 /*
3426 Find the total latency for the display data.
3427 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003428 disp_latency_overhead.full = dfixed_const(8);
3429 disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003430 mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
3431 mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
3432
3433 if (mc_latency_mclk.full > mc_latency_sclk.full)
3434 disp_latency.full = mc_latency_mclk.full;
3435 else
3436 disp_latency.full = mc_latency_sclk.full;
3437
3438 /* setup Max GRPH_STOP_REQ default value */
3439 if (ASIC_IS_RV100(rdev))
3440 max_stop_req = 0x5c;
3441 else
3442 max_stop_req = 0x7c;
3443
3444 if (mode1) {
3445 /* CRTC1
3446 Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
3447 GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
3448 */
3449 stop_req = mode1->hdisplay * pixel_bytes1 / 16;
3450
3451 if (stop_req > max_stop_req)
3452 stop_req = max_stop_req;
3453
3454 /*
3455 Find the drain rate of the display buffer.
3456 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003457 temp_ff.full = dfixed_const((16/pixel_bytes1));
3458 disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003459
3460 /*
3461 Find the critical point of the display buffer.
3462 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003463 crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
3464 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003465
Ben Skeggs68adac52010-04-28 11:46:42 +10003466 critical_point = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003467
3468 if (rdev->disp_priority == 2) {
3469 critical_point = 0;
3470 }
3471
3472 /*
3473 The critical point should never be above max_stop_req-4. Setting
3474 GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
3475 */
3476 if (max_stop_req - critical_point < 4)
3477 critical_point = 0;
3478
3479 if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
3480 /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
3481 critical_point = 0x10;
3482 }
3483
3484 temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
3485 temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
3486 temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3487 temp &= ~(RADEON_GRPH_START_REQ_MASK);
3488 if ((rdev->family == CHIP_R350) &&
3489 (stop_req > 0x15)) {
3490 stop_req -= 0x10;
3491 }
3492 temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3493 temp |= RADEON_GRPH_BUFFER_SIZE;
3494 temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
3495 RADEON_GRPH_CRITICAL_AT_SOF |
3496 RADEON_GRPH_STOP_CNTL);
3497 /*
3498 Write the result into the register.
3499 */
3500 WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3501 (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3502
3503#if 0
3504 if ((rdev->family == CHIP_RS400) ||
3505 (rdev->family == CHIP_RS480)) {
3506 /* attempt to program RS400 disp regs correctly ??? */
3507 temp = RREG32(RS400_DISP1_REG_CNTL);
3508 temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
3509 RS400_DISP1_STOP_REQ_LEVEL_MASK);
3510 WREG32(RS400_DISP1_REQ_CNTL1, (temp |
3511 (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3512 (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3513 temp = RREG32(RS400_DMIF_MEM_CNTL1);
3514 temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
3515 RS400_DISP1_CRITICAL_POINT_STOP_MASK);
3516 WREG32(RS400_DMIF_MEM_CNTL1, (temp |
3517 (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
3518 (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
3519 }
3520#endif
3521
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003522 DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003523 /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
3524 (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
3525 }
3526
3527 if (mode2) {
3528 u32 grph2_cntl;
3529 stop_req = mode2->hdisplay * pixel_bytes2 / 16;
3530
3531 if (stop_req > max_stop_req)
3532 stop_req = max_stop_req;
3533
3534 /*
3535 Find the drain rate of the display buffer.
3536 */
Ben Skeggs68adac52010-04-28 11:46:42 +10003537 temp_ff.full = dfixed_const((16/pixel_bytes2));
3538 disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003539
3540 grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
3541 grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
3542 grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
3543 grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
3544 if ((rdev->family == CHIP_R350) &&
3545 (stop_req > 0x15)) {
3546 stop_req -= 0x10;
3547 }
3548 grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
3549 grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
3550 grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
3551 RADEON_GRPH_CRITICAL_AT_SOF |
3552 RADEON_GRPH_STOP_CNTL);
3553
3554 if ((rdev->family == CHIP_RS100) ||
3555 (rdev->family == CHIP_RS200))
3556 critical_point2 = 0;
3557 else {
3558 temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
Ben Skeggs68adac52010-04-28 11:46:42 +10003559 temp_ff.full = dfixed_const(temp);
3560 temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003561 if (sclk_ff.full < temp_ff.full)
3562 temp_ff.full = sclk_ff.full;
3563
3564 read_return_rate.full = temp_ff.full;
3565
3566 if (mode1) {
3567 temp_ff.full = read_return_rate.full - disp_drain_rate.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003568 time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003569 } else {
3570 time_disp1_drop_priority.full = 0;
3571 }
3572 crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
Ben Skeggs68adac52010-04-28 11:46:42 +10003573 crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
3574 crit_point_ff.full += dfixed_const_half(0);
Jerome Glissec93bb852009-07-13 21:04:08 +02003575
Ben Skeggs68adac52010-04-28 11:46:42 +10003576 critical_point2 = dfixed_trunc(crit_point_ff);
Jerome Glissec93bb852009-07-13 21:04:08 +02003577
3578 if (rdev->disp_priority == 2) {
3579 critical_point2 = 0;
3580 }
3581
3582 if (max_stop_req - critical_point2 < 4)
3583 critical_point2 = 0;
3584
3585 }
3586
3587 if (critical_point2 == 0 && rdev->family == CHIP_R300) {
3588 /* some R300 cards have problem with this set to 0 */
3589 critical_point2 = 0x10;
3590 }
3591
3592 WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
3593 (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
3594
3595 if ((rdev->family == CHIP_RS400) ||
3596 (rdev->family == CHIP_RS480)) {
3597#if 0
3598 /* attempt to program RS400 disp2 regs correctly ??? */
3599 temp = RREG32(RS400_DISP2_REQ_CNTL1);
3600 temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
3601 RS400_DISP2_STOP_REQ_LEVEL_MASK);
3602 WREG32(RS400_DISP2_REQ_CNTL1, (temp |
3603 (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
3604 (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
3605 temp = RREG32(RS400_DISP2_REQ_CNTL2);
3606 temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
3607 RS400_DISP2_CRITICAL_POINT_STOP_MASK);
3608 WREG32(RS400_DISP2_REQ_CNTL2, (temp |
3609 (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
3610 (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
3611#endif
3612 WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
3613 WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
3614 WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
3615 WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
3616 }
3617
Dave Airlied9fdaaf2010-08-02 10:42:55 +10003618 DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
Jerome Glissec93bb852009-07-13 21:04:08 +02003619 (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
3620 }
3621}
Dave Airlie551ebd82009-09-01 15:25:57 +10003622
Christian Könige32eb502011-10-23 12:56:27 +02003623int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003624{
3625 uint32_t scratch;
3626 uint32_t tmp = 0;
3627 unsigned i;
3628 int r;
3629
3630 r = radeon_scratch_get(rdev, &scratch);
3631 if (r) {
3632 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
3633 return r;
3634 }
3635 WREG32(scratch, 0xCAFEDEAD);
Christian Könige32eb502011-10-23 12:56:27 +02003636 r = radeon_ring_lock(rdev, ring, 2);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003637 if (r) {
3638 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
3639 radeon_scratch_free(rdev, scratch);
3640 return r;
3641 }
Christian Könige32eb502011-10-23 12:56:27 +02003642 radeon_ring_write(ring, PACKET0(scratch, 0));
3643 radeon_ring_write(ring, 0xDEADBEEF);
Michel Dänzer1538a9e2014-08-18 17:34:55 +09003644 radeon_ring_unlock_commit(rdev, ring, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003645 for (i = 0; i < rdev->usec_timeout; i++) {
3646 tmp = RREG32(scratch);
3647 if (tmp == 0xDEADBEEF) {
3648 break;
3649 }
3650 DRM_UDELAY(1);
3651 }
3652 if (i < rdev->usec_timeout) {
3653 DRM_INFO("ring test succeeded in %d usecs\n", i);
3654 } else {
Alex Deucher369d7ec2011-01-17 18:08:58 +00003655 DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003656 scratch, tmp);
3657 r = -EINVAL;
3658 }
3659 radeon_scratch_free(rdev, scratch);
3660 return r;
3661}
3662
3663void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
3664{
Christian Könige32eb502011-10-23 12:56:27 +02003665 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
Christian König7b1f2482011-09-23 15:11:23 +02003666
Alex Deucherc7eff972012-07-17 14:02:32 -04003667 if (ring->rptr_save_reg) {
3668 u32 next_rptr = ring->wptr + 2 + 3;
3669 radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
3670 radeon_ring_write(ring, next_rptr);
3671 }
3672
Christian Könige32eb502011-10-23 12:56:27 +02003673 radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
3674 radeon_ring_write(ring, ib->gpu_addr);
3675 radeon_ring_write(ring, ib->length_dw);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003676}
3677
Alex Deucherf7128122012-02-23 17:53:45 -05003678int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003679{
Jerome Glissef2e39222012-05-09 15:35:02 +02003680 struct radeon_ib ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003681 uint32_t scratch;
3682 uint32_t tmp = 0;
3683 unsigned i;
3684 int r;
3685
3686 r = radeon_scratch_get(rdev, &scratch);
3687 if (r) {
3688 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
3689 return r;
3690 }
3691 WREG32(scratch, 0xCAFEDEAD);
Christian König4bf3dd92012-08-06 18:57:44 +02003692 r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003693 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003694 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
3695 goto free_scratch;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003696 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003697 ib.ptr[0] = PACKET0(scratch, 0);
3698 ib.ptr[1] = 0xDEADBEEF;
3699 ib.ptr[2] = PACKET2(0);
3700 ib.ptr[3] = PACKET2(0);
3701 ib.ptr[4] = PACKET2(0);
3702 ib.ptr[5] = PACKET2(0);
3703 ib.ptr[6] = PACKET2(0);
3704 ib.ptr[7] = PACKET2(0);
3705 ib.length_dw = 8;
Michel Dänzer1538a9e2014-08-18 17:34:55 +09003706 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003707 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003708 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
3709 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003710 }
Jerome Glissef2e39222012-05-09 15:35:02 +02003711 r = radeon_fence_wait(ib.fence, false);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003712 if (r) {
Michel Dänzeraf026c52012-09-20 10:31:10 +02003713 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
3714 goto free_ib;
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003715 }
3716 for (i = 0; i < rdev->usec_timeout; i++) {
3717 tmp = RREG32(scratch);
3718 if (tmp == 0xDEADBEEF) {
3719 break;
3720 }
3721 DRM_UDELAY(1);
3722 }
3723 if (i < rdev->usec_timeout) {
3724 DRM_INFO("ib test succeeded in %u usecs\n", i);
3725 } else {
Paul Bolle62f288c2011-02-19 22:34:00 +01003726 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003727 scratch, tmp);
3728 r = -EINVAL;
3729 }
Michel Dänzeraf026c52012-09-20 10:31:10 +02003730free_ib:
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003731 radeon_ib_free(rdev, &ib);
Michel Dänzeraf026c52012-09-20 10:31:10 +02003732free_scratch:
3733 radeon_scratch_free(rdev, scratch);
Jerome Glisse3ce0a232009-09-08 10:10:24 +10003734 return r;
3735}
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003736
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003737void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
3738{
3739 /* Shutdown CP we shouldn't need to do that but better be safe than
3740 * sorry
3741 */
Christian Könige32eb502011-10-23 12:56:27 +02003742 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003743 WREG32(R_000740_CP_CSQ_CNTL, 0);
3744
3745 /* Save few CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003746 save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003747 save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
3748 save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
3749 save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
3750 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3751 save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
3752 save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
3753 }
3754
3755 /* Disable VGA aperture access */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003756 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003757 /* Disable cursor, overlay, crtc */
3758 WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
3759 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
3760 S_000054_CRTC_DISPLAY_DIS(1));
3761 WREG32(R_000050_CRTC_GEN_CNTL,
3762 (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
3763 S_000050_CRTC_DISP_REQ_EN_B(1));
3764 WREG32(R_000420_OV0_SCALE_CNTL,
3765 C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
3766 WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
3767 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3768 WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
3769 S_000360_CUR2_LOCK(1));
3770 WREG32(R_0003F8_CRTC2_GEN_CNTL,
3771 (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
3772 S_0003F8_CRTC2_DISPLAY_DIS(1) |
3773 S_0003F8_CRTC2_DISP_REQ_EN_B(1));
3774 WREG32(R_000360_CUR2_OFFSET,
3775 C_000360_CUR2_LOCK & save->CUR2_OFFSET);
3776 }
3777}
3778
3779void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
3780{
3781 /* Update base address for crtc */
Jerome Glissed594e462010-02-17 21:54:29 +00003782 WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003783 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
Jerome Glissed594e462010-02-17 21:54:29 +00003784 WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003785 }
3786 /* Restore CRTC registers */
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003787 WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
Jerome Glisse9f022dd2009-09-11 15:35:22 +02003788 WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
3789 WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
3790 if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
3791 WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
3792 }
3793}
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003794
3795void r100_vga_render_disable(struct radeon_device *rdev)
3796{
Jerome Glissed4550902009-10-01 10:12:06 +02003797 u32 tmp;
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003798
Jerome Glissed4550902009-10-01 10:12:06 +02003799 tmp = RREG8(R_0003C2_GENMO_WT);
Jerome Glisseca6ffc62009-10-01 10:20:52 +02003800 WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
3801}
Jerome Glissed4550902009-10-01 10:12:06 +02003802
3803static void r100_debugfs(struct radeon_device *rdev)
3804{
3805 int r;
3806
3807 r = r100_debugfs_mc_info_init(rdev);
3808 if (r)
3809 dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
3810}
3811
3812static void r100_mc_program(struct radeon_device *rdev)
3813{
3814 struct r100_mc_save save;
3815
3816 /* Stops all mc clients */
3817 r100_mc_stop(rdev, &save);
3818 if (rdev->flags & RADEON_IS_AGP) {
3819 WREG32(R_00014C_MC_AGP_LOCATION,
3820 S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
3821 S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
3822 WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
3823 if (rdev->family > CHIP_RV200)
3824 WREG32(R_00015C_AGP_BASE_2,
3825 upper_32_bits(rdev->mc.agp_base) & 0xff);
3826 } else {
3827 WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
3828 WREG32(R_000170_AGP_BASE, 0);
3829 if (rdev->family > CHIP_RV200)
3830 WREG32(R_00015C_AGP_BASE_2, 0);
3831 }
3832 /* Wait for mc idle */
3833 if (r100_mc_wait_for_idle(rdev))
3834 dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
3835 /* Program MC, should be a 32bits limited address space */
3836 WREG32(R_000148_MC_FB_LOCATION,
3837 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
3838 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
3839 r100_mc_resume(rdev, &save);
3840}
3841
Lauri Kasanen1109ca02012-08-31 13:43:50 -04003842static void r100_clock_startup(struct radeon_device *rdev)
Jerome Glissed4550902009-10-01 10:12:06 +02003843{
3844 u32 tmp;
3845
3846 if (radeon_dynclks != -1 && radeon_dynclks)
3847 radeon_legacy_set_clock_gating(rdev, 1);
3848 /* We need to force on some of the block */
3849 tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
3850 tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
3851 if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
3852 tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
3853 WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
3854}
3855
3856static int r100_startup(struct radeon_device *rdev)
3857{
3858 int r;
3859
Alex Deucher92cde002009-12-04 10:55:12 -05003860 /* set common regs */
3861 r100_set_common_regs(rdev);
3862 /* program mc */
Jerome Glissed4550902009-10-01 10:12:06 +02003863 r100_mc_program(rdev);
3864 /* Resume clock */
3865 r100_clock_startup(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003866 /* Initialize GART (initialize after TTM so we can allocate
3867 * memory through TTM but finalize after TTM) */
Dave Airlie17e15b02009-11-05 15:36:53 +10003868 r100_enable_bm(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003869 if (rdev->flags & RADEON_IS_PCI) {
3870 r = r100_pci_gart_enable(rdev);
3871 if (r)
3872 return r;
3873 }
Alex Deucher724c80e2010-08-27 18:25:25 -04003874
3875 /* allocate wb buffer */
3876 r = radeon_wb_init(rdev);
3877 if (r)
3878 return r;
3879
Jerome Glisse30eb77f2011-11-20 20:45:34 +00003880 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
3881 if (r) {
3882 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
3883 return r;
3884 }
3885
Jerome Glissed4550902009-10-01 10:12:06 +02003886 /* Enable IRQ */
Adis Hamziće49f3952013-06-02 16:47:54 +02003887 if (!rdev->irq.installed) {
3888 r = radeon_irq_kms_init(rdev);
3889 if (r)
3890 return r;
3891 }
3892
Jerome Glissed4550902009-10-01 10:12:06 +02003893 r100_irq_set(rdev);
Jerome Glissecafe6602010-01-07 12:39:21 +01003894 rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
Jerome Glissed4550902009-10-01 10:12:06 +02003895 /* 1M ring buffer */
3896 r = r100_cp_init(rdev, 1024 * 1024);
3897 if (r) {
Paul Bolleec4f2ac2011-01-28 23:32:04 +01003898 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
Jerome Glissed4550902009-10-01 10:12:06 +02003899 return r;
3900 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003901
Christian König2898c342012-07-05 11:55:34 +02003902 r = radeon_ib_pool_init(rdev);
3903 if (r) {
3904 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003905 return r;
Christian König2898c342012-07-05 11:55:34 +02003906 }
Jerome Glisseb15ba512011-11-15 11:48:34 -05003907
Jerome Glissed4550902009-10-01 10:12:06 +02003908 return 0;
3909}
3910
3911int r100_resume(struct radeon_device *rdev)
3912{
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003913 int r;
3914
Jerome Glissed4550902009-10-01 10:12:06 +02003915 /* Make sur GART are not working */
3916 if (rdev->flags & RADEON_IS_PCI)
3917 r100_pci_gart_disable(rdev);
3918 /* Resume clock before doing reset */
3919 r100_clock_startup(rdev);
3920 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00003921 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02003922 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
3923 RREG32(R_000E40_RBBM_STATUS),
3924 RREG32(R_0007C0_CP_STAT));
3925 }
3926 /* post */
3927 radeon_combios_asic_init(rdev->ddev);
3928 /* Resume clock after posting */
3929 r100_clock_startup(rdev);
Dave Airlie550e2d92009-12-09 14:15:38 +10003930 /* Initialize surface registers */
3931 radeon_surface_init(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05003932
3933 rdev->accel_working = true;
Jerome Glisse6b7746e2012-02-20 17:57:20 -05003934 r = r100_startup(rdev);
3935 if (r) {
3936 rdev->accel_working = false;
3937 }
3938 return r;
Jerome Glissed4550902009-10-01 10:12:06 +02003939}
3940
3941int r100_suspend(struct radeon_device *rdev)
3942{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003943 radeon_pm_suspend(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003944 r100_cp_disable(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003945 radeon_wb_disable(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003946 r100_irq_disable(rdev);
3947 if (rdev->flags & RADEON_IS_PCI)
3948 r100_pci_gart_disable(rdev);
3949 return 0;
3950}
3951
3952void r100_fini(struct radeon_device *rdev)
3953{
Alex Deucher6c7bcce2013-12-18 14:07:14 -05003954 radeon_pm_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003955 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04003956 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02003957 radeon_ib_pool_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003958 radeon_gem_fini(rdev);
3959 if (rdev->flags & RADEON_IS_PCI)
3960 r100_pci_gart_fini(rdev);
Jerome Glissed0269ed2010-01-07 16:08:32 +01003961 radeon_agp_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003962 radeon_irq_kms_fini(rdev);
3963 radeon_fence_driver_fini(rdev);
Jerome Glisse4c788672009-11-20 14:29:23 +01003964 radeon_bo_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02003965 radeon_atombios_fini(rdev);
3966 kfree(rdev->bios);
3967 rdev->bios = NULL;
3968}
3969
Dave Airlie4c712e62010-07-15 12:13:50 +10003970/*
3971 * Due to how kexec works, it can leave the hw fully initialised when it
3972 * boots the new kernel. However doing our init sequence with the CP and
3973 * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
3974 * do some quick sanity checks and restore sane values to avoid this
3975 * problem.
3976 */
3977void r100_restore_sanity(struct radeon_device *rdev)
3978{
3979 u32 tmp;
3980
3981 tmp = RREG32(RADEON_CP_CSQ_CNTL);
3982 if (tmp) {
3983 WREG32(RADEON_CP_CSQ_CNTL, 0);
3984 }
3985 tmp = RREG32(RADEON_CP_RB_CNTL);
3986 if (tmp) {
3987 WREG32(RADEON_CP_RB_CNTL, 0);
3988 }
3989 tmp = RREG32(RADEON_SCRATCH_UMSK);
3990 if (tmp) {
3991 WREG32(RADEON_SCRATCH_UMSK, 0);
3992 }
3993}
3994
Jerome Glissed4550902009-10-01 10:12:06 +02003995int r100_init(struct radeon_device *rdev)
3996{
3997 int r;
3998
Jerome Glissed4550902009-10-01 10:12:06 +02003999 /* Register debugfs file specific to this group of asics */
4000 r100_debugfs(rdev);
4001 /* Disable VGA */
4002 r100_vga_render_disable(rdev);
4003 /* Initialize scratch registers */
4004 radeon_scratch_init(rdev);
4005 /* Initialize surface registers */
4006 radeon_surface_init(rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +10004007 /* sanity check some register to avoid hangs like after kexec */
4008 r100_restore_sanity(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004009 /* TODO: disable VGA need to use VGA request */
4010 /* BIOS*/
4011 if (!radeon_get_bios(rdev)) {
4012 if (ASIC_IS_AVIVO(rdev))
4013 return -EINVAL;
4014 }
4015 if (rdev->is_atom_bios) {
4016 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
4017 return -EINVAL;
4018 } else {
4019 r = radeon_combios_init(rdev);
4020 if (r)
4021 return r;
4022 }
4023 /* Reset gpu before posting otherwise ATOM will enter infinite loop */
Jerome Glissea2d07b72010-03-09 14:45:11 +00004024 if (radeon_asic_reset(rdev)) {
Jerome Glissed4550902009-10-01 10:12:06 +02004025 dev_warn(rdev->dev,
4026 "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
4027 RREG32(R_000E40_RBBM_STATUS),
4028 RREG32(R_0007C0_CP_STAT));
4029 }
4030 /* check if cards are posted or not */
Dave Airlie72542d72009-12-01 14:06:31 +10004031 if (radeon_boot_test_post_card(rdev) == false)
4032 return -EINVAL;
Jerome Glissed4550902009-10-01 10:12:06 +02004033 /* Set asic errata */
4034 r100_errata(rdev);
4035 /* Initialize clocks */
4036 radeon_get_clock_info(rdev->ddev);
Jerome Glissed594e462010-02-17 21:54:29 +00004037 /* initialize AGP */
4038 if (rdev->flags & RADEON_IS_AGP) {
4039 r = radeon_agp_init(rdev);
4040 if (r) {
4041 radeon_agp_disable(rdev);
4042 }
4043 }
4044 /* initialize VRAM */
4045 r100_mc_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004046 /* Fence driver */
Jerome Glisse30eb77f2011-11-20 20:45:34 +00004047 r = radeon_fence_driver_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004048 if (r)
4049 return r;
Jerome Glissed4550902009-10-01 10:12:06 +02004050 /* Memory manager */
Jerome Glisse4c788672009-11-20 14:29:23 +01004051 r = radeon_bo_init(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004052 if (r)
4053 return r;
4054 if (rdev->flags & RADEON_IS_PCI) {
4055 r = r100_pci_gart_init(rdev);
4056 if (r)
4057 return r;
4058 }
4059 r100_set_safe_registers(rdev);
Jerome Glisseb15ba512011-11-15 11:48:34 -05004060
Alex Deucher6c7bcce2013-12-18 14:07:14 -05004061 /* Initialize power management */
4062 radeon_pm_init(rdev);
4063
Jerome Glissed4550902009-10-01 10:12:06 +02004064 rdev->accel_working = true;
4065 r = r100_startup(rdev);
4066 if (r) {
4067 /* Somethings want wront with the accel init stop accel */
4068 dev_err(rdev->dev, "Disabling GPU acceleration\n");
Jerome Glissed4550902009-10-01 10:12:06 +02004069 r100_cp_fini(rdev);
Alex Deucher724c80e2010-08-27 18:25:25 -04004070 radeon_wb_fini(rdev);
Christian König2898c342012-07-05 11:55:34 +02004071 radeon_ib_pool_fini(rdev);
Jerome Glisse655efd32010-02-02 11:51:45 +01004072 radeon_irq_kms_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004073 if (rdev->flags & RADEON_IS_PCI)
4074 r100_pci_gart_fini(rdev);
Jerome Glissed4550902009-10-01 10:12:06 +02004075 rdev->accel_working = false;
4076 }
4077 return 0;
4078}
Andi Kleen6fcbef72011-10-13 16:08:42 -07004079
Andi Kleen6fcbef72011-10-13 16:08:42 -07004080u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
4081{
4082 if (reg < rdev->rio_mem_size)
4083 return ioread32(rdev->rio_mem + reg);
4084 else {
4085 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4086 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
4087 }
4088}
4089
4090void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
4091{
4092 if (reg < rdev->rio_mem_size)
4093 iowrite32(v, rdev->rio_mem + reg);
4094 else {
4095 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
4096 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
4097 }
4098}