blob: ce870959dff830b2a5f5615711588f1cb107bf89 [file] [log] [blame]
Christian König2280ab52014-02-20 10:25:15 +01001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
30#include "radeon.h"
31#include "radeon_trace.h"
32
33/*
34 * GPUVM
35 * GPUVM is similar to the legacy gart on older asics, however
36 * rather than there being a single global gart table
37 * for the entire GPU, there are multiple VM page tables active
38 * at any given time. The VM page tables can contain a mix
39 * vram pages and system memory pages and system memory pages
40 * can be mapped as snooped (cached system pages) or unsnooped
41 * (uncached system pages).
42 * Each VM has an ID associated with it and there is a page table
43 * associated with each VMID. When execting a command buffer,
44 * the kernel tells the the ring what VMID to use for that command
45 * buffer. VMIDs are allocated dynamically as commands are submitted.
46 * The userspace drivers maintain their own address space and the kernel
47 * sets up their pages tables accordingly when they submit their
48 * command buffers and a VMID is assigned.
49 * Cayman/Trinity support up to 8 active VMs at any given time;
50 * SI supports 16.
51 */
52
53/**
54 * radeon_vm_num_pde - return the number of page directory entries
55 *
56 * @rdev: radeon_device pointer
57 *
58 * Calculate the number of page directory entries (cayman+).
59 */
60static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
61{
Christian König4510fb92014-06-05 23:56:50 -040062 return rdev->vm_manager.max_pfn >> radeon_vm_block_size;
Christian König2280ab52014-02-20 10:25:15 +010063}
64
65/**
66 * radeon_vm_directory_size - returns the size of the page directory in bytes
67 *
68 * @rdev: radeon_device pointer
69 *
70 * Calculate the size of the page directory in bytes (cayman+).
71 */
72static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
73{
74 return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
75}
76
77/**
78 * radeon_vm_manager_init - init the vm manager
79 *
80 * @rdev: radeon_device pointer
81 *
82 * Init the vm manager (cayman+).
83 * Returns 0 for success, error for failure.
84 */
85int radeon_vm_manager_init(struct radeon_device *rdev)
86{
Christian König2280ab52014-02-20 10:25:15 +010087 int r;
Christian König2280ab52014-02-20 10:25:15 +010088
89 if (!rdev->vm_manager.enabled) {
Christian König2280ab52014-02-20 10:25:15 +010090 r = radeon_asic_vm_init(rdev);
91 if (r)
92 return r;
93
94 rdev->vm_manager.enabled = true;
Christian König2280ab52014-02-20 10:25:15 +010095 }
96 return 0;
97}
98
99/**
Christian König2280ab52014-02-20 10:25:15 +0100100 * radeon_vm_manager_fini - tear down the vm manager
101 *
102 * @rdev: radeon_device pointer
103 *
104 * Tear down the VM manager (cayman+).
105 */
106void radeon_vm_manager_fini(struct radeon_device *rdev)
107{
Christian König2280ab52014-02-20 10:25:15 +0100108 int i;
109
110 if (!rdev->vm_manager.enabled)
111 return;
112
Christian König6d2f2942014-02-20 13:42:17 +0100113 for (i = 0; i < RADEON_NUM_VM; ++i)
Christian König2280ab52014-02-20 10:25:15 +0100114 radeon_fence_unref(&rdev->vm_manager.active[i]);
Christian König2280ab52014-02-20 10:25:15 +0100115 radeon_asic_vm_fini(rdev);
Christian König2280ab52014-02-20 10:25:15 +0100116 rdev->vm_manager.enabled = false;
117}
118
119/**
Christian König6d2f2942014-02-20 13:42:17 +0100120 * radeon_vm_get_bos - add the vm BOs to a validation list
Christian König2280ab52014-02-20 10:25:15 +0100121 *
Christian König6d2f2942014-02-20 13:42:17 +0100122 * @vm: vm providing the BOs
123 * @head: head of validation list
Christian König2280ab52014-02-20 10:25:15 +0100124 *
Christian König6d2f2942014-02-20 13:42:17 +0100125 * Add the page directory to the list of BOs to
126 * validate for command submission (cayman+).
Christian König2280ab52014-02-20 10:25:15 +0100127 */
Christian Königdf0af442014-03-03 12:38:08 +0100128struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
129 struct radeon_vm *vm,
130 struct list_head *head)
Christian König2280ab52014-02-20 10:25:15 +0100131{
Christian Königdf0af442014-03-03 12:38:08 +0100132 struct radeon_cs_reloc *list;
Christian König7d95f6c2014-05-28 12:24:17 +0200133 unsigned i, idx;
Christian König2280ab52014-02-20 10:25:15 +0100134
Christian König2f93dc32014-05-31 20:38:34 +0200135 list = kmalloc_array(vm->max_pde_used + 2,
Christian König7d95f6c2014-05-28 12:24:17 +0200136 sizeof(struct radeon_cs_reloc), GFP_KERNEL);
Christian König6d2f2942014-02-20 13:42:17 +0100137 if (!list)
138 return NULL;
Christian König2280ab52014-02-20 10:25:15 +0100139
Christian König6d2f2942014-02-20 13:42:17 +0100140 /* add the vm page table to the list */
Christian Königdf0af442014-03-03 12:38:08 +0100141 list[0].gobj = NULL;
142 list[0].robj = vm->page_directory;
Christian Königce6758c2014-06-02 17:33:07 +0200143 list[0].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
144 list[0].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
Christian König6d2f2942014-02-20 13:42:17 +0100145 list[0].tv.bo = &vm->page_directory->tbo;
Christian Königae9c0af2014-09-04 20:01:52 +0200146 list[0].tv.shared = false;
Christian Königdf0af442014-03-03 12:38:08 +0100147 list[0].tiling_flags = 0;
148 list[0].handle = 0;
Christian König6d2f2942014-02-20 13:42:17 +0100149 list_add(&list[0].tv.head, head);
Christian König2280ab52014-02-20 10:25:15 +0100150
Christian König6d2f2942014-02-20 13:42:17 +0100151 for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
152 if (!vm->page_tables[i].bo)
153 continue;
Christian König2280ab52014-02-20 10:25:15 +0100154
Christian Königdf0af442014-03-03 12:38:08 +0100155 list[idx].gobj = NULL;
156 list[idx].robj = vm->page_tables[i].bo;
Christian Königce6758c2014-06-02 17:33:07 +0200157 list[idx].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
158 list[idx].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
Christian Königdf0af442014-03-03 12:38:08 +0100159 list[idx].tv.bo = &list[idx].robj->tbo;
Christian Königae9c0af2014-09-04 20:01:52 +0200160 list[idx].tv.shared = false;
Christian Königdf0af442014-03-03 12:38:08 +0100161 list[idx].tiling_flags = 0;
162 list[idx].handle = 0;
Christian König6d2f2942014-02-20 13:42:17 +0100163 list_add(&list[idx++].tv.head, head);
Christian König2280ab52014-02-20 10:25:15 +0100164 }
165
Christian König6d2f2942014-02-20 13:42:17 +0100166 return list;
Christian König2280ab52014-02-20 10:25:15 +0100167}
168
169/**
170 * radeon_vm_grab_id - allocate the next free VMID
171 *
172 * @rdev: radeon_device pointer
173 * @vm: vm to allocate id for
174 * @ring: ring we want to submit job to
175 *
176 * Allocate an id for the vm (cayman+).
177 * Returns the fence we need to sync to (if any).
178 *
179 * Global and local mutex must be locked!
180 */
181struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
182 struct radeon_vm *vm, int ring)
183{
184 struct radeon_fence *best[RADEON_NUM_RINGS] = {};
185 unsigned choices[2] = {};
186 unsigned i;
187
188 /* check if the id is still valid */
189 if (vm->last_id_use && vm->last_id_use == rdev->vm_manager.active[vm->id])
190 return NULL;
191
192 /* we definately need to flush */
193 radeon_fence_unref(&vm->last_flush);
194
195 /* skip over VMID 0, since it is the system VM */
196 for (i = 1; i < rdev->vm_manager.nvm; ++i) {
197 struct radeon_fence *fence = rdev->vm_manager.active[i];
198
199 if (fence == NULL) {
200 /* found a free one */
201 vm->id = i;
202 trace_radeon_vm_grab_id(vm->id, ring);
203 return NULL;
204 }
205
206 if (radeon_fence_is_earlier(fence, best[fence->ring])) {
207 best[fence->ring] = fence;
208 choices[fence->ring == ring ? 0 : 1] = i;
209 }
210 }
211
212 for (i = 0; i < 2; ++i) {
213 if (choices[i]) {
214 vm->id = choices[i];
215 trace_radeon_vm_grab_id(vm->id, ring);
216 return rdev->vm_manager.active[choices[i]];
217 }
218 }
219
220 /* should never happen */
221 BUG();
222 return NULL;
223}
224
225/**
Christian Königfa688342014-02-20 10:47:05 +0100226 * radeon_vm_flush - hardware flush the vm
227 *
228 * @rdev: radeon_device pointer
229 * @vm: vm we want to flush
230 * @ring: ring to use for flush
231 *
232 * Flush the vm (cayman+).
233 *
234 * Global and local mutex must be locked!
235 */
236void radeon_vm_flush(struct radeon_device *rdev,
237 struct radeon_vm *vm,
238 int ring)
239{
Christian König6d2f2942014-02-20 13:42:17 +0100240 uint64_t pd_addr = radeon_bo_gpu_offset(vm->page_directory);
241
Christian Königfa688342014-02-20 10:47:05 +0100242 /* if we can't remember our last VM flush then flush now! */
Alex Deuchercd1c9c12014-08-19 11:48:30 -0400243 if (!vm->last_flush || pd_addr != vm->pd_gpu_addr) {
Christian Königa3a92262014-07-22 17:42:34 +0200244 trace_radeon_vm_flush(pd_addr, ring, vm->id);
Christian König6d2f2942014-02-20 13:42:17 +0100245 vm->pd_gpu_addr = pd_addr;
Christian Königfa688342014-02-20 10:47:05 +0100246 radeon_ring_vm_flush(rdev, ring, vm);
Christian König6d2f2942014-02-20 13:42:17 +0100247 }
Christian Königfa688342014-02-20 10:47:05 +0100248}
249
250/**
Christian König2280ab52014-02-20 10:25:15 +0100251 * radeon_vm_fence - remember fence for vm
252 *
253 * @rdev: radeon_device pointer
254 * @vm: vm we want to fence
255 * @fence: fence to remember
256 *
257 * Fence the vm (cayman+).
258 * Set the fence used to protect page table and id.
259 *
260 * Global and local mutex must be locked!
261 */
262void radeon_vm_fence(struct radeon_device *rdev,
263 struct radeon_vm *vm,
264 struct radeon_fence *fence)
265{
Christian König2280ab52014-02-20 10:25:15 +0100266 radeon_fence_unref(&vm->fence);
267 vm->fence = radeon_fence_ref(fence);
268
Christian Königfa688342014-02-20 10:47:05 +0100269 radeon_fence_unref(&rdev->vm_manager.active[vm->id]);
270 rdev->vm_manager.active[vm->id] = radeon_fence_ref(fence);
271
Christian König2280ab52014-02-20 10:25:15 +0100272 radeon_fence_unref(&vm->last_id_use);
273 vm->last_id_use = radeon_fence_ref(fence);
Christian Königfa688342014-02-20 10:47:05 +0100274
275 /* we just flushed the VM, remember that */
276 if (!vm->last_flush)
277 vm->last_flush = radeon_fence_ref(fence);
Christian König2280ab52014-02-20 10:25:15 +0100278}
279
280/**
281 * radeon_vm_bo_find - find the bo_va for a specific vm & bo
282 *
283 * @vm: requested vm
284 * @bo: requested buffer object
285 *
286 * Find @bo inside the requested vm (cayman+).
287 * Search inside the @bos vm list for the requested vm
288 * Returns the found bo_va or NULL if none is found
289 *
290 * Object has to be reserved!
291 */
292struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
293 struct radeon_bo *bo)
294{
295 struct radeon_bo_va *bo_va;
296
297 list_for_each_entry(bo_va, &bo->va, bo_list) {
298 if (bo_va->vm == vm) {
299 return bo_va;
300 }
301 }
302 return NULL;
303}
304
305/**
306 * radeon_vm_bo_add - add a bo to a specific vm
307 *
308 * @rdev: radeon_device pointer
309 * @vm: requested vm
310 * @bo: radeon buffer object
311 *
312 * Add @bo into the requested vm (cayman+).
313 * Add @bo to the list of bos associated with the vm
314 * Returns newly added bo_va or NULL for failure
315 *
316 * Object has to be reserved!
317 */
318struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
319 struct radeon_vm *vm,
320 struct radeon_bo *bo)
321{
322 struct radeon_bo_va *bo_va;
323
324 bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
325 if (bo_va == NULL) {
326 return NULL;
327 }
328 bo_va->vm = vm;
329 bo_va->bo = bo;
Alex Deucher0aea5e42014-07-30 11:49:56 -0400330 bo_va->it.start = 0;
331 bo_va->it.last = 0;
Christian König2280ab52014-02-20 10:25:15 +0100332 bo_va->flags = 0;
Christian Könige31ad962014-07-18 09:24:53 +0200333 bo_va->addr = 0;
Christian König2280ab52014-02-20 10:25:15 +0100334 bo_va->ref_count = 1;
335 INIT_LIST_HEAD(&bo_va->bo_list);
Christian König036bf462014-07-18 08:56:40 +0200336 INIT_LIST_HEAD(&bo_va->vm_status);
Christian König2280ab52014-02-20 10:25:15 +0100337
338 mutex_lock(&vm->mutex);
Christian König2280ab52014-02-20 10:25:15 +0100339 list_add_tail(&bo_va->bo_list, &bo->va);
340 mutex_unlock(&vm->mutex);
341
342 return bo_va;
343}
344
345/**
Christian König03f62ab2014-07-30 21:05:17 +0200346 * radeon_vm_set_pages - helper to call the right asic function
347 *
348 * @rdev: radeon_device pointer
349 * @ib: indirect buffer to fill with commands
350 * @pe: addr of the page entry
351 * @addr: dst addr to write into pe
352 * @count: number of page entries to update
353 * @incr: increase next addr by incr bytes
354 * @flags: hw access flags
355 *
356 * Traces the parameters and calls the right asic functions
357 * to setup the page table using the DMA.
358 */
359static void radeon_vm_set_pages(struct radeon_device *rdev,
360 struct radeon_ib *ib,
361 uint64_t pe,
362 uint64_t addr, unsigned count,
363 uint32_t incr, uint32_t flags)
364{
365 trace_radeon_vm_set_page(pe, addr, count, incr, flags);
366
367 if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
368 uint64_t src = rdev->gart.table_addr + (addr >> 12) * 8;
369 radeon_asic_vm_copy_pages(rdev, ib, pe, src, count);
370
371 } else if ((flags & R600_PTE_SYSTEM) || (count < 3)) {
372 radeon_asic_vm_write_pages(rdev, ib, pe, addr,
373 count, incr, flags);
374
375 } else {
376 radeon_asic_vm_set_pages(rdev, ib, pe, addr,
377 count, incr, flags);
378 }
379}
380
381/**
Christian König6d2f2942014-02-20 13:42:17 +0100382 * radeon_vm_clear_bo - initially clear the page dir/table
383 *
384 * @rdev: radeon_device pointer
385 * @bo: bo to clear
386 */
387static int radeon_vm_clear_bo(struct radeon_device *rdev,
388 struct radeon_bo *bo)
389{
390 struct ttm_validate_buffer tv;
391 struct ww_acquire_ctx ticket;
392 struct list_head head;
393 struct radeon_ib ib;
394 unsigned entries;
395 uint64_t addr;
396 int r;
397
398 memset(&tv, 0, sizeof(tv));
399 tv.bo = &bo->tbo;
Christian Königae9c0af2014-09-04 20:01:52 +0200400 tv.shared = false;
Christian König6d2f2942014-02-20 13:42:17 +0100401
402 INIT_LIST_HEAD(&head);
403 list_add(&tv.head, &head);
404
Maarten Lankhorst58b4d722014-01-09 11:03:08 +0100405 r = ttm_eu_reserve_buffers(&ticket, &head, true);
Christian König6d2f2942014-02-20 13:42:17 +0100406 if (r)
407 return r;
408
409 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
410 if (r)
411 goto error;
412
413 addr = radeon_bo_gpu_offset(bo);
414 entries = radeon_bo_size(bo) / 8;
415
Christian Königcc6f3532014-07-30 21:05:18 +0200416 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, 256);
Christian König6d2f2942014-02-20 13:42:17 +0100417 if (r)
418 goto error;
419
420 ib.length_dw = 0;
421
Christian König03f62ab2014-07-30 21:05:17 +0200422 radeon_vm_set_pages(rdev, &ib, addr, 0, entries, 0, 0);
423 radeon_asic_vm_pad_ib(rdev, &ib);
Christian Königcc6f3532014-07-30 21:05:18 +0200424 WARN_ON(ib.length_dw > 64);
Christian König6d2f2942014-02-20 13:42:17 +0100425
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900426 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Christian König6d2f2942014-02-20 13:42:17 +0100427 if (r)
428 goto error;
429
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +0200430 ttm_eu_fence_buffer_objects(&ticket, &head, &ib.fence->base);
Christian König6d2f2942014-02-20 13:42:17 +0100431 radeon_ib_free(rdev, &ib);
432
433 return 0;
434
435error:
436 ttm_eu_backoff_reservation(&ticket, &head);
437 return r;
438}
439
440/**
Christian König2280ab52014-02-20 10:25:15 +0100441 * radeon_vm_bo_set_addr - set bos virtual address inside a vm
442 *
443 * @rdev: radeon_device pointer
444 * @bo_va: bo_va to store the address
445 * @soffset: requested offset of the buffer in the VM address space
446 * @flags: attributes of pages (read/write/valid/etc.)
447 *
448 * Set offset of @bo_va (cayman+).
449 * Validate and set the offset requested within the vm address space.
450 * Returns 0 for success, error for failure.
451 *
452 * Object has to be reserved!
453 */
454int radeon_vm_bo_set_addr(struct radeon_device *rdev,
455 struct radeon_bo_va *bo_va,
456 uint64_t soffset,
457 uint32_t flags)
458{
459 uint64_t size = radeon_bo_size(bo_va->bo);
Christian König2280ab52014-02-20 10:25:15 +0100460 struct radeon_vm *vm = bo_va->vm;
Christian König6d2f2942014-02-20 13:42:17 +0100461 unsigned last_pfn, pt_idx;
Alex Deucher0aea5e42014-07-30 11:49:56 -0400462 uint64_t eoffset;
Christian König6d2f2942014-02-20 13:42:17 +0100463 int r;
Christian König2280ab52014-02-20 10:25:15 +0100464
465 if (soffset) {
466 /* make sure object fit at this offset */
467 eoffset = soffset + size;
468 if (soffset >= eoffset) {
469 return -EINVAL;
470 }
471
472 last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
473 if (last_pfn > rdev->vm_manager.max_pfn) {
474 dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
475 last_pfn, rdev->vm_manager.max_pfn);
476 return -EINVAL;
477 }
478
479 } else {
480 eoffset = last_pfn = 0;
481 }
482
483 mutex_lock(&vm->mutex);
Alex Deucher0aea5e42014-07-30 11:49:56 -0400484 if (bo_va->it.start || bo_va->it.last) {
485 if (bo_va->addr) {
486 /* add a clone of the bo_va to clear the old address */
487 struct radeon_bo_va *tmp;
488 tmp = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
Dan Carpenter68b1ea32014-08-07 18:27:37 +0300489 if (!tmp) {
490 mutex_unlock(&vm->mutex);
491 return -ENOMEM;
492 }
Alex Deucher0aea5e42014-07-30 11:49:56 -0400493 tmp->it.start = bo_va->it.start;
494 tmp->it.last = bo_va->it.last;
495 tmp->vm = vm;
496 tmp->addr = bo_va->addr;
Christian Königee26d832014-07-30 21:04:57 +0200497 tmp->bo = radeon_bo_ref(bo_va->bo);
Alex Deucher0aea5e42014-07-30 11:49:56 -0400498 list_add(&tmp->vm_status, &vm->freed);
Christian König2280ab52014-02-20 10:25:15 +0100499 }
500
Alex Deucher0aea5e42014-07-30 11:49:56 -0400501 interval_tree_remove(&bo_va->it, &vm->va);
502 bo_va->it.start = 0;
503 bo_va->it.last = 0;
504 }
505
506 soffset /= RADEON_GPU_PAGE_SIZE;
507 eoffset /= RADEON_GPU_PAGE_SIZE;
508 if (soffset || eoffset) {
509 struct interval_tree_node *it;
510 it = interval_tree_iter_first(&vm->va, soffset, eoffset - 1);
511 if (it) {
512 struct radeon_bo_va *tmp;
513 tmp = container_of(it, struct radeon_bo_va, it);
Christian König2280ab52014-02-20 10:25:15 +0100514 /* bo and tmp overlap, invalid offset */
Alex Deucher0aea5e42014-07-30 11:49:56 -0400515 dev_err(rdev->dev, "bo %p va 0x%010Lx conflict with "
516 "(bo %p 0x%010lx 0x%010lx)\n", bo_va->bo,
517 soffset, tmp->bo, tmp->it.start, tmp->it.last);
Christian König2280ab52014-02-20 10:25:15 +0100518 mutex_unlock(&vm->mutex);
519 return -EINVAL;
520 }
Alex Deucher0aea5e42014-07-30 11:49:56 -0400521 bo_va->it.start = soffset;
522 bo_va->it.last = eoffset - 1;
523 interval_tree_insert(&bo_va->it, &vm->va);
Christian König2280ab52014-02-20 10:25:15 +0100524 }
525
Christian König2280ab52014-02-20 10:25:15 +0100526 bo_va->flags = flags;
Christian Könige31ad962014-07-18 09:24:53 +0200527 bo_va->addr = 0;
Christian König2280ab52014-02-20 10:25:15 +0100528
Alex Deucher0aea5e42014-07-30 11:49:56 -0400529 soffset >>= radeon_vm_block_size;
530 eoffset >>= radeon_vm_block_size;
Christian König4510fb92014-06-05 23:56:50 -0400531
532 BUG_ON(eoffset >= radeon_vm_num_pdes(rdev));
Christian König6d2f2942014-02-20 13:42:17 +0100533
534 if (eoffset > vm->max_pde_used)
535 vm->max_pde_used = eoffset;
536
537 radeon_bo_unreserve(bo_va->bo);
538
539 /* walk over the address space and allocate the page tables */
540 for (pt_idx = soffset; pt_idx <= eoffset; ++pt_idx) {
541 struct radeon_bo *pt;
542
543 if (vm->page_tables[pt_idx].bo)
544 continue;
545
546 /* drop mutex to allocate and clear page table */
547 mutex_unlock(&vm->mutex);
548
549 r = radeon_bo_create(rdev, RADEON_VM_PTE_COUNT * 8,
Christian König7dae77f2014-07-02 21:28:10 +0200550 RADEON_GPU_PAGE_SIZE, true,
Michel Dänzer02376d82014-07-17 19:01:08 +0900551 RADEON_GEM_DOMAIN_VRAM, 0, NULL, &pt);
Christian König6d2f2942014-02-20 13:42:17 +0100552 if (r)
553 return r;
554
555 r = radeon_vm_clear_bo(rdev, pt);
556 if (r) {
557 radeon_bo_unref(&pt);
558 radeon_bo_reserve(bo_va->bo, false);
559 return r;
560 }
561
562 /* aquire mutex again */
563 mutex_lock(&vm->mutex);
564 if (vm->page_tables[pt_idx].bo) {
565 /* someone else allocated the pt in the meantime */
566 mutex_unlock(&vm->mutex);
567 radeon_bo_unref(&pt);
568 mutex_lock(&vm->mutex);
569 continue;
570 }
571
572 vm->page_tables[pt_idx].addr = 0;
573 vm->page_tables[pt_idx].bo = pt;
574 }
575
Christian König2280ab52014-02-20 10:25:15 +0100576 mutex_unlock(&vm->mutex);
Christian König6d2f2942014-02-20 13:42:17 +0100577 return radeon_bo_reserve(bo_va->bo, false);
Christian König2280ab52014-02-20 10:25:15 +0100578}
579
580/**
581 * radeon_vm_map_gart - get the physical address of a gart page
582 *
583 * @rdev: radeon_device pointer
584 * @addr: the unmapped addr
585 *
586 * Look up the physical address of the page that the pte resolves
587 * to (cayman+).
588 * Returns the physical address of the page.
589 */
590uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
591{
592 uint64_t result;
593
594 /* page table offset */
595 result = rdev->gart.pages_addr[addr >> PAGE_SHIFT];
596
597 /* in case cpu page size != gpu page size*/
598 result |= addr & (~PAGE_MASK);
599
600 return result;
601}
602
603/**
604 * radeon_vm_page_flags - translate page flags to what the hw uses
605 *
606 * @flags: flags comming from userspace
607 *
608 * Translate the flags the userspace ABI uses to hw flags.
609 */
610static uint32_t radeon_vm_page_flags(uint32_t flags)
611{
612 uint32_t hw_flags = 0;
613 hw_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
614 hw_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
615 hw_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
616 if (flags & RADEON_VM_PAGE_SYSTEM) {
617 hw_flags |= R600_PTE_SYSTEM;
618 hw_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
619 }
620 return hw_flags;
621}
622
623/**
624 * radeon_vm_update_pdes - make sure that page directory is valid
625 *
626 * @rdev: radeon_device pointer
627 * @vm: requested vm
628 * @start: start of GPU address range
629 * @end: end of GPU address range
630 *
631 * Allocates new page tables if necessary
632 * and updates the page directory (cayman+).
633 * Returns 0 for success, error for failure.
634 *
635 * Global and local mutex must be locked!
636 */
Christian König6d2f2942014-02-20 13:42:17 +0100637int radeon_vm_update_page_directory(struct radeon_device *rdev,
638 struct radeon_vm *vm)
Christian König2280ab52014-02-20 10:25:15 +0100639{
Christian König37903b52014-05-30 15:21:16 +0200640 struct radeon_bo *pd = vm->page_directory;
641 uint64_t pd_addr = radeon_bo_gpu_offset(pd);
Christian König4510fb92014-06-05 23:56:50 -0400642 uint32_t incr = RADEON_VM_PTE_COUNT * 8;
Christian König2280ab52014-02-20 10:25:15 +0100643 uint64_t last_pde = ~0, last_pt = ~0;
Christian König6d2f2942014-02-20 13:42:17 +0100644 unsigned count = 0, pt_idx, ndw;
645 struct radeon_ib ib;
Christian König2280ab52014-02-20 10:25:15 +0100646 int r;
647
Christian König6d2f2942014-02-20 13:42:17 +0100648 /* padding, etc. */
649 ndw = 64;
650
651 /* assume the worst case */
Christian Königcc6f3532014-07-30 21:05:18 +0200652 ndw += vm->max_pde_used * 6;
Christian König6d2f2942014-02-20 13:42:17 +0100653
654 /* update too big for an IB */
655 if (ndw > 0xfffff)
656 return -ENOMEM;
657
658 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
659 if (r)
660 return r;
661 ib.length_dw = 0;
Christian König2280ab52014-02-20 10:25:15 +0100662
663 /* walk over the address space and update the page directory */
Christian König6d2f2942014-02-20 13:42:17 +0100664 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
665 struct radeon_bo *bo = vm->page_tables[pt_idx].bo;
Christian König2280ab52014-02-20 10:25:15 +0100666 uint64_t pde, pt;
667
Christian König6d2f2942014-02-20 13:42:17 +0100668 if (bo == NULL)
Christian König2280ab52014-02-20 10:25:15 +0100669 continue;
670
Christian König6d2f2942014-02-20 13:42:17 +0100671 pt = radeon_bo_gpu_offset(bo);
672 if (vm->page_tables[pt_idx].addr == pt)
673 continue;
674 vm->page_tables[pt_idx].addr = pt;
Christian König2280ab52014-02-20 10:25:15 +0100675
Christian König6d2f2942014-02-20 13:42:17 +0100676 pde = pd_addr + pt_idx * 8;
Christian König2280ab52014-02-20 10:25:15 +0100677 if (((last_pde + 8 * count) != pde) ||
678 ((last_pt + incr * count) != pt)) {
679
680 if (count) {
Christian König03f62ab2014-07-30 21:05:17 +0200681 radeon_vm_set_pages(rdev, &ib, last_pde,
682 last_pt, count, incr,
683 R600_PTE_VALID);
Christian König2280ab52014-02-20 10:25:15 +0100684 }
685
686 count = 1;
687 last_pde = pde;
688 last_pt = pt;
689 } else {
690 ++count;
691 }
692 }
693
Christian König6d2f2942014-02-20 13:42:17 +0100694 if (count)
Christian König03f62ab2014-07-30 21:05:17 +0200695 radeon_vm_set_pages(rdev, &ib, last_pde, last_pt, count,
696 incr, R600_PTE_VALID);
Christian König2280ab52014-02-20 10:25:15 +0100697
Christian König6d2f2942014-02-20 13:42:17 +0100698 if (ib.length_dw != 0) {
Christian König03f62ab2014-07-30 21:05:17 +0200699 radeon_asic_vm_pad_ib(rdev, &ib);
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +0200700
Christian König57d20a42014-09-04 20:01:53 +0200701 radeon_semaphore_sync_resv(ib.semaphore, pd->tbo.resv, false);
702 radeon_semaphore_sync_fence(ib.semaphore, vm->last_id_use);
Christian Königcc6f3532014-07-30 21:05:18 +0200703 WARN_ON(ib.length_dw > ndw);
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900704 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Christian König6d2f2942014-02-20 13:42:17 +0100705 if (r) {
706 radeon_ib_free(rdev, &ib);
707 return r;
708 }
709 radeon_fence_unref(&vm->fence);
710 vm->fence = radeon_fence_ref(ib.fence);
711 radeon_fence_unref(&vm->last_flush);
Christian König2280ab52014-02-20 10:25:15 +0100712 }
Christian König6d2f2942014-02-20 13:42:17 +0100713 radeon_ib_free(rdev, &ib);
Christian König2280ab52014-02-20 10:25:15 +0100714
715 return 0;
716}
717
718/**
Christian Königec3dbbc2014-05-10 12:17:55 +0200719 * radeon_vm_frag_ptes - add fragment information to PTEs
720 *
721 * @rdev: radeon_device pointer
722 * @ib: IB for the update
723 * @pe_start: first PTE to handle
724 * @pe_end: last PTE to handle
725 * @addr: addr those PTEs should point to
726 * @flags: hw mapping flags
727 *
728 * Global and local mutex must be locked!
729 */
730static void radeon_vm_frag_ptes(struct radeon_device *rdev,
731 struct radeon_ib *ib,
732 uint64_t pe_start, uint64_t pe_end,
733 uint64_t addr, uint32_t flags)
734{
735 /**
736 * The MC L1 TLB supports variable sized pages, based on a fragment
737 * field in the PTE. When this field is set to a non-zero value, page
738 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
739 * flags are considered valid for all PTEs within the fragment range
740 * and corresponding mappings are assumed to be physically contiguous.
741 *
742 * The L1 TLB can store a single PTE for the whole fragment,
743 * significantly increasing the space available for translation
744 * caching. This leads to large improvements in throughput when the
745 * TLB is under pressure.
746 *
747 * The L2 TLB distributes small and large fragments into two
748 * asymmetric partitions. The large fragment cache is significantly
749 * larger. Thus, we try to use large fragments wherever possible.
750 * Userspace can support this by aligning virtual base address and
751 * allocation size to the fragment size.
752 */
753
754 /* NI is optimized for 256KB fragments, SI and newer for 64KB */
755 uint64_t frag_flags = rdev->family == CHIP_CAYMAN ?
756 R600_PTE_FRAG_256KB : R600_PTE_FRAG_64KB;
757 uint64_t frag_align = rdev->family == CHIP_CAYMAN ? 0x200 : 0x80;
758
759 uint64_t frag_start = ALIGN(pe_start, frag_align);
760 uint64_t frag_end = pe_end & ~(frag_align - 1);
761
762 unsigned count;
763
764 /* system pages are non continuously */
765 if ((flags & R600_PTE_SYSTEM) || !(flags & R600_PTE_VALID) ||
766 (frag_start >= frag_end)) {
767
768 count = (pe_end - pe_start) / 8;
Christian König03f62ab2014-07-30 21:05:17 +0200769 radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
770 RADEON_GPU_PAGE_SIZE, flags);
Christian Königec3dbbc2014-05-10 12:17:55 +0200771 return;
772 }
773
774 /* handle the 4K area at the beginning */
775 if (pe_start != frag_start) {
776 count = (frag_start - pe_start) / 8;
Christian König03f62ab2014-07-30 21:05:17 +0200777 radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
778 RADEON_GPU_PAGE_SIZE, flags);
Christian Königec3dbbc2014-05-10 12:17:55 +0200779 addr += RADEON_GPU_PAGE_SIZE * count;
780 }
781
782 /* handle the area in the middle */
783 count = (frag_end - frag_start) / 8;
Christian König03f62ab2014-07-30 21:05:17 +0200784 radeon_vm_set_pages(rdev, ib, frag_start, addr, count,
785 RADEON_GPU_PAGE_SIZE, flags | frag_flags);
Christian Königec3dbbc2014-05-10 12:17:55 +0200786
787 /* handle the 4K area at the end */
788 if (frag_end != pe_end) {
789 addr += RADEON_GPU_PAGE_SIZE * count;
790 count = (pe_end - frag_end) / 8;
Christian König03f62ab2014-07-30 21:05:17 +0200791 radeon_vm_set_pages(rdev, ib, frag_end, addr, count,
792 RADEON_GPU_PAGE_SIZE, flags);
Christian Königec3dbbc2014-05-10 12:17:55 +0200793 }
794}
795
796/**
Christian König2280ab52014-02-20 10:25:15 +0100797 * radeon_vm_update_ptes - make sure that page tables are valid
798 *
799 * @rdev: radeon_device pointer
800 * @vm: requested vm
801 * @start: start of GPU address range
802 * @end: end of GPU address range
803 * @dst: destination address to map to
804 * @flags: mapping flags
805 *
806 * Update the page tables in the range @start - @end (cayman+).
807 *
808 * Global and local mutex must be locked!
809 */
810static void radeon_vm_update_ptes(struct radeon_device *rdev,
811 struct radeon_vm *vm,
812 struct radeon_ib *ib,
813 uint64_t start, uint64_t end,
814 uint64_t dst, uint32_t flags)
815{
Christian König4510fb92014-06-05 23:56:50 -0400816 uint64_t mask = RADEON_VM_PTE_COUNT - 1;
Christian König2280ab52014-02-20 10:25:15 +0100817 uint64_t last_pte = ~0, last_dst = ~0;
818 unsigned count = 0;
819 uint64_t addr;
820
Christian König2280ab52014-02-20 10:25:15 +0100821 /* walk over the address space and update the page tables */
822 for (addr = start; addr < end; ) {
Christian König4510fb92014-06-05 23:56:50 -0400823 uint64_t pt_idx = addr >> radeon_vm_block_size;
Christian König37903b52014-05-30 15:21:16 +0200824 struct radeon_bo *pt = vm->page_tables[pt_idx].bo;
Christian König2280ab52014-02-20 10:25:15 +0100825 unsigned nptes;
826 uint64_t pte;
827
Christian König57d20a42014-09-04 20:01:53 +0200828 radeon_semaphore_sync_resv(ib->semaphore, pt->tbo.resv, false);
Christian König37903b52014-05-30 15:21:16 +0200829
Christian König2280ab52014-02-20 10:25:15 +0100830 if ((addr & ~mask) == (end & ~mask))
831 nptes = end - addr;
832 else
833 nptes = RADEON_VM_PTE_COUNT - (addr & mask);
834
Christian König37903b52014-05-30 15:21:16 +0200835 pte = radeon_bo_gpu_offset(pt);
Christian König2280ab52014-02-20 10:25:15 +0100836 pte += (addr & mask) * 8;
837
838 if ((last_pte + 8 * count) != pte) {
839
840 if (count) {
Christian Königec3dbbc2014-05-10 12:17:55 +0200841 radeon_vm_frag_ptes(rdev, ib, last_pte,
842 last_pte + 8 * count,
843 last_dst, flags);
Christian König2280ab52014-02-20 10:25:15 +0100844 }
845
846 count = nptes;
847 last_pte = pte;
848 last_dst = dst;
849 } else {
850 count += nptes;
851 }
852
853 addr += nptes;
854 dst += nptes * RADEON_GPU_PAGE_SIZE;
855 }
856
857 if (count) {
Christian Königec3dbbc2014-05-10 12:17:55 +0200858 radeon_vm_frag_ptes(rdev, ib, last_pte,
859 last_pte + 8 * count,
860 last_dst, flags);
Christian König2280ab52014-02-20 10:25:15 +0100861 }
862}
863
864/**
865 * radeon_vm_bo_update - map a bo into the vm page table
866 *
867 * @rdev: radeon_device pointer
868 * @vm: requested vm
869 * @bo: radeon buffer object
870 * @mem: ttm mem
871 *
872 * Fill in the page table entries for @bo (cayman+).
873 * Returns 0 for success, -EINVAL for failure.
874 *
Christian König529364e2014-02-20 19:33:15 +0100875 * Object have to be reserved and mutex must be locked!
Christian König2280ab52014-02-20 10:25:15 +0100876 */
877int radeon_vm_bo_update(struct radeon_device *rdev,
Christian König036bf462014-07-18 08:56:40 +0200878 struct radeon_bo_va *bo_va,
Christian König2280ab52014-02-20 10:25:15 +0100879 struct ttm_mem_reg *mem)
880{
Christian König036bf462014-07-18 08:56:40 +0200881 struct radeon_vm *vm = bo_va->vm;
Christian König2280ab52014-02-20 10:25:15 +0100882 struct radeon_ib ib;
Christian Königcc6f3532014-07-30 21:05:18 +0200883 unsigned nptes, ncmds, ndw;
Christian König2280ab52014-02-20 10:25:15 +0100884 uint64_t addr;
Christian Königcc6f3532014-07-30 21:05:18 +0200885 uint32_t flags;
Christian König2280ab52014-02-20 10:25:15 +0100886 int r;
887
Alex Deucher0aea5e42014-07-30 11:49:56 -0400888 if (!bo_va->it.start) {
Christian König2280ab52014-02-20 10:25:15 +0100889 dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
Christian König036bf462014-07-18 08:56:40 +0200890 bo_va->bo, vm);
Christian König2280ab52014-02-20 10:25:15 +0100891 return -EINVAL;
892 }
893
Christian Könige31ad962014-07-18 09:24:53 +0200894 list_del_init(&bo_va->vm_status);
Christian König2280ab52014-02-20 10:25:15 +0100895
896 bo_va->flags &= ~RADEON_VM_PAGE_VALID;
897 bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
Michel Dänzer02376d82014-07-17 19:01:08 +0900898 bo_va->flags &= ~RADEON_VM_PAGE_SNOOPED;
Christian Königf72a113a2014-08-07 09:36:00 +0200899 if (bo_va->bo && radeon_ttm_tt_is_readonly(bo_va->bo->tbo.ttm))
900 bo_va->flags &= ~RADEON_VM_PAGE_WRITEABLE;
901
Christian König2280ab52014-02-20 10:25:15 +0100902 if (mem) {
903 addr = mem->start << PAGE_SHIFT;
904 if (mem->mem_type != TTM_PL_SYSTEM) {
905 bo_va->flags |= RADEON_VM_PAGE_VALID;
Christian König2280ab52014-02-20 10:25:15 +0100906 }
907 if (mem->mem_type == TTM_PL_TT) {
908 bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
Michel Dänzer02376d82014-07-17 19:01:08 +0900909 if (!(bo_va->bo->flags & (RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC)))
910 bo_va->flags |= RADEON_VM_PAGE_SNOOPED;
911
Christian König2280ab52014-02-20 10:25:15 +0100912 } else {
913 addr += rdev->vm_manager.vram_base_offset;
914 }
915 } else {
916 addr = 0;
Christian König2280ab52014-02-20 10:25:15 +0100917 }
918
Christian Könige31ad962014-07-18 09:24:53 +0200919 if (addr == bo_va->addr)
920 return 0;
921 bo_va->addr = addr;
922
Christian König2280ab52014-02-20 10:25:15 +0100923 trace_radeon_vm_bo_update(bo_va);
924
Alex Deucher0aea5e42014-07-30 11:49:56 -0400925 nptes = bo_va->it.last - bo_va->it.start + 1;
Christian König2280ab52014-02-20 10:25:15 +0100926
Christian Königcc6f3532014-07-30 21:05:18 +0200927 /* reserve space for one command every (1 << BLOCK_SIZE) entries
928 or 2k dwords (whatever is smaller) */
929 ncmds = (nptes >> min(radeon_vm_block_size, 11)) + 1;
930
Christian König2280ab52014-02-20 10:25:15 +0100931 /* padding, etc. */
932 ndw = 64;
933
Christian Königcc6f3532014-07-30 21:05:18 +0200934 flags = radeon_vm_page_flags(bo_va->flags);
935 if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
936 /* only copy commands needed */
937 ndw += ncmds * 7;
Christian König2280ab52014-02-20 10:25:15 +0100938
Christian Königcc6f3532014-07-30 21:05:18 +0200939 } else if (flags & R600_PTE_SYSTEM) {
940 /* header for write data commands */
941 ndw += ncmds * 4;
942
943 /* body of write data command */
944 ndw += nptes * 2;
945
946 } else {
947 /* set page commands needed */
948 ndw += ncmds * 10;
949
950 /* two extra commands for begin/end of fragment */
951 ndw += 2 * 10;
952 }
Christian König2280ab52014-02-20 10:25:15 +0100953
Christian König2280ab52014-02-20 10:25:15 +0100954 /* update too big for an IB */
955 if (ndw > 0xfffff)
956 return -ENOMEM;
957
958 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
959 if (r)
960 return r;
961 ib.length_dw = 0;
962
Alex Deucher0aea5e42014-07-30 11:49:56 -0400963 radeon_vm_update_ptes(rdev, vm, &ib, bo_va->it.start,
964 bo_va->it.last + 1, addr,
965 radeon_vm_page_flags(bo_va->flags));
Christian König2280ab52014-02-20 10:25:15 +0100966
Christian König03f62ab2014-07-30 21:05:17 +0200967 radeon_asic_vm_pad_ib(rdev, &ib);
Christian Königcc6f3532014-07-30 21:05:18 +0200968 WARN_ON(ib.length_dw > ndw);
969
Christian König57d20a42014-09-04 20:01:53 +0200970 radeon_semaphore_sync_fence(ib.semaphore, vm->fence);
Michel Dänzer1538a9e2014-08-18 17:34:55 +0900971 r = radeon_ib_schedule(rdev, &ib, NULL, false);
Christian König2280ab52014-02-20 10:25:15 +0100972 if (r) {
973 radeon_ib_free(rdev, &ib);
974 return r;
975 }
976 radeon_fence_unref(&vm->fence);
977 vm->fence = radeon_fence_ref(ib.fence);
978 radeon_ib_free(rdev, &ib);
979 radeon_fence_unref(&vm->last_flush);
980
981 return 0;
982}
983
984/**
Christian König036bf462014-07-18 08:56:40 +0200985 * radeon_vm_clear_freed - clear freed BOs in the PT
986 *
987 * @rdev: radeon_device pointer
988 * @vm: requested vm
989 *
990 * Make sure all freed BOs are cleared in the PT.
991 * Returns 0 for success.
992 *
993 * PTs have to be reserved and mutex must be locked!
994 */
995int radeon_vm_clear_freed(struct radeon_device *rdev,
996 struct radeon_vm *vm)
997{
998 struct radeon_bo_va *bo_va, *tmp;
999 int r;
1000
1001 list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
Christian König036bf462014-07-18 08:56:40 +02001002 r = radeon_vm_bo_update(rdev, bo_va, NULL);
Christian Königee26d832014-07-30 21:04:57 +02001003 radeon_bo_unref(&bo_va->bo);
Christian König036bf462014-07-18 08:56:40 +02001004 kfree(bo_va);
1005 if (r)
1006 return r;
1007 }
1008 return 0;
1009
1010}
1011
1012/**
Christian Könige31ad962014-07-18 09:24:53 +02001013 * radeon_vm_clear_invalids - clear invalidated BOs in the PT
1014 *
1015 * @rdev: radeon_device pointer
1016 * @vm: requested vm
1017 *
1018 * Make sure all invalidated BOs are cleared in the PT.
1019 * Returns 0 for success.
1020 *
1021 * PTs have to be reserved and mutex must be locked!
1022 */
1023int radeon_vm_clear_invalids(struct radeon_device *rdev,
1024 struct radeon_vm *vm)
1025{
1026 struct radeon_bo_va *bo_va, *tmp;
1027 int r;
1028
1029 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, vm_status) {
1030 r = radeon_vm_bo_update(rdev, bo_va, NULL);
1031 if (r)
1032 return r;
1033 }
1034 return 0;
1035}
1036
1037/**
Christian König2280ab52014-02-20 10:25:15 +01001038 * radeon_vm_bo_rmv - remove a bo to a specific vm
1039 *
1040 * @rdev: radeon_device pointer
1041 * @bo_va: requested bo_va
1042 *
1043 * Remove @bo_va->bo from the requested vm (cayman+).
Christian König2280ab52014-02-20 10:25:15 +01001044 *
1045 * Object have to be reserved!
1046 */
Christian König036bf462014-07-18 08:56:40 +02001047void radeon_vm_bo_rmv(struct radeon_device *rdev,
1048 struct radeon_bo_va *bo_va)
Christian König2280ab52014-02-20 10:25:15 +01001049{
Christian König036bf462014-07-18 08:56:40 +02001050 struct radeon_vm *vm = bo_va->vm;
Christian König2280ab52014-02-20 10:25:15 +01001051
Christian König2280ab52014-02-20 10:25:15 +01001052 list_del(&bo_va->bo_list);
1053
Christian König036bf462014-07-18 08:56:40 +02001054 mutex_lock(&vm->mutex);
Alex Deucher0aea5e42014-07-30 11:49:56 -04001055 interval_tree_remove(&bo_va->it, &vm->va);
Christian Könige31ad962014-07-18 09:24:53 +02001056 list_del(&bo_va->vm_status);
Christian König036bf462014-07-18 08:56:40 +02001057
Christian Könige31ad962014-07-18 09:24:53 +02001058 if (bo_va->addr) {
Christian Königee26d832014-07-30 21:04:57 +02001059 bo_va->bo = radeon_bo_ref(bo_va->bo);
Christian König036bf462014-07-18 08:56:40 +02001060 list_add(&bo_va->vm_status, &vm->freed);
1061 } else {
1062 kfree(bo_va);
1063 }
1064
1065 mutex_unlock(&vm->mutex);
Christian König2280ab52014-02-20 10:25:15 +01001066}
1067
1068/**
1069 * radeon_vm_bo_invalidate - mark the bo as invalid
1070 *
1071 * @rdev: radeon_device pointer
1072 * @vm: requested vm
1073 * @bo: radeon buffer object
1074 *
1075 * Mark @bo as invalid (cayman+).
1076 */
1077void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1078 struct radeon_bo *bo)
1079{
1080 struct radeon_bo_va *bo_va;
1081
1082 list_for_each_entry(bo_va, &bo->va, bo_list) {
Christian Könige31ad962014-07-18 09:24:53 +02001083 if (bo_va->addr) {
1084 mutex_lock(&bo_va->vm->mutex);
1085 list_del(&bo_va->vm_status);
1086 list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1087 mutex_unlock(&bo_va->vm->mutex);
1088 }
Christian König2280ab52014-02-20 10:25:15 +01001089 }
1090}
1091
1092/**
1093 * radeon_vm_init - initialize a vm instance
1094 *
1095 * @rdev: radeon_device pointer
1096 * @vm: requested vm
1097 *
1098 * Init @vm fields (cayman+).
1099 */
Christian König6d2f2942014-02-20 13:42:17 +01001100int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
Christian König2280ab52014-02-20 10:25:15 +01001101{
Christian König1c89d272014-05-10 12:17:56 +02001102 const unsigned align = min(RADEON_VM_PTB_ALIGN_SIZE,
1103 RADEON_VM_PTE_COUNT * 8);
Christian König6d2f2942014-02-20 13:42:17 +01001104 unsigned pd_size, pd_entries, pts_size;
1105 int r;
1106
Christian König2280ab52014-02-20 10:25:15 +01001107 vm->id = 0;
Christian Königcc9e67e2014-07-18 13:48:10 +02001108 vm->ib_bo_va = NULL;
Christian König2280ab52014-02-20 10:25:15 +01001109 vm->fence = NULL;
1110 vm->last_flush = NULL;
1111 vm->last_id_use = NULL;
1112 mutex_init(&vm->mutex);
Alex Deucher0aea5e42014-07-30 11:49:56 -04001113 vm->va = RB_ROOT;
Christian Könige31ad962014-07-18 09:24:53 +02001114 INIT_LIST_HEAD(&vm->invalidated);
Christian König036bf462014-07-18 08:56:40 +02001115 INIT_LIST_HEAD(&vm->freed);
Christian König6d2f2942014-02-20 13:42:17 +01001116
1117 pd_size = radeon_vm_directory_size(rdev);
1118 pd_entries = radeon_vm_num_pdes(rdev);
1119
1120 /* allocate page table array */
1121 pts_size = pd_entries * sizeof(struct radeon_vm_pt);
1122 vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
1123 if (vm->page_tables == NULL) {
1124 DRM_ERROR("Cannot allocate memory for page table array\n");
1125 return -ENOMEM;
1126 }
1127
Christian König7dae77f2014-07-02 21:28:10 +02001128 r = radeon_bo_create(rdev, pd_size, align, true,
Michel Dänzer02376d82014-07-17 19:01:08 +09001129 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
Christian König6d2f2942014-02-20 13:42:17 +01001130 &vm->page_directory);
1131 if (r)
1132 return r;
1133
1134 r = radeon_vm_clear_bo(rdev, vm->page_directory);
1135 if (r) {
1136 radeon_bo_unref(&vm->page_directory);
1137 vm->page_directory = NULL;
1138 return r;
1139 }
1140
1141 return 0;
Christian König2280ab52014-02-20 10:25:15 +01001142}
1143
1144/**
1145 * radeon_vm_fini - tear down a vm instance
1146 *
1147 * @rdev: radeon_device pointer
1148 * @vm: requested vm
1149 *
1150 * Tear down @vm (cayman+).
1151 * Unbind the VM and remove all bos from the vm bo list
1152 */
1153void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
1154{
1155 struct radeon_bo_va *bo_va, *tmp;
Christian König6d2f2942014-02-20 13:42:17 +01001156 int i, r;
Christian König2280ab52014-02-20 10:25:15 +01001157
Alex Deucher0aea5e42014-07-30 11:49:56 -04001158 if (!RB_EMPTY_ROOT(&vm->va)) {
Christian König2280ab52014-02-20 10:25:15 +01001159 dev_err(rdev->dev, "still active bo inside vm\n");
1160 }
Alex Deucher0aea5e42014-07-30 11:49:56 -04001161 rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb) {
1162 interval_tree_remove(&bo_va->it, &vm->va);
Christian König2280ab52014-02-20 10:25:15 +01001163 r = radeon_bo_reserve(bo_va->bo, false);
1164 if (!r) {
1165 list_del_init(&bo_va->bo_list);
1166 radeon_bo_unreserve(bo_va->bo);
1167 kfree(bo_va);
1168 }
1169 }
Christian Königee26d832014-07-30 21:04:57 +02001170 list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
1171 radeon_bo_unref(&bo_va->bo);
Christian König036bf462014-07-18 08:56:40 +02001172 kfree(bo_va);
Christian Königee26d832014-07-30 21:04:57 +02001173 }
Christian König6d2f2942014-02-20 13:42:17 +01001174
1175 for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
1176 radeon_bo_unref(&vm->page_tables[i].bo);
1177 kfree(vm->page_tables);
1178
1179 radeon_bo_unref(&vm->page_directory);
1180
Christian König2280ab52014-02-20 10:25:15 +01001181 radeon_fence_unref(&vm->fence);
1182 radeon_fence_unref(&vm->last_flush);
1183 radeon_fence_unref(&vm->last_id_use);
Christian König6d2f2942014-02-20 13:42:17 +01001184
1185 mutex_destroy(&vm->mutex);
Christian König2280ab52014-02-20 10:25:15 +01001186}