blob: d22d7bce02fb21dad702af7abbb21ca9c0ccb231 [file] [log] [blame]
Thiemo Seufere30ec452008-01-28 20:05:38 +00001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * A small micro-assembler. It is intentionally kept simple, does only
7 * support a subset of instructions, and does not try to hide pipeline
8 * effects like branch delay slots.
9 *
10 * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer
11 * Copyright (C) 2005, 2007 Maciej W. Rozycki
12 * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org)
13 */
14
15#include <linux/kernel.h>
16#include <linux/types.h>
17#include <linux/init.h>
18
19#include <asm/inst.h>
20#include <asm/elf.h>
21#include <asm/bugs.h>
Florian Fainelli3482d712010-01-28 15:21:24 +010022#include <asm/uasm.h>
Thiemo Seufere30ec452008-01-28 20:05:38 +000023
24enum fields {
25 RS = 0x001,
26 RT = 0x002,
27 RD = 0x004,
28 RE = 0x008,
29 SIMM = 0x010,
30 UIMM = 0x020,
31 BIMM = 0x040,
32 JIMM = 0x080,
33 FUNC = 0x100,
David Daney58b9e222010-02-18 16:13:03 -080034 SET = 0x200,
35 SCIMM = 0x400
Thiemo Seufere30ec452008-01-28 20:05:38 +000036};
37
38#define OP_MASK 0x3f
39#define OP_SH 26
40#define RS_MASK 0x1f
41#define RS_SH 21
42#define RT_MASK 0x1f
43#define RT_SH 16
44#define RD_MASK 0x1f
45#define RD_SH 11
46#define RE_MASK 0x1f
47#define RE_SH 6
48#define IMM_MASK 0xffff
49#define IMM_SH 0
50#define JIMM_MASK 0x3ffffff
51#define JIMM_SH 0
52#define FUNC_MASK 0x3f
53#define FUNC_SH 0
54#define SET_MASK 0x7
55#define SET_SH 0
David Daney58b9e222010-02-18 16:13:03 -080056#define SCIMM_MASK 0xfffff
57#define SCIMM_SH 6
Thiemo Seufere30ec452008-01-28 20:05:38 +000058
59enum opcode {
60 insn_invalid,
61 insn_addu, insn_addiu, insn_and, insn_andi, insn_beq,
62 insn_beql, insn_bgez, insn_bgezl, insn_bltz, insn_bltzl,
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +000063 insn_bne, insn_cache, insn_daddu, insn_daddiu, insn_dmfc0,
64 insn_dmtc0, insn_dsll, insn_dsll32, insn_dsra, insn_dsrl,
David Daney92078e02009-10-14 12:16:55 -070065 insn_dsrl32, insn_drotr, insn_dsubu, insn_eret, insn_j, insn_jal,
66 insn_jr, insn_ld, insn_ll, insn_lld, insn_lui, insn_lw, insn_mfc0,
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +000067 insn_mtc0, insn_ori, insn_pref, insn_rfe, insn_sc, insn_scd,
David Daney32546f32010-02-10 15:12:46 -080068 insn_sd, insn_sll, insn_sra, insn_srl, insn_rotr, insn_subu, insn_sw,
69 insn_tlbp, insn_tlbr, insn_tlbwi, insn_tlbwr, insn_xor, insn_xori,
David Daney58b9e222010-02-18 16:13:03 -080070 insn_dins, insn_syscall
Thiemo Seufere30ec452008-01-28 20:05:38 +000071};
72
73struct insn {
74 enum opcode opcode;
75 u32 match;
76 enum fields fields;
77};
78
79/* This macro sets the non-variable bits of an instruction. */
80#define M(a, b, c, d, e, f) \
81 ((a) << OP_SH \
82 | (b) << RS_SH \
83 | (c) << RT_SH \
84 | (d) << RD_SH \
85 | (e) << RE_SH \
86 | (f) << FUNC_SH)
87
Ralf Baechle234fcd12008-03-08 09:56:28 +000088static struct insn insn_table[] __cpuinitdata = {
Thiemo Seufere30ec452008-01-28 20:05:38 +000089 { insn_addiu, M(addiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
90 { insn_addu, M(spec_op, 0, 0, 0, 0, addu_op), RS | RT | RD },
91 { insn_and, M(spec_op, 0, 0, 0, 0, and_op), RS | RT | RD },
92 { insn_andi, M(andi_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
93 { insn_beq, M(beq_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
94 { insn_beql, M(beql_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
95 { insn_bgez, M(bcond_op, 0, bgez_op, 0, 0, 0), RS | BIMM },
96 { insn_bgezl, M(bcond_op, 0, bgezl_op, 0, 0, 0), RS | BIMM },
97 { insn_bltz, M(bcond_op, 0, bltz_op, 0, 0, 0), RS | BIMM },
98 { insn_bltzl, M(bcond_op, 0, bltzl_op, 0, 0, 0), RS | BIMM },
99 { insn_bne, M(bne_op, 0, 0, 0, 0, 0), RS | RT | BIMM },
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000100 { insn_cache, M(cache_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000101 { insn_daddiu, M(daddiu_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
102 { insn_daddu, M(spec_op, 0, 0, 0, 0, daddu_op), RS | RT | RD },
103 { insn_dmfc0, M(cop0_op, dmfc_op, 0, 0, 0, 0), RT | RD | SET},
104 { insn_dmtc0, M(cop0_op, dmtc_op, 0, 0, 0, 0), RT | RD | SET},
105 { insn_dsll, M(spec_op, 0, 0, 0, 0, dsll_op), RT | RD | RE },
106 { insn_dsll32, M(spec_op, 0, 0, 0, 0, dsll32_op), RT | RD | RE },
107 { insn_dsra, M(spec_op, 0, 0, 0, 0, dsra_op), RT | RD | RE },
108 { insn_dsrl, M(spec_op, 0, 0, 0, 0, dsrl_op), RT | RD | RE },
109 { insn_dsrl32, M(spec_op, 0, 0, 0, 0, dsrl32_op), RT | RD | RE },
David Daney92078e02009-10-14 12:16:55 -0700110 { insn_drotr, M(spec_op, 1, 0, 0, 0, dsrl_op), RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000111 { insn_dsubu, M(spec_op, 0, 0, 0, 0, dsubu_op), RS | RT | RD },
112 { insn_eret, M(cop0_op, cop_op, 0, 0, 0, eret_op), 0 },
113 { insn_j, M(j_op, 0, 0, 0, 0, 0), JIMM },
114 { insn_jal, M(jal_op, 0, 0, 0, 0, 0), JIMM },
115 { insn_jr, M(spec_op, 0, 0, 0, 0, jr_op), RS },
116 { insn_ld, M(ld_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
117 { insn_ll, M(ll_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
118 { insn_lld, M(lld_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
119 { insn_lui, M(lui_op, 0, 0, 0, 0, 0), RT | SIMM },
120 { insn_lw, M(lw_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
121 { insn_mfc0, M(cop0_op, mfc_op, 0, 0, 0, 0), RT | RD | SET},
122 { insn_mtc0, M(cop0_op, mtc_op, 0, 0, 0, 0), RT | RD | SET},
123 { insn_ori, M(ori_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000124 { insn_pref, M(pref_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000125 { insn_rfe, M(cop0_op, cop_op, 0, 0, 0, rfe_op), 0 },
126 { insn_sc, M(sc_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
127 { insn_scd, M(scd_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
128 { insn_sd, M(sd_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
129 { insn_sll, M(spec_op, 0, 0, 0, 0, sll_op), RT | RD | RE },
130 { insn_sra, M(spec_op, 0, 0, 0, 0, sra_op), RT | RD | RE },
131 { insn_srl, M(spec_op, 0, 0, 0, 0, srl_op), RT | RD | RE },
David Daney32546f32010-02-10 15:12:46 -0800132 { insn_rotr, M(spec_op, 1, 0, 0, 0, srl_op), RT | RD | RE },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000133 { insn_subu, M(spec_op, 0, 0, 0, 0, subu_op), RS | RT | RD },
134 { insn_sw, M(sw_op, 0, 0, 0, 0, 0), RS | RT | SIMM },
135 { insn_tlbp, M(cop0_op, cop_op, 0, 0, 0, tlbp_op), 0 },
David Daney32546f32010-02-10 15:12:46 -0800136 { insn_tlbr, M(cop0_op, cop_op, 0, 0, 0, tlbr_op), 0 },
Thiemo Seufere30ec452008-01-28 20:05:38 +0000137 { insn_tlbwi, M(cop0_op, cop_op, 0, 0, 0, tlbwi_op), 0 },
138 { insn_tlbwr, M(cop0_op, cop_op, 0, 0, 0, tlbwr_op), 0 },
139 { insn_xor, M(spec_op, 0, 0, 0, 0, xor_op), RS | RT | RD },
140 { insn_xori, M(xori_op, 0, 0, 0, 0, 0), RS | RT | UIMM },
David Daney92078e02009-10-14 12:16:55 -0700141 { insn_dins, M(spec3_op, 0, 0, 0, 0, dins_op), RS | RT | RD | RE },
David Daney58b9e222010-02-18 16:13:03 -0800142 { insn_syscall, M(spec_op, 0, 0, 0, 0, syscall_op), SCIMM},
Thiemo Seufere30ec452008-01-28 20:05:38 +0000143 { insn_invalid, 0, 0 }
144};
145
146#undef M
147
Ralf Baechle234fcd12008-03-08 09:56:28 +0000148static inline __cpuinit u32 build_rs(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000149{
150 if (arg & ~RS_MASK)
151 printk(KERN_WARNING "Micro-assembler field overflow\n");
152
153 return (arg & RS_MASK) << RS_SH;
154}
155
Ralf Baechle234fcd12008-03-08 09:56:28 +0000156static inline __cpuinit u32 build_rt(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000157{
158 if (arg & ~RT_MASK)
159 printk(KERN_WARNING "Micro-assembler field overflow\n");
160
161 return (arg & RT_MASK) << RT_SH;
162}
163
Ralf Baechle234fcd12008-03-08 09:56:28 +0000164static inline __cpuinit u32 build_rd(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000165{
166 if (arg & ~RD_MASK)
167 printk(KERN_WARNING "Micro-assembler field overflow\n");
168
169 return (arg & RD_MASK) << RD_SH;
170}
171
Ralf Baechle234fcd12008-03-08 09:56:28 +0000172static inline __cpuinit u32 build_re(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000173{
174 if (arg & ~RE_MASK)
175 printk(KERN_WARNING "Micro-assembler field overflow\n");
176
177 return (arg & RE_MASK) << RE_SH;
178}
179
Ralf Baechle234fcd12008-03-08 09:56:28 +0000180static inline __cpuinit u32 build_simm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000181{
182 if (arg > 0x7fff || arg < -0x8000)
183 printk(KERN_WARNING "Micro-assembler field overflow\n");
184
185 return arg & 0xffff;
186}
187
Ralf Baechle234fcd12008-03-08 09:56:28 +0000188static inline __cpuinit u32 build_uimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000189{
190 if (arg & ~IMM_MASK)
191 printk(KERN_WARNING "Micro-assembler field overflow\n");
192
193 return arg & IMM_MASK;
194}
195
Ralf Baechle234fcd12008-03-08 09:56:28 +0000196static inline __cpuinit u32 build_bimm(s32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000197{
198 if (arg > 0x1ffff || arg < -0x20000)
199 printk(KERN_WARNING "Micro-assembler field overflow\n");
200
201 if (arg & 0x3)
202 printk(KERN_WARNING "Invalid micro-assembler branch target\n");
203
204 return ((arg < 0) ? (1 << 15) : 0) | ((arg >> 2) & 0x7fff);
205}
206
Ralf Baechle234fcd12008-03-08 09:56:28 +0000207static inline __cpuinit u32 build_jimm(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000208{
209 if (arg & ~((JIMM_MASK) << 2))
210 printk(KERN_WARNING "Micro-assembler field overflow\n");
211
212 return (arg >> 2) & JIMM_MASK;
213}
214
David Daney58b9e222010-02-18 16:13:03 -0800215static inline __cpuinit u32 build_scimm(u32 arg)
216{
217 if (arg & ~SCIMM_MASK)
218 printk(KERN_WARNING "Micro-assembler field overflow\n");
219
220 return (arg & SCIMM_MASK) << SCIMM_SH;
221}
222
Ralf Baechle234fcd12008-03-08 09:56:28 +0000223static inline __cpuinit u32 build_func(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000224{
225 if (arg & ~FUNC_MASK)
226 printk(KERN_WARNING "Micro-assembler field overflow\n");
227
228 return arg & FUNC_MASK;
229}
230
Ralf Baechle234fcd12008-03-08 09:56:28 +0000231static inline __cpuinit u32 build_set(u32 arg)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000232{
233 if (arg & ~SET_MASK)
234 printk(KERN_WARNING "Micro-assembler field overflow\n");
235
236 return arg & SET_MASK;
237}
238
239/*
240 * The order of opcode arguments is implicitly left to right,
241 * starting with RS and ending with FUNC or IMM.
242 */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000243static void __cpuinit build_insn(u32 **buf, enum opcode opc, ...)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000244{
245 struct insn *ip = NULL;
246 unsigned int i;
247 va_list ap;
248 u32 op;
249
250 for (i = 0; insn_table[i].opcode != insn_invalid; i++)
251 if (insn_table[i].opcode == opc) {
252 ip = &insn_table[i];
253 break;
254 }
255
256 if (!ip || (opc == insn_daddiu && r4k_daddiu_bug()))
257 panic("Unsupported Micro-assembler instruction %d", opc);
258
259 op = ip->match;
260 va_start(ap, opc);
261 if (ip->fields & RS)
262 op |= build_rs(va_arg(ap, u32));
263 if (ip->fields & RT)
264 op |= build_rt(va_arg(ap, u32));
265 if (ip->fields & RD)
266 op |= build_rd(va_arg(ap, u32));
267 if (ip->fields & RE)
268 op |= build_re(va_arg(ap, u32));
269 if (ip->fields & SIMM)
270 op |= build_simm(va_arg(ap, s32));
271 if (ip->fields & UIMM)
272 op |= build_uimm(va_arg(ap, u32));
273 if (ip->fields & BIMM)
274 op |= build_bimm(va_arg(ap, s32));
275 if (ip->fields & JIMM)
276 op |= build_jimm(va_arg(ap, u32));
277 if (ip->fields & FUNC)
278 op |= build_func(va_arg(ap, u32));
279 if (ip->fields & SET)
280 op |= build_set(va_arg(ap, u32));
David Daney58b9e222010-02-18 16:13:03 -0800281 if (ip->fields & SCIMM)
282 op |= build_scimm(va_arg(ap, u32));
Thiemo Seufere30ec452008-01-28 20:05:38 +0000283 va_end(ap);
284
285 **buf = op;
286 (*buf)++;
287}
288
289#define I_u1u2u3(op) \
290Ip_u1u2u3(op) \
291{ \
292 build_insn(buf, insn##op, a, b, c); \
293}
294
295#define I_u2u1u3(op) \
296Ip_u2u1u3(op) \
297{ \
298 build_insn(buf, insn##op, b, a, c); \
299}
300
301#define I_u3u1u2(op) \
302Ip_u3u1u2(op) \
303{ \
304 build_insn(buf, insn##op, b, c, a); \
305}
306
307#define I_u1u2s3(op) \
308Ip_u1u2s3(op) \
309{ \
310 build_insn(buf, insn##op, a, b, c); \
311}
312
313#define I_u2s3u1(op) \
314Ip_u2s3u1(op) \
315{ \
316 build_insn(buf, insn##op, c, a, b); \
317}
318
319#define I_u2u1s3(op) \
320Ip_u2u1s3(op) \
321{ \
322 build_insn(buf, insn##op, b, a, c); \
323}
324
David Daney92078e02009-10-14 12:16:55 -0700325#define I_u2u1msbu3(op) \
326Ip_u2u1msbu3(op) \
327{ \
328 build_insn(buf, insn##op, b, a, c+d-1, c); \
329}
330
Thiemo Seufere30ec452008-01-28 20:05:38 +0000331#define I_u1u2(op) \
332Ip_u1u2(op) \
333{ \
334 build_insn(buf, insn##op, a, b); \
335}
336
337#define I_u1s2(op) \
338Ip_u1s2(op) \
339{ \
340 build_insn(buf, insn##op, a, b); \
341}
342
343#define I_u1(op) \
344Ip_u1(op) \
345{ \
346 build_insn(buf, insn##op, a); \
347}
348
349#define I_0(op) \
350Ip_0(op) \
351{ \
352 build_insn(buf, insn##op); \
353}
354
355I_u2u1s3(_addiu)
356I_u3u1u2(_addu)
357I_u2u1u3(_andi)
358I_u3u1u2(_and)
359I_u1u2s3(_beq)
360I_u1u2s3(_beql)
361I_u1s2(_bgez)
362I_u1s2(_bgezl)
363I_u1s2(_bltz)
364I_u1s2(_bltzl)
365I_u1u2s3(_bne)
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000366I_u2s3u1(_cache)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000367I_u1u2u3(_dmfc0)
368I_u1u2u3(_dmtc0)
369I_u2u1s3(_daddiu)
370I_u3u1u2(_daddu)
371I_u2u1u3(_dsll)
372I_u2u1u3(_dsll32)
373I_u2u1u3(_dsra)
374I_u2u1u3(_dsrl)
375I_u2u1u3(_dsrl32)
David Daney92078e02009-10-14 12:16:55 -0700376I_u2u1u3(_drotr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000377I_u3u1u2(_dsubu)
378I_0(_eret)
379I_u1(_j)
380I_u1(_jal)
381I_u1(_jr)
382I_u2s3u1(_ld)
383I_u2s3u1(_ll)
384I_u2s3u1(_lld)
385I_u1s2(_lui)
386I_u2s3u1(_lw)
387I_u1u2u3(_mfc0)
388I_u1u2u3(_mtc0)
389I_u2u1u3(_ori)
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000390I_u2s3u1(_pref)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000391I_0(_rfe)
392I_u2s3u1(_sc)
393I_u2s3u1(_scd)
394I_u2s3u1(_sd)
395I_u2u1u3(_sll)
396I_u2u1u3(_sra)
397I_u2u1u3(_srl)
David Daney32546f32010-02-10 15:12:46 -0800398I_u2u1u3(_rotr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000399I_u3u1u2(_subu)
400I_u2s3u1(_sw)
401I_0(_tlbp)
David Daney32546f32010-02-10 15:12:46 -0800402I_0(_tlbr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000403I_0(_tlbwi)
404I_0(_tlbwr)
405I_u3u1u2(_xor)
406I_u2u1u3(_xori)
David Daney92078e02009-10-14 12:16:55 -0700407I_u2u1msbu3(_dins);
David Daney58b9e222010-02-18 16:13:03 -0800408I_u1(_syscall);
Thiemo Seufere30ec452008-01-28 20:05:38 +0000409
410/* Handle labels. */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000411void __cpuinit uasm_build_label(struct uasm_label **lab, u32 *addr, int lid)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000412{
413 (*lab)->addr = addr;
414 (*lab)->lab = lid;
415 (*lab)++;
416}
417
Ralf Baechle234fcd12008-03-08 09:56:28 +0000418int __cpuinit uasm_in_compat_space_p(long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000419{
420 /* Is this address in 32bit compat space? */
421#ifdef CONFIG_64BIT
422 return (((addr) & 0xffffffff00000000L) == 0xffffffff00000000L);
423#else
424 return 1;
425#endif
426}
427
Dmitri Vorobiev17f61e62008-05-29 17:57:09 +0300428static int __cpuinit uasm_rel_highest(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000429{
430#ifdef CONFIG_64BIT
431 return ((((val + 0x800080008000L) >> 48) & 0xffff) ^ 0x8000) - 0x8000;
432#else
433 return 0;
434#endif
435}
436
Dmitri Vorobiev17f61e62008-05-29 17:57:09 +0300437static int __cpuinit uasm_rel_higher(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000438{
439#ifdef CONFIG_64BIT
440 return ((((val + 0x80008000L) >> 32) & 0xffff) ^ 0x8000) - 0x8000;
441#else
442 return 0;
443#endif
444}
445
Ralf Baechle234fcd12008-03-08 09:56:28 +0000446int __cpuinit uasm_rel_hi(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000447{
448 return ((((val + 0x8000L) >> 16) & 0xffff) ^ 0x8000) - 0x8000;
449}
450
Ralf Baechle234fcd12008-03-08 09:56:28 +0000451int __cpuinit uasm_rel_lo(long val)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000452{
453 return ((val & 0xffff) ^ 0x8000) - 0x8000;
454}
455
Ralf Baechle234fcd12008-03-08 09:56:28 +0000456void __cpuinit UASM_i_LA_mostly(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000457{
458 if (!uasm_in_compat_space_p(addr)) {
459 uasm_i_lui(buf, rs, uasm_rel_highest(addr));
460 if (uasm_rel_higher(addr))
461 uasm_i_daddiu(buf, rs, rs, uasm_rel_higher(addr));
462 if (uasm_rel_hi(addr)) {
463 uasm_i_dsll(buf, rs, rs, 16);
464 uasm_i_daddiu(buf, rs, rs, uasm_rel_hi(addr));
465 uasm_i_dsll(buf, rs, rs, 16);
466 } else
467 uasm_i_dsll32(buf, rs, rs, 0);
468 } else
469 uasm_i_lui(buf, rs, uasm_rel_hi(addr));
470}
471
Ralf Baechle234fcd12008-03-08 09:56:28 +0000472void __cpuinit UASM_i_LA(u32 **buf, unsigned int rs, long addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000473{
474 UASM_i_LA_mostly(buf, rs, addr);
475 if (uasm_rel_lo(addr)) {
476 if (!uasm_in_compat_space_p(addr))
477 uasm_i_daddiu(buf, rs, rs, uasm_rel_lo(addr));
478 else
479 uasm_i_addiu(buf, rs, rs, uasm_rel_lo(addr));
480 }
481}
482
483/* Handle relocations. */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000484void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000485uasm_r_mips_pc16(struct uasm_reloc **rel, u32 *addr, int lid)
486{
487 (*rel)->addr = addr;
488 (*rel)->type = R_MIPS_PC16;
489 (*rel)->lab = lid;
490 (*rel)++;
491}
492
Ralf Baechle234fcd12008-03-08 09:56:28 +0000493static inline void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000494__resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
495{
496 long laddr = (long)lab->addr;
497 long raddr = (long)rel->addr;
498
499 switch (rel->type) {
500 case R_MIPS_PC16:
501 *rel->addr |= build_bimm(laddr - (raddr + 4));
502 break;
503
504 default:
505 panic("Unsupported Micro-assembler relocation %d",
506 rel->type);
507 }
508}
509
Ralf Baechle234fcd12008-03-08 09:56:28 +0000510void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000511uasm_resolve_relocs(struct uasm_reloc *rel, struct uasm_label *lab)
512{
513 struct uasm_label *l;
514
515 for (; rel->lab != UASM_LABEL_INVALID; rel++)
516 for (l = lab; l->lab != UASM_LABEL_INVALID; l++)
517 if (rel->lab == l->lab)
518 __resolve_relocs(rel, l);
519}
520
Ralf Baechle234fcd12008-03-08 09:56:28 +0000521void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000522uasm_move_relocs(struct uasm_reloc *rel, u32 *first, u32 *end, long off)
523{
524 for (; rel->lab != UASM_LABEL_INVALID; rel++)
525 if (rel->addr >= first && rel->addr < end)
526 rel->addr += off;
527}
528
Ralf Baechle234fcd12008-03-08 09:56:28 +0000529void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000530uasm_move_labels(struct uasm_label *lab, u32 *first, u32 *end, long off)
531{
532 for (; lab->lab != UASM_LABEL_INVALID; lab++)
533 if (lab->addr >= first && lab->addr < end)
534 lab->addr += off;
535}
536
Ralf Baechle234fcd12008-03-08 09:56:28 +0000537void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000538uasm_copy_handler(struct uasm_reloc *rel, struct uasm_label *lab, u32 *first,
539 u32 *end, u32 *target)
540{
541 long off = (long)(target - first);
542
543 memcpy(target, first, (end - first) * sizeof(u32));
544
545 uasm_move_relocs(rel, first, end, off);
546 uasm_move_labels(lab, first, end, off);
547}
548
Ralf Baechle234fcd12008-03-08 09:56:28 +0000549int __cpuinit uasm_insn_has_bdelay(struct uasm_reloc *rel, u32 *addr)
Thiemo Seufere30ec452008-01-28 20:05:38 +0000550{
551 for (; rel->lab != UASM_LABEL_INVALID; rel++) {
552 if (rel->addr == addr
553 && (rel->type == R_MIPS_PC16
554 || rel->type == R_MIPS_26))
555 return 1;
556 }
557
558 return 0;
559}
560
561/* Convenience functions for labeled branches. */
Ralf Baechle234fcd12008-03-08 09:56:28 +0000562void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000563uasm_il_bltz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
564{
565 uasm_r_mips_pc16(r, *p, lid);
566 uasm_i_bltz(p, reg, 0);
567}
568
Ralf Baechle234fcd12008-03-08 09:56:28 +0000569void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000570uasm_il_b(u32 **p, struct uasm_reloc **r, int lid)
571{
572 uasm_r_mips_pc16(r, *p, lid);
573 uasm_i_b(p, 0);
574}
575
Ralf Baechle234fcd12008-03-08 09:56:28 +0000576void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000577uasm_il_beqz(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
578{
579 uasm_r_mips_pc16(r, *p, lid);
580 uasm_i_beqz(p, reg, 0);
581}
582
Ralf Baechle234fcd12008-03-08 09:56:28 +0000583void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000584uasm_il_beqzl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
585{
586 uasm_r_mips_pc16(r, *p, lid);
587 uasm_i_beqzl(p, reg, 0);
588}
589
Ralf Baechle234fcd12008-03-08 09:56:28 +0000590void __cpuinit
Thiemo Seuferfb2a27e72008-02-18 19:32:49 +0000591uasm_il_bne(u32 **p, struct uasm_reloc **r, unsigned int reg1,
592 unsigned int reg2, int lid)
593{
594 uasm_r_mips_pc16(r, *p, lid);
595 uasm_i_bne(p, reg1, reg2, 0);
596}
597
598void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000599uasm_il_bnez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
600{
601 uasm_r_mips_pc16(r, *p, lid);
602 uasm_i_bnez(p, reg, 0);
603}
604
Ralf Baechle234fcd12008-03-08 09:56:28 +0000605void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000606uasm_il_bgezl(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
607{
608 uasm_r_mips_pc16(r, *p, lid);
609 uasm_i_bgezl(p, reg, 0);
610}
611
Ralf Baechle234fcd12008-03-08 09:56:28 +0000612void __cpuinit
Thiemo Seufere30ec452008-01-28 20:05:38 +0000613uasm_il_bgez(u32 **p, struct uasm_reloc **r, unsigned int reg, int lid)
614{
615 uasm_r_mips_pc16(r, *p, lid);
616 uasm_i_bgez(p, reg, 0);
617}