blob: ea3c75595fa9a575d021a82c7d6c4e92e8510b6e [file] [log] [blame]
Russell King862184f2005-11-07 21:05:42 +00001/*
2 * linux/arch/arm/mach-realview/platsmp.c
3 *
4 * Copyright (C) 2002 ARM Ltd.
5 * All Rights Reserved
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11#include <linux/init.h>
12#include <linux/errno.h>
13#include <linux/delay.h>
14#include <linux/device.h>
Russell King934848d2009-01-08 09:58:51 +000015#include <linux/jiffies.h>
Russell King862184f2005-11-07 21:05:42 +000016#include <linux/smp.h>
Russell Kingfced80c2008-09-06 12:10:45 +010017#include <linux/io.h>
Russell King862184f2005-11-07 21:05:42 +000018
19#include <asm/cacheflush.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010020#include <mach/hardware.h>
Catalin Marinas7dd19e72008-02-04 17:39:00 +010021#include <asm/mach-types.h>
Russell King862184f2005-11-07 21:05:42 +000022
Russell Kinga09e64f2008-08-05 16:14:15 +010023#include <mach/board-eb.h>
24#include <mach/board-pb11mp.h>
25#include <mach/scu.h>
Catalin Marinasb7b0ba92008-04-18 22:43:08 +010026
Catalin Marinas1bbdf632008-12-01 14:54:58 +000027#include "core.h"
28
Russell King862184f2005-11-07 21:05:42 +000029extern void realview_secondary_startup(void);
30
31/*
32 * control for which core is the next to come out of the secondary
33 * boot "holding pen"
34 */
35volatile int __cpuinitdata pen_release = -1;
36
Catalin Marinas1bbdf632008-12-01 14:54:58 +000037static void __iomem *scu_base_addr(void)
38{
39 if (machine_is_realview_eb_mp())
40 return __io_address(REALVIEW_EB11MP_SCU_BASE);
41 else if (machine_is_realview_pb11mp())
42 return __io_address(REALVIEW_TC11MP_SCU_BASE);
43 else
44 return (void __iomem *)0;
45}
46
Russell King862184f2005-11-07 21:05:42 +000047static unsigned int __init get_core_count(void)
48{
49 unsigned int ncores;
Catalin Marinas1bbdf632008-12-01 14:54:58 +000050 void __iomem *scu_base = scu_base_addr();
Catalin Marinasb7b0ba92008-04-18 22:43:08 +010051
52 if (scu_base) {
53 ncores = __raw_readl(scu_base + SCU_CONFIG);
Catalin Marinas7dd19e72008-02-04 17:39:00 +010054 ncores = (ncores & 0x03) + 1;
55 } else
56 ncores = 1;
Russell King862184f2005-11-07 21:05:42 +000057
Catalin Marinas7dd19e72008-02-04 17:39:00 +010058 return ncores;
Russell King862184f2005-11-07 21:05:42 +000059}
60
Catalin Marinasb7b0ba92008-04-18 22:43:08 +010061/*
62 * Setup the SCU
63 */
64static void scu_enable(void)
65{
66 u32 scu_ctrl;
Catalin Marinas1bbdf632008-12-01 14:54:58 +000067 void __iomem *scu_base = scu_base_addr();
Catalin Marinasb7b0ba92008-04-18 22:43:08 +010068
69 scu_ctrl = __raw_readl(scu_base + SCU_CTRL);
70 scu_ctrl |= 1;
71 __raw_writel(scu_ctrl, scu_base + SCU_CTRL);
72}
73
Russell King862184f2005-11-07 21:05:42 +000074static DEFINE_SPINLOCK(boot_lock);
75
76void __cpuinit platform_secondary_init(unsigned int cpu)
77{
Catalin Marinas08383ef2008-06-27 15:15:12 +010078 trace_hardirqs_off();
79
Russell King862184f2005-11-07 21:05:42 +000080 /*
81 * the primary core may have used a "cross call" soft interrupt
82 * to get this processor out of WFI in the BootMonitor - make
83 * sure that we are no longer being sent this soft interrupt
84 */
85 smp_cross_call_done(cpumask_of_cpu(cpu));
86
87 /*
88 * if any interrupts are already enabled for the primary
89 * core (e.g. timer irq), then they will not have been enabled
90 * for us: do so
91 */
Catalin Marinas1bbdf632008-12-01 14:54:58 +000092 gic_cpu_init(0, gic_cpu_base_addr);
Russell King862184f2005-11-07 21:05:42 +000093
94 /*
95 * let the primary processor know we're out of the
96 * pen, then head off into the C entry point
97 */
98 pen_release = -1;
Catalin Marinas0e0ba762007-02-15 19:05:29 +010099 smp_wmb();
Russell King862184f2005-11-07 21:05:42 +0000100
101 /*
102 * Synchronise with the boot thread.
103 */
104 spin_lock(&boot_lock);
105 spin_unlock(&boot_lock);
106}
107
108int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
109{
110 unsigned long timeout;
111
112 /*
113 * set synchronisation state between this boot processor
114 * and the secondary one
115 */
116 spin_lock(&boot_lock);
117
118 /*
119 * The secondary processor is waiting to be released from
120 * the holding pen - release it, then wait for it to flag
121 * that it has been released by resetting pen_release.
122 *
123 * Note that "pen_release" is the hardware CPU ID, whereas
124 * "cpu" is Linux's internal ID.
125 */
126 pen_release = cpu;
127 flush_cache_all();
128
129 /*
130 * XXX
131 *
132 * This is a later addition to the booting protocol: the
133 * bootMonitor now puts secondary cores into WFI, so
134 * poke_milo() no longer gets the cores moving; we need
135 * to send a soft interrupt to wake the secondary core.
136 * Use smp_cross_call() for this, since there's little
137 * point duplicating the code here
138 */
139 smp_cross_call(cpumask_of_cpu(cpu));
140
141 timeout = jiffies + (1 * HZ);
142 while (time_before(jiffies, timeout)) {
Catalin Marinas0e0ba762007-02-15 19:05:29 +0100143 smp_rmb();
Russell King862184f2005-11-07 21:05:42 +0000144 if (pen_release == -1)
145 break;
146
147 udelay(10);
148 }
149
150 /*
151 * now the secondary core is starting up let it run its
152 * calibrations, then wait for it to finish
153 */
154 spin_unlock(&boot_lock);
155
156 return pen_release != -1 ? -ENOSYS : 0;
157}
158
159static void __init poke_milo(void)
160{
161 extern void secondary_startup(void);
162
163 /* nobody is to be released from the pen yet */
164 pen_release = -1;
165
166 /*
167 * write the address of secondary startup into the system-wide
168 * flags register, then clear the bottom two bits, which is what
169 * BootMonitor is waiting for
170 */
171#if 1
172#define REALVIEW_SYS_FLAGSS_OFFSET 0x30
173 __raw_writel(virt_to_phys(realview_secondary_startup),
Russell King5d430452005-11-08 10:44:46 +0000174 __io_address(REALVIEW_SYS_BASE) +
175 REALVIEW_SYS_FLAGSS_OFFSET);
Russell King862184f2005-11-07 21:05:42 +0000176#define REALVIEW_SYS_FLAGSC_OFFSET 0x34
177 __raw_writel(3,
Russell King5d430452005-11-08 10:44:46 +0000178 __io_address(REALVIEW_SYS_BASE) +
179 REALVIEW_SYS_FLAGSC_OFFSET);
Russell King862184f2005-11-07 21:05:42 +0000180#endif
181
182 mb();
183}
184
Russell King7bbb7942006-02-16 11:08:09 +0000185/*
186 * Initialise the CPU possible map early - this describes the CPUs
187 * which may be present or become present in the system.
188 */
189void __init smp_init_cpus(void)
190{
191 unsigned int i, ncores = get_core_count();
192
193 for (i = 0; i < ncores; i++)
194 cpu_set(i, cpu_possible_map);
195}
196
Russell King862184f2005-11-07 21:05:42 +0000197void __init smp_prepare_cpus(unsigned int max_cpus)
198{
199 unsigned int ncores = get_core_count();
200 unsigned int cpu = smp_processor_id();
201 int i;
202
203 /* sanity check */
204 if (ncores == 0) {
205 printk(KERN_ERR
206 "Realview: strange CM count of 0? Default to 1\n");
207
208 ncores = 1;
209 }
210
211 if (ncores > NR_CPUS) {
212 printk(KERN_WARNING
213 "Realview: no. of cores (%d) greater than configured "
214 "maximum of %d - clipping\n",
215 ncores, NR_CPUS);
216 ncores = NR_CPUS;
217 }
218
219 smp_store_cpu_info(cpu);
220
221 /*
222 * are we trying to boot more cores than exist?
223 */
224 if (max_cpus > ncores)
225 max_cpus = ncores;
226
Catalin Marinasa8655e82008-02-04 17:30:57 +0100227#ifdef CONFIG_LOCAL_TIMERS
Russell King862184f2005-11-07 21:05:42 +0000228 /*
Catalin Marinasa8655e82008-02-04 17:30:57 +0100229 * Enable the local timer for primary CPU. If the device is
230 * dummy (!CONFIG_LOCAL_TIMERS), it was already registers in
231 * realview_timer_init
Russell King2a98beb2005-11-09 10:50:29 +0000232 */
Catalin Marinas1bbdf632008-12-01 14:54:58 +0000233 local_timer_setup();
Catalin Marinasa8655e82008-02-04 17:30:57 +0100234#endif
Russell King2a98beb2005-11-09 10:50:29 +0000235
236 /*
Russell King7bbb7942006-02-16 11:08:09 +0000237 * Initialise the present map, which describes the set of CPUs
238 * actually populated at the present time.
Russell King862184f2005-11-07 21:05:42 +0000239 */
Russell King7bbb7942006-02-16 11:08:09 +0000240 for (i = 0; i < max_cpus; i++)
Russell King862184f2005-11-07 21:05:42 +0000241 cpu_set(i, cpu_present_map);
Russell King862184f2005-11-07 21:05:42 +0000242
243 /*
Catalin Marinasb7b0ba92008-04-18 22:43:08 +0100244 * Initialise the SCU if there are more than one CPU and let
245 * them know where to start. Note that, on modern versions of
246 * MILO, the "poke" doesn't actually do anything until each
247 * individual core is sent a soft interrupt to get it out of
248 * WFI
Russell King862184f2005-11-07 21:05:42 +0000249 */
Catalin Marinasb7b0ba92008-04-18 22:43:08 +0100250 if (max_cpus > 1) {
251 scu_enable();
Russell King862184f2005-11-07 21:05:42 +0000252 poke_milo();
Catalin Marinasb7b0ba92008-04-18 22:43:08 +0100253 }
Russell King862184f2005-11-07 21:05:42 +0000254}