blob: fbffb102ef78710dc34835047d526387ff707265 [file] [log] [blame]
Kamil Debskiaf935742011-06-21 10:51:26 -03001/*
Mauro Carvalho Chehab2c3fb082012-08-14 17:31:16 -03002 * linux/drivers/media/platform/s5p-mfc/s5p_mfc_ctrl.c
Kamil Debskiaf935742011-06-21 10:51:26 -03003 *
4 * Copyright (c) 2010 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com/
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
13#include <linux/delay.h>
14#include <linux/err.h>
15#include <linux/firmware.h>
16#include <linux/jiffies.h>
17#include <linux/sched.h>
Arun Kumar K43a1ea12012-10-03 22:19:08 -030018#include "s5p_mfc_cmd.h"
Kamil Debskiaf935742011-06-21 10:51:26 -030019#include "s5p_mfc_common.h"
20#include "s5p_mfc_debug.h"
21#include "s5p_mfc_intr.h"
Arun Kumar K43a1ea12012-10-03 22:19:08 -030022#include "s5p_mfc_opr.h"
Kamil Debskiaf935742011-06-21 10:51:26 -030023#include "s5p_mfc_pm.h"
Mauro Carvalho Chehabb171e3d2014-08-26 10:58:23 -030024#include "s5p_mfc_ctrl.h"
Kamil Debskiaf935742011-06-21 10:51:26 -030025
Kamil Debski2e731e42013-01-03 11:02:07 -030026/* Allocate memory for firmware */
27int s5p_mfc_alloc_firmware(struct s5p_mfc_dev *dev)
28{
29 void *bank2_virt;
30 dma_addr_t bank2_dma_addr;
Kamil Debskiaf935742011-06-21 10:51:26 -030031
Kamil Debski2e731e42013-01-03 11:02:07 -030032 dev->fw_size = dev->variant->buf_size->fw;
33
34 if (dev->fw_virt_addr) {
35 mfc_err("Attempting to allocate firmware when it seems that it is already loaded\n");
36 return -ENOMEM;
37 }
38
39 dev->fw_virt_addr = dma_alloc_coherent(dev->mem_dev_l, dev->fw_size,
40 &dev->bank1, GFP_KERNEL);
41
Maurizio Lombardi69b9fe22014-06-27 06:28:31 -030042 if (!dev->fw_virt_addr) {
Kamil Debski2e731e42013-01-03 11:02:07 -030043 mfc_err("Allocating bitprocessor buffer failed\n");
44 return -ENOMEM;
45 }
46
Kamil Debski2e731e42013-01-03 11:02:07 -030047 if (HAS_PORTNUM(dev) && IS_TWOPORT(dev)) {
48 bank2_virt = dma_alloc_coherent(dev->mem_dev_r, 1 << MFC_BASE_ALIGN_ORDER,
49 &bank2_dma_addr, GFP_KERNEL);
50
Maurizio Lombardi69b9fe22014-06-27 06:28:31 -030051 if (!bank2_virt) {
Kamil Debski2e731e42013-01-03 11:02:07 -030052 mfc_err("Allocating bank2 base failed\n");
53 dma_free_coherent(dev->mem_dev_l, dev->fw_size,
54 dev->fw_virt_addr, dev->bank1);
55 dev->fw_virt_addr = NULL;
56 return -ENOMEM;
57 }
58
59 /* Valid buffers passed to MFC encoder with LAST_FRAME command
60 * should not have address of bank2 - MFC will treat it as a null frame.
61 * To avoid such situation we set bank2 address below the pool address.
62 */
63 dev->bank2 = bank2_dma_addr - (1 << MFC_BASE_ALIGN_ORDER);
64
65 dma_free_coherent(dev->mem_dev_r, 1 << MFC_BASE_ALIGN_ORDER,
66 bank2_virt, bank2_dma_addr);
67
68 } else {
69 /* In this case bank2 can point to the same address as bank1.
Jonathan McCrohan39c1cb22013-10-20 21:34:01 -030070 * Firmware will always occupy the beginning of this area so it is
Kamil Debski2e731e42013-01-03 11:02:07 -030071 * impossible having a video frame buffer with zero address. */
72 dev->bank2 = dev->bank1;
73 }
74 return 0;
75}
76
77/* Load firmware */
78int s5p_mfc_load_firmware(struct s5p_mfc_dev *dev)
Kamil Debskiaf935742011-06-21 10:51:26 -030079{
80 struct firmware *fw_blob;
Arun Kumar K77ba6b72014-05-21 06:29:30 -030081 int i, err = -EINVAL;
Kamil Debskiaf935742011-06-21 10:51:26 -030082
83 /* Firmare has to be present as a separate file or compiled
84 * into kernel. */
85 mfc_debug_enter();
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -030086
Arun Kumar K77ba6b72014-05-21 06:29:30 -030087 for (i = MFC_FW_MAX_VERSIONS - 1; i >= 0; i--) {
88 if (!dev->variant->fw_name[i])
89 continue;
90 err = request_firmware((const struct firmware **)&fw_blob,
91 dev->variant->fw_name[i], dev->v4l2_dev.dev);
92 if (!err) {
93 dev->fw_ver = (enum s5p_mfc_fw_ver) i;
94 break;
95 }
96 }
97
Kamil Debskiaf935742011-06-21 10:51:26 -030098 if (err != 0) {
99 mfc_err("Firmware is not present in the /lib/firmware directory nor compiled in kernel\n");
100 return -EINVAL;
101 }
Arun Kumar K8f532a72012-10-03 22:19:09 -0300102 if (fw_blob->size > dev->fw_size) {
103 mfc_err("MFC firmware is too big to be loaded\n");
104 release_firmware(fw_blob);
105 return -ENOMEM;
106 }
Kamil Debski2e731e42013-01-03 11:02:07 -0300107 if (!dev->fw_virt_addr) {
108 mfc_err("MFC firmware is not allocated\n");
Kamil Debskiaf935742011-06-21 10:51:26 -0300109 release_firmware(fw_blob);
Kamil Debski2e731e42013-01-03 11:02:07 -0300110 return -EINVAL;
Kamil Debskiaf935742011-06-21 10:51:26 -0300111 }
Kamil Debski2e731e42013-01-03 11:02:07 -0300112 memcpy(dev->fw_virt_addr, fw_blob->data, fw_blob->size);
Kamil Debskiaf935742011-06-21 10:51:26 -0300113 wmb();
114 release_firmware(fw_blob);
115 mfc_debug_leave();
116 return 0;
117}
118
Kamil Debskiaf935742011-06-21 10:51:26 -0300119/* Release firmware memory */
120int s5p_mfc_release_firmware(struct s5p_mfc_dev *dev)
121{
122 /* Before calling this function one has to make sure
123 * that MFC is no longer processing */
Kamil Debski2e731e42013-01-03 11:02:07 -0300124 if (!dev->fw_virt_addr)
Kamil Debskiaf935742011-06-21 10:51:26 -0300125 return -EINVAL;
Kamil Debski2e731e42013-01-03 11:02:07 -0300126 dma_free_coherent(dev->mem_dev_l, dev->fw_size, dev->fw_virt_addr,
127 dev->bank1);
128 dev->fw_virt_addr = NULL;
Kamil Debskiaf935742011-06-21 10:51:26 -0300129 return 0;
130}
131
Mauro Carvalho Chehab5932f742014-10-28 15:48:50 -0200132static int s5p_mfc_bus_reset(struct s5p_mfc_dev *dev)
Kiran AVND09accda2014-10-21 08:07:00 -0300133{
134 unsigned int status;
135 unsigned long timeout;
136
137 /* Reset */
138 mfc_write(dev, 0x1, S5P_FIMV_MFC_BUS_RESET_CTRL);
139 timeout = jiffies + msecs_to_jiffies(MFC_BW_TIMEOUT);
140 /* Check bus status */
141 do {
142 if (time_after(jiffies, timeout)) {
143 mfc_err("Timeout while resetting MFC.\n");
144 return -EIO;
145 }
146 status = mfc_read(dev, S5P_FIMV_MFC_BUS_RESET_CTRL);
147 } while ((status & 0x2) == 0);
148 return 0;
149}
150
Kamil Debskiaf935742011-06-21 10:51:26 -0300151/* Reset the device */
152int s5p_mfc_reset(struct s5p_mfc_dev *dev)
153{
154 unsigned int mc_status;
155 unsigned long timeout;
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300156 int i;
Kamil Debskiaf935742011-06-21 10:51:26 -0300157
158 mfc_debug_enter();
Kamil Debskiaf935742011-06-21 10:51:26 -0300159
Arun Kumar K722b9792013-07-09 01:24:36 -0300160 if (IS_MFCV6_PLUS(dev)) {
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300161 /* Zero Initialization of MFC registers */
162 mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD_V6);
163 mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD_V6);
164 mfc_write(dev, 0, S5P_FIMV_FW_VERSION_V6);
Kamil Debskiaf935742011-06-21 10:51:26 -0300165
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300166 for (i = 0; i < S5P_FIMV_REG_CLEAR_COUNT_V6; i++)
167 mfc_write(dev, 0, S5P_FIMV_REG_CLEAR_BEGIN_V6 + (i*4));
Kamil Debskiaf935742011-06-21 10:51:26 -0300168
Kiran AVND09accda2014-10-21 08:07:00 -0300169 /* check bus reset control before reset */
170 if (dev->risc_on)
171 if (s5p_mfc_bus_reset(dev))
172 return -EIO;
Kiran AVNDd7dce6a2014-10-21 08:06:59 -0300173 /* Reset
174 * set RISC_ON to 0 during power_on & wake_up.
175 * V6 needs RISC_ON set to 0 during reset also.
176 */
Kiran AVND09accda2014-10-21 08:07:00 -0300177 if ((!dev->risc_on) || (!IS_MFCV7_PLUS(dev)))
Kiran AVNDd7dce6a2014-10-21 08:06:59 -0300178 mfc_write(dev, 0, S5P_FIMV_RISC_ON_V6);
179
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300180 mfc_write(dev, 0x1FFF, S5P_FIMV_MFC_RESET_V6);
181 mfc_write(dev, 0, S5P_FIMV_MFC_RESET_V6);
182 } else {
183 /* Stop procedure */
184 /* reset RISC */
185 mfc_write(dev, 0x3f6, S5P_FIMV_SW_RESET);
186 /* All reset except for MC */
187 mfc_write(dev, 0x3e2, S5P_FIMV_SW_RESET);
188 mdelay(10);
189
190 timeout = jiffies + msecs_to_jiffies(MFC_BW_TIMEOUT);
191 /* Check MC status */
192 do {
193 if (time_after(jiffies, timeout)) {
194 mfc_err("Timeout while resetting MFC\n");
195 return -EIO;
196 }
197
198 mc_status = mfc_read(dev, S5P_FIMV_MC_STATUS);
199
200 } while (mc_status & 0x3);
201
202 mfc_write(dev, 0x0, S5P_FIMV_SW_RESET);
203 mfc_write(dev, 0x3fe, S5P_FIMV_SW_RESET);
204 }
205
Kamil Debskiaf935742011-06-21 10:51:26 -0300206 mfc_debug_leave();
207 return 0;
208}
209
210static inline void s5p_mfc_init_memctrl(struct s5p_mfc_dev *dev)
211{
Arun Kumar K722b9792013-07-09 01:24:36 -0300212 if (IS_MFCV6_PLUS(dev)) {
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300213 mfc_write(dev, dev->bank1, S5P_FIMV_RISC_BASE_ADDRESS_V6);
Mauro Carvalho Chehab03ce7812014-09-24 19:07:36 -0300214 mfc_debug(2, "Base Address : %pad\n", &dev->bank1);
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300215 } else {
216 mfc_write(dev, dev->bank1, S5P_FIMV_MC_DRAMBASE_ADR_A);
217 mfc_write(dev, dev->bank2, S5P_FIMV_MC_DRAMBASE_ADR_B);
Mauro Carvalho Chehab03ce7812014-09-24 19:07:36 -0300218 mfc_debug(2, "Bank1: %pad, Bank2: %pad\n",
219 &dev->bank1, &dev->bank2);
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300220 }
Kamil Debskiaf935742011-06-21 10:51:26 -0300221}
222
223static inline void s5p_mfc_clear_cmds(struct s5p_mfc_dev *dev)
224{
Arun Kumar K722b9792013-07-09 01:24:36 -0300225 if (IS_MFCV6_PLUS(dev)) {
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300226 /* Zero initialization should be done before RESET.
227 * Nothing to do here. */
228 } else {
229 mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH0_INST_ID);
230 mfc_write(dev, 0xffffffff, S5P_FIMV_SI_CH1_INST_ID);
231 mfc_write(dev, 0, S5P_FIMV_RISC2HOST_CMD);
232 mfc_write(dev, 0, S5P_FIMV_HOST2RISC_CMD);
233 }
Kamil Debskiaf935742011-06-21 10:51:26 -0300234}
235
236/* Initialize hardware */
237int s5p_mfc_init_hw(struct s5p_mfc_dev *dev)
238{
239 unsigned int ver;
240 int ret;
241
242 mfc_debug_enter();
Kamil Debski2e731e42013-01-03 11:02:07 -0300243 if (!dev->fw_virt_addr) {
244 mfc_err("Firmware memory is not allocated.\n");
Kamil Debskiaf935742011-06-21 10:51:26 -0300245 return -EINVAL;
Kamil Debski2e731e42013-01-03 11:02:07 -0300246 }
Kamil Debskiaf935742011-06-21 10:51:26 -0300247
248 /* 0. MFC reset */
249 mfc_debug(2, "MFC reset..\n");
250 s5p_mfc_clock_on();
Kiran AVNDd7dce6a2014-10-21 08:06:59 -0300251 dev->risc_on = 0;
Kamil Debskiaf935742011-06-21 10:51:26 -0300252 ret = s5p_mfc_reset(dev);
253 if (ret) {
254 mfc_err("Failed to reset MFC - timeout\n");
255 return ret;
256 }
257 mfc_debug(2, "Done MFC reset..\n");
258 /* 1. Set DRAM base Addr */
259 s5p_mfc_init_memctrl(dev);
260 /* 2. Initialize registers of channel I/F */
261 s5p_mfc_clear_cmds(dev);
262 /* 3. Release reset signal to the RISC */
263 s5p_mfc_clean_dev_int_flags(dev);
Kiran AVNDd7dce6a2014-10-21 08:06:59 -0300264 if (IS_MFCV6_PLUS(dev)) {
265 dev->risc_on = 1;
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300266 mfc_write(dev, 0x1, S5P_FIMV_RISC_ON_V6);
Kiran AVNDd7dce6a2014-10-21 08:06:59 -0300267 }
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300268 else
269 mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
Kamil Debskiaf935742011-06-21 10:51:26 -0300270 mfc_debug(2, "Will now wait for completion of firmware transfer\n");
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300271 if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_FW_STATUS_RET)) {
Kamil Debskiaf935742011-06-21 10:51:26 -0300272 mfc_err("Failed to load firmware\n");
273 s5p_mfc_reset(dev);
274 s5p_mfc_clock_off();
275 return -EIO;
276 }
277 s5p_mfc_clean_dev_int_flags(dev);
278 /* 4. Initialize firmware */
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300279 ret = s5p_mfc_hw_call(dev->mfc_cmds, sys_init_cmd, dev);
Kamil Debskiaf935742011-06-21 10:51:26 -0300280 if (ret) {
281 mfc_err("Failed to send command to MFC - timeout\n");
282 s5p_mfc_reset(dev);
283 s5p_mfc_clock_off();
284 return ret;
285 }
Zhaowei Yuane47ccb12014-08-13 23:11:47 -0300286 mfc_debug(2, "Ok, now will wait for completion of hardware init\n");
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300287 if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SYS_INIT_RET)) {
Zhaowei Yuane47ccb12014-08-13 23:11:47 -0300288 mfc_err("Failed to init hardware\n");
Kamil Debskiaf935742011-06-21 10:51:26 -0300289 s5p_mfc_reset(dev);
290 s5p_mfc_clock_off();
291 return -EIO;
292 }
293 dev->int_cond = 0;
294 if (dev->int_err != 0 || dev->int_type !=
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300295 S5P_MFC_R2H_CMD_SYS_INIT_RET) {
Kamil Debskiaf935742011-06-21 10:51:26 -0300296 /* Failure. */
297 mfc_err("Failed to init firmware - error: %d int: %d\n",
298 dev->int_err, dev->int_type);
299 s5p_mfc_reset(dev);
300 s5p_mfc_clock_off();
301 return -EIO;
302 }
Arun Kumar K722b9792013-07-09 01:24:36 -0300303 if (IS_MFCV6_PLUS(dev))
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300304 ver = mfc_read(dev, S5P_FIMV_FW_VERSION_V6);
305 else
306 ver = mfc_read(dev, S5P_FIMV_FW_VERSION);
307
Kamil Debskiaf935742011-06-21 10:51:26 -0300308 mfc_debug(2, "MFC F/W version : %02xyy, %02xmm, %02xdd\n",
309 (ver >> 16) & 0xFF, (ver >> 8) & 0xFF, ver & 0xFF);
310 s5p_mfc_clock_off();
311 mfc_debug_leave();
312 return 0;
313}
314
315
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300316/* Deinitialize hardware */
317void s5p_mfc_deinit_hw(struct s5p_mfc_dev *dev)
318{
319 s5p_mfc_clock_on();
320
321 s5p_mfc_reset(dev);
Kamil Debskie2c3be22014-09-11 10:27:20 -0300322 s5p_mfc_hw_call_void(dev->mfc_ops, release_dev_context_buffer, dev);
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300323
324 s5p_mfc_clock_off();
325}
326
Kamil Debskiaf935742011-06-21 10:51:26 -0300327int s5p_mfc_sleep(struct s5p_mfc_dev *dev)
328{
329 int ret;
330
331 mfc_debug_enter();
332 s5p_mfc_clock_on();
333 s5p_mfc_clean_dev_int_flags(dev);
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300334 ret = s5p_mfc_hw_call(dev->mfc_cmds, sleep_cmd, dev);
Kamil Debskiaf935742011-06-21 10:51:26 -0300335 if (ret) {
336 mfc_err("Failed to send command to MFC - timeout\n");
337 return ret;
338 }
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300339 if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_SLEEP_RET)) {
Kamil Debskiaf935742011-06-21 10:51:26 -0300340 mfc_err("Failed to sleep\n");
341 return -EIO;
342 }
343 s5p_mfc_clock_off();
344 dev->int_cond = 0;
345 if (dev->int_err != 0 || dev->int_type !=
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300346 S5P_MFC_R2H_CMD_SLEEP_RET) {
Kamil Debskiaf935742011-06-21 10:51:26 -0300347 /* Failure. */
348 mfc_err("Failed to sleep - error: %d int: %d\n", dev->int_err,
349 dev->int_type);
350 return -EIO;
351 }
352 mfc_debug_leave();
353 return ret;
354}
355
356int s5p_mfc_wakeup(struct s5p_mfc_dev *dev)
357{
358 int ret;
359
360 mfc_debug_enter();
361 /* 0. MFC reset */
362 mfc_debug(2, "MFC reset..\n");
363 s5p_mfc_clock_on();
Kiran AVNDd7dce6a2014-10-21 08:06:59 -0300364 dev->risc_on = 0;
Kamil Debskiaf935742011-06-21 10:51:26 -0300365 ret = s5p_mfc_reset(dev);
366 if (ret) {
367 mfc_err("Failed to reset MFC - timeout\n");
368 return ret;
369 }
370 mfc_debug(2, "Done MFC reset..\n");
371 /* 1. Set DRAM base Addr */
372 s5p_mfc_init_memctrl(dev);
373 /* 2. Initialize registers of channel I/F */
374 s5p_mfc_clear_cmds(dev);
375 s5p_mfc_clean_dev_int_flags(dev);
376 /* 3. Initialize firmware */
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300377 ret = s5p_mfc_hw_call(dev->mfc_cmds, wakeup_cmd, dev);
Kamil Debskiaf935742011-06-21 10:51:26 -0300378 if (ret) {
379 mfc_err("Failed to send command to MFC - timeout\n");
380 return ret;
381 }
382 /* 4. Release reset signal to the RISC */
Kiran AVNDd7dce6a2014-10-21 08:06:59 -0300383 if (IS_MFCV6_PLUS(dev)) {
384 dev->risc_on = 1;
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300385 mfc_write(dev, 0x1, S5P_FIMV_RISC_ON_V6);
Kiran AVNDd7dce6a2014-10-21 08:06:59 -0300386 }
Jeongtae Parkf96f3cf2012-10-03 22:19:11 -0300387 else
388 mfc_write(dev, 0x3ff, S5P_FIMV_SW_RESET);
Kamil Debskiaf935742011-06-21 10:51:26 -0300389 mfc_debug(2, "Ok, now will write a command to wakeup the system\n");
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300390 if (s5p_mfc_wait_for_done_dev(dev, S5P_MFC_R2H_CMD_WAKEUP_RET)) {
Kamil Debskiaf935742011-06-21 10:51:26 -0300391 mfc_err("Failed to load firmware\n");
392 return -EIO;
393 }
394 s5p_mfc_clock_off();
395 dev->int_cond = 0;
396 if (dev->int_err != 0 || dev->int_type !=
Arun Kumar K43a1ea12012-10-03 22:19:08 -0300397 S5P_MFC_R2H_CMD_WAKEUP_RET) {
Kamil Debskiaf935742011-06-21 10:51:26 -0300398 /* Failure. */
399 mfc_err("Failed to wakeup - error: %d int: %d\n", dev->int_err,
400 dev->int_type);
401 return -EIO;
402 }
403 mfc_debug_leave();
404 return 0;
405}
406
Pawel Osciak818cd912014-05-19 09:32:59 -0300407int s5p_mfc_open_mfc_inst(struct s5p_mfc_dev *dev, struct s5p_mfc_ctx *ctx)
408{
409 int ret = 0;
410
411 ret = s5p_mfc_hw_call(dev->mfc_ops, alloc_instance_buffer, ctx);
412 if (ret) {
413 mfc_err("Failed allocating instance buffer\n");
414 goto err;
415 }
416
417 if (ctx->type == MFCINST_DECODER) {
418 ret = s5p_mfc_hw_call(dev->mfc_ops,
419 alloc_dec_temp_buffers, ctx);
420 if (ret) {
421 mfc_err("Failed allocating temporary buffers\n");
422 goto err_free_inst_buf;
423 }
424 }
425
426 set_work_bit_irqsave(ctx);
427 s5p_mfc_clean_ctx_int_flags(ctx);
Kamil Debskie2c3be22014-09-11 10:27:20 -0300428 s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
Pawel Osciak818cd912014-05-19 09:32:59 -0300429 if (s5p_mfc_wait_for_done_ctx(ctx,
430 S5P_MFC_R2H_CMD_OPEN_INSTANCE_RET, 0)) {
431 /* Error or timeout */
432 mfc_err("Error getting instance from hardware\n");
433 ret = -EIO;
434 goto err_free_desc_buf;
435 }
436
437 mfc_debug(2, "Got instance number: %d\n", ctx->inst_no);
438 return ret;
439
440err_free_desc_buf:
441 if (ctx->type == MFCINST_DECODER)
Kamil Debskie2c3be22014-09-11 10:27:20 -0300442 s5p_mfc_hw_call_void(dev->mfc_ops, release_dec_desc_buffer, ctx);
Pawel Osciak818cd912014-05-19 09:32:59 -0300443err_free_inst_buf:
Kamil Debskie2c3be22014-09-11 10:27:20 -0300444 s5p_mfc_hw_call_void(dev->mfc_ops, release_instance_buffer, ctx);
Pawel Osciak818cd912014-05-19 09:32:59 -0300445err:
446 return ret;
447}
448
449void s5p_mfc_close_mfc_inst(struct s5p_mfc_dev *dev, struct s5p_mfc_ctx *ctx)
450{
451 ctx->state = MFCINST_RETURN_INST;
452 set_work_bit_irqsave(ctx);
453 s5p_mfc_clean_ctx_int_flags(ctx);
Kamil Debskie2c3be22014-09-11 10:27:20 -0300454 s5p_mfc_hw_call_void(dev->mfc_ops, try_run, dev);
Pawel Osciak818cd912014-05-19 09:32:59 -0300455 /* Wait until instance is returned or timeout occurred */
456 if (s5p_mfc_wait_for_done_ctx(ctx,
457 S5P_MFC_R2H_CMD_CLOSE_INSTANCE_RET, 0))
458 mfc_err("Err returning instance\n");
459
460 /* Free resources */
Kamil Debskie2c3be22014-09-11 10:27:20 -0300461 s5p_mfc_hw_call_void(dev->mfc_ops, release_codec_buffers, ctx);
462 s5p_mfc_hw_call_void(dev->mfc_ops, release_instance_buffer, ctx);
Pawel Osciak818cd912014-05-19 09:32:59 -0300463 if (ctx->type == MFCINST_DECODER)
Kamil Debskie2c3be22014-09-11 10:27:20 -0300464 s5p_mfc_hw_call_void(dev->mfc_ops, release_dec_desc_buffer, ctx);
Pawel Osciak818cd912014-05-19 09:32:59 -0300465
Pawel Osciak9d87e832014-05-19 09:33:00 -0300466 ctx->inst_no = MFC_NO_INSTANCE_SET;
Pawel Osciak818cd912014-05-19 09:32:59 -0300467 ctx->state = MFCINST_FREE;
468}