blob: 15bc337553248e6c08fa6a733218edeccf884bf2 [file] [log] [blame]
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001/*
2 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms and conditions of the GNU General Public License,
7 * version 2, as published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013 */
14
Keith Buscha0a34082015-12-07 15:30:31 -070015#include <linux/aer.h>
Matthew Wilcox8de05532011-05-12 13:50:28 -040016#include <linux/bitops.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050017#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070018#include <linux/blk-mq.h>
Keith Busch42f61422014-03-24 10:46:25 -060019#include <linux/cpu.h>
Matthew Wilcoxfd63e9ce2011-05-06 08:37:54 -040020#include <linux/delay.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050021#include <linux/errno.h>
22#include <linux/fs.h>
23#include <linux/genhd.h>
Keith Busch4cc09e22014-04-02 15:45:37 -060024#include <linux/hdreg.h>
Matthew Wilcox5aff9382011-05-06 08:45:47 -040025#include <linux/idr.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050026#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/io.h>
29#include <linux/kdev_t.h>
30#include <linux/kernel.h>
31#include <linux/mm.h>
32#include <linux/module.h>
33#include <linux/moduleparam.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010034#include <linux/mutex.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035#include <linux/pci.h>
Matthew Wilcoxbe7b6272011-02-06 07:53:23 -050036#include <linux/poison.h>
Matthew Wilcoxc3bfe712013-07-08 17:26:25 -040037#include <linux/ptrace.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050038#include <linux/sched.h>
39#include <linux/slab.h>
Keith Busche1e5e562015-02-19 13:39:03 -070040#include <linux/t10-pi.h>
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010041#include <linux/timer.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050042#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080043#include <linux/io-64-nonatomic-lo-hi.h>
Keith Busch1d277a62015-10-15 14:10:52 +020044#include <asm/unaligned.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090045
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020046#include "nvme.h"
47
Keith Busch9d43cf62014-05-13 11:42:02 -060048#define NVME_Q_DEPTH 1024
Jens Axboed31af0a2015-03-06 12:56:13 -070049#define NVME_AQ_DEPTH 256
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050050#define SQ_SIZE(depth) (depth * sizeof(struct nvme_command))
51#define CQ_SIZE(depth) (depth * sizeof(struct nvme_completion))
Christoph Hellwigadf68f22015-11-28 15:42:28 +010052
53/*
54 * We handle AEN commands ourselves and don't even let the
55 * block layer know about them.
56 */
57#define NVME_NR_AEN_COMMANDS 1
58#define NVME_AQ_BLKMQ_DEPTH (NVME_AQ_DEPTH - NVME_NR_AEN_COMMANDS)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050059
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050060static int use_threaded_interrupts;
61module_param(use_threaded_interrupts, int, 0);
62
Jon Derrick8ffaadf2015-07-20 10:14:09 -060063static bool use_cmb_sqes = true;
64module_param(use_cmb_sqes, bool, 0644);
65MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
66
Keith Busch9a6b9452013-12-10 13:10:36 -070067static struct workqueue_struct *nvme_workq;
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050068
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010069struct nvme_dev;
70struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070071
Keith Busch4cc06522015-06-05 10:30:08 -060072static int nvme_reset(struct nvme_dev *dev);
Jens Axboea0fa9642015-11-03 20:37:26 -070073static void nvme_process_cq(struct nvme_queue *nvmeq);
Keith Buscha5cdb682016-01-12 14:41:18 -070074static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Buschd4b4ff82013-12-10 13:10:37 -070075
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050076/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010077 * Represents an NVM Express device. Each nvme_dev is a PCI function.
78 */
79struct nvme_dev {
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010080 struct nvme_queue **queues;
81 struct blk_mq_tag_set tagset;
82 struct blk_mq_tag_set admin_tagset;
83 u32 __iomem *dbs;
84 struct device *dev;
85 struct dma_pool *prp_page_pool;
86 struct dma_pool *prp_small_pool;
87 unsigned queue_count;
88 unsigned online_queues;
89 unsigned max_qid;
90 int q_depth;
91 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 struct msix_entry *entry;
93 void __iomem *bar;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010094 struct work_struct reset_work;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +010095 struct work_struct remove_work;
Christoph Hellwig9396dec2016-02-29 15:59:44 +010096 struct work_struct async_work;
Christoph Hellwig2d55cd52016-02-29 15:59:46 +010097 struct timer_list watchdog_timer;
Keith Busch77bf25e2015-11-26 12:21:29 +010098 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010099 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100100 void __iomem *cmb;
101 dma_addr_t cmb_dma_addr;
102 u64 cmb_size;
103 u32 cmbsz;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 struct nvme_ctrl ctrl;
Keith Buschdb3cbff2016-01-12 14:41:17 -0700105 struct completion ioq_wait;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500106};
107
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100108static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
109{
110 return container_of(ctrl, struct nvme_dev, ctrl);
111}
112
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500113/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500114 * An NVM Express queue. Each device has at least two (one for admin
115 * commands and one for I/O commands).
116 */
117struct nvme_queue {
118 struct device *q_dmadev;
Matthew Wilcox091b6092011-02-10 09:56:01 -0500119 struct nvme_dev *dev;
Matthew Wilcox3193f072014-01-27 15:57:22 -0500120 char irqname[24]; /* nvme4294967295-65535\0 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500121 spinlock_t q_lock;
122 struct nvme_command *sq_cmds;
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600123 struct nvme_command __iomem *sq_cmds_io;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500124 volatile struct nvme_completion *cqes;
Keith Busch42483222015-06-01 09:29:54 -0600125 struct blk_mq_tags **tags;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500126 dma_addr_t sq_dma_addr;
127 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500128 u32 __iomem *q_db;
129 u16 q_depth;
Jens Axboe6222d172015-01-15 15:19:10 -0700130 s16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500131 u16 sq_tail;
132 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700133 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400134 u8 cq_phase;
135 u8 cqe_seen;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500136};
137
138/*
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200139 * The nvme_iod describes the data in an I/O, including the list of PRP
140 * entries. You can't see it in this data structure because C doesn't let
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100141 * me express that. Use nvme_init_iod to ensure there's enough space
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200142 * allocated to store the PRP list.
143 */
144struct nvme_iod {
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100145 struct nvme_queue *nvmeq;
146 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200147 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200148 int nents; /* Used in scatterlist */
149 int length; /* Of data, in bytes */
150 dma_addr_t first_dma;
Christoph Hellwigbf684052015-10-26 17:12:51 +0900151 struct scatterlist meta_sg; /* metadata requires single contiguous buffer */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100152 struct scatterlist *sg;
153 struct scatterlist inline_sg[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500154};
155
156/*
157 * Check we didin't inadvertently grow the command struct
158 */
159static inline void _nvme_check_size(void)
160{
161 BUILD_BUG_ON(sizeof(struct nvme_rw_command) != 64);
162 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
163 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
164 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
165 BUILD_BUG_ON(sizeof(struct nvme_features) != 64);
Vishal Vermaf8ebf842013-03-27 07:13:41 -0400166 BUILD_BUG_ON(sizeof(struct nvme_format_cmd) != 64);
Keith Buschc30341d2013-12-10 13:10:38 -0700167 BUILD_BUG_ON(sizeof(struct nvme_abort_cmd) != 64);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500168 BUILD_BUG_ON(sizeof(struct nvme_command) != 64);
169 BUILD_BUG_ON(sizeof(struct nvme_id_ctrl) != 4096);
170 BUILD_BUG_ON(sizeof(struct nvme_id_ns) != 4096);
171 BUILD_BUG_ON(sizeof(struct nvme_lba_range_type) != 64);
Keith Busch6ecec742012-09-26 12:49:27 -0600172 BUILD_BUG_ON(sizeof(struct nvme_smart_log) != 512);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500173}
174
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700175/*
176 * Max size of iod being embedded in the request payload
177 */
178#define NVME_INT_PAGES 2
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100179#define NVME_INT_BYTES(dev) (NVME_INT_PAGES * (dev)->ctrl.page_size)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700180
181/*
182 * Will slightly overestimate the number of pages needed. This is OK
183 * as it only leads to a small amount of wasted memory for the lifetime of
184 * the I/O.
185 */
186static int nvme_npages(unsigned size, struct nvme_dev *dev)
187{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100188 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
189 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700190 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
191}
192
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100193static unsigned int nvme_iod_alloc_size(struct nvme_dev *dev,
194 unsigned int size, unsigned int nseg)
195{
196 return sizeof(__le64 *) * nvme_npages(size, dev) +
197 sizeof(struct scatterlist) * nseg;
198}
199
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700200static unsigned int nvme_cmd_size(struct nvme_dev *dev)
201{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100202 return sizeof(struct nvme_iod) +
203 nvme_iod_alloc_size(dev, NVME_INT_BYTES(dev), NVME_INT_PAGES);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700204}
205
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700206static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
207 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500208{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700209 struct nvme_dev *dev = data;
210 struct nvme_queue *nvmeq = dev->queues[0];
211
Keith Busch42483222015-06-01 09:29:54 -0600212 WARN_ON(hctx_idx != 0);
213 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
214 WARN_ON(nvmeq->tags);
215
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700216 hctx->driver_data = nvmeq;
Keith Busch42483222015-06-01 09:29:54 -0600217 nvmeq->tags = &dev->admin_tagset.tags[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700218 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500219}
220
Keith Busch4af0e212015-06-08 10:08:13 -0600221static void nvme_admin_exit_hctx(struct blk_mq_hw_ctx *hctx, unsigned int hctx_idx)
222{
223 struct nvme_queue *nvmeq = hctx->driver_data;
224
225 nvmeq->tags = NULL;
226}
227
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700228static int nvme_admin_init_request(void *data, struct request *req,
229 unsigned int hctx_idx, unsigned int rq_idx,
230 unsigned int numa_node)
Keith Busch22404272013-07-15 15:02:20 -0600231{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700232 struct nvme_dev *dev = data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100233 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700234 struct nvme_queue *nvmeq = dev->queues[0];
235
236 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100237 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700238 return 0;
Keith Busch22404272013-07-15 15:02:20 -0600239}
240
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700241static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
242 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500243{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700244 struct nvme_dev *dev = data;
Keith Busch42483222015-06-01 09:29:54 -0600245 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500246
Keith Busch42483222015-06-01 09:29:54 -0600247 if (!nvmeq->tags)
248 nvmeq->tags = &dev->tagset.tags[hctx_idx];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500249
Keith Busch42483222015-06-01 09:29:54 -0600250 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700251 hctx->driver_data = nvmeq;
252 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500253}
254
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700255static int nvme_init_request(void *data, struct request *req,
256 unsigned int hctx_idx, unsigned int rq_idx,
257 unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500258{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700259 struct nvme_dev *dev = data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100260 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700261 struct nvme_queue *nvmeq = dev->queues[hctx_idx + 1];
262
263 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100264 iod->nvmeq = nvmeq;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700265 return 0;
266}
267
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100268static void nvme_complete_async_event(struct nvme_dev *dev,
269 struct nvme_completion *cqe)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700270{
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100271 u16 status = le16_to_cpu(cqe->status) >> 1;
272 u32 result = le32_to_cpu(cqe->result);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700273
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100274 if (status == NVME_SC_SUCCESS || status == NVME_SC_ABORT_REQ) {
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100275 ++dev->ctrl.event_limit;
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100276 queue_work(nvme_workq, &dev->async_work);
277 }
278
Keith Buscha5768aa2015-06-01 14:28:14 -0600279 if (status != NVME_SC_SUCCESS)
280 return;
281
282 switch (result & 0xff07) {
283 case NVME_AER_NOTICE_NS_CHANGED:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700284 dev_info(dev->ctrl.device, "rescanning\n");
Christoph Hellwig5955be22016-04-26 13:51:59 +0200285 nvme_queue_scan(&dev->ctrl);
Keith Buscha5768aa2015-06-01 14:28:14 -0600286 default:
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700287 dev_warn(dev->ctrl.device, "async event result %08x\n", result);
Keith Buscha5768aa2015-06-01 14:28:14 -0600288 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700289}
290
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500291/**
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100292 * __nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500293 * @nvmeq: The queue to use
294 * @cmd: The command to send
295 *
296 * Safe to use from interrupt context
297 */
Sunad Bhandarye3f879b2015-07-31 18:56:58 +0530298static void __nvme_submit_cmd(struct nvme_queue *nvmeq,
299 struct nvme_command *cmd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500300{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700301 u16 tail = nvmeq->sq_tail;
302
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600303 if (nvmeq->sq_cmds_io)
304 memcpy_toio(&nvmeq->sq_cmds_io[tail], cmd, sizeof(*cmd));
305 else
306 memcpy(&nvmeq->sq_cmds[tail], cmd, sizeof(*cmd));
307
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500308 if (++tail == nvmeq->q_depth)
309 tail = 0;
Matthew Wilcox75478812011-02-16 09:59:59 -0500310 writel(tail, nvmeq->q_db);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500311 nvmeq->sq_tail = tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500312}
313
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100314static __le64 **iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700315{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100316 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
317 return (__le64 **)(iod->sg + req->nr_phys_segments);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700318}
319
Ming Lin58b45602016-03-22 00:24:43 -0700320static int nvme_init_iod(struct request *rq, unsigned size,
321 struct nvme_dev *dev)
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500322{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100323 struct nvme_iod *iod = blk_mq_rq_to_pdu(rq);
324 int nseg = rq->nr_phys_segments;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500325
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100326 if (nseg > NVME_INT_PAGES || size > NVME_INT_BYTES(dev)) {
327 iod->sg = kmalloc(nvme_iod_alloc_size(dev, size, nseg), GFP_ATOMIC);
328 if (!iod->sg)
329 return BLK_MQ_RQ_QUEUE_BUSY;
330 } else {
331 iod->sg = iod->inline_sg;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700332 }
333
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100334 iod->aborted = 0;
335 iod->npages = -1;
336 iod->nents = 0;
337 iod->length = size;
338 return 0;
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700339}
340
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100341static void nvme_free_iod(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500342{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100343 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100344 const int last_prp = dev->ctrl.page_size / 8 - 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500345 int i;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100346 __le64 **list = iod_list(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500347 dma_addr_t prp_dma = iod->first_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500348
Ming Lin03b59292016-03-22 00:24:45 -0700349 if (req->cmd_flags & REQ_DISCARD)
350 kfree(req->completion_data);
351
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500352 if (iod->npages == 0)
353 dma_pool_free(dev->prp_small_pool, list[0], prp_dma);
354 for (i = 0; i < iod->npages; i++) {
355 __le64 *prp_list = list[i];
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500356 dma_addr_t next_prp_dma = le64_to_cpu(prp_list[last_prp]);
Matthew Wilcox091b6092011-02-10 09:56:01 -0500357 dma_pool_free(dev->prp_page_pool, prp_list, prp_dma);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500358 prp_dma = next_prp_dma;
359 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700360
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100361 if (iod->sg != iod->inline_sg)
362 kfree(iod->sg);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600363}
364
Keith Busch52b68d72015-02-23 09:16:21 -0700365#ifdef CONFIG_BLK_DEV_INTEGRITY
Keith Busche1e5e562015-02-19 13:39:03 -0700366static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
367{
368 if (be32_to_cpu(pi->ref_tag) == v)
369 pi->ref_tag = cpu_to_be32(p);
370}
371
372static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
373{
374 if (be32_to_cpu(pi->ref_tag) == p)
375 pi->ref_tag = cpu_to_be32(v);
376}
377
378/**
379 * nvme_dif_remap - remaps ref tags to bip seed and physical lba
380 *
381 * The virtual start sector is the one that was originally submitted by the
382 * block layer. Due to partitioning, MD/DM cloning, etc. the actual physical
383 * start sector may be different. Remap protection information to match the
384 * physical LBA on writes, and back to the original seed on reads.
385 *
386 * Type 0 and 3 do not have a ref tag, so no remapping required.
387 */
388static void nvme_dif_remap(struct request *req,
389 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
390{
391 struct nvme_ns *ns = req->rq_disk->private_data;
392 struct bio_integrity_payload *bip;
393 struct t10_pi_tuple *pi;
394 void *p, *pmap;
395 u32 i, nlb, ts, phys, virt;
396
397 if (!ns->pi_type || ns->pi_type == NVME_NS_DPS_PI_TYPE3)
398 return;
399
400 bip = bio_integrity(req->bio);
401 if (!bip)
402 return;
403
404 pmap = kmap_atomic(bip->bip_vec->bv_page) + bip->bip_vec->bv_offset;
Keith Busche1e5e562015-02-19 13:39:03 -0700405
406 p = pmap;
407 virt = bip_get_seed(bip);
408 phys = nvme_block_nr(ns, blk_rq_pos(req));
409 nlb = (blk_rq_bytes(req) >> ns->lba_shift);
Dan Williamsac6fc482015-10-21 13:20:18 -0400410 ts = ns->disk->queue->integrity.tuple_size;
Keith Busche1e5e562015-02-19 13:39:03 -0700411
412 for (i = 0; i < nlb; i++, virt++, phys++) {
413 pi = (struct t10_pi_tuple *)p;
414 dif_swap(phys, virt, pi);
415 p += ts;
416 }
417 kunmap_atomic(pmap);
418}
Keith Busch52b68d72015-02-23 09:16:21 -0700419#else /* CONFIG_BLK_DEV_INTEGRITY */
420static void nvme_dif_remap(struct request *req,
421 void (*dif_swap)(u32 p, u32 v, struct t10_pi_tuple *pi))
422{
423}
424static void nvme_dif_prep(u32 p, u32 v, struct t10_pi_tuple *pi)
425{
426}
427static void nvme_dif_complete(u32 p, u32 v, struct t10_pi_tuple *pi)
428{
429}
Keith Busch52b68d72015-02-23 09:16:21 -0700430#endif
431
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100432static bool nvme_setup_prps(struct nvme_dev *dev, struct request *req,
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200433 int total_len)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500434{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100435 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500436 struct dma_pool *pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500437 int length = total_len;
438 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500439 int dma_len = sg_dma_len(sg);
440 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100441 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500442 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500443 __le64 *prp_list;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100444 __le64 **list = iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500445 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500446 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500447
Keith Busch1d090622014-06-23 11:34:01 -0600448 length -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500449 if (length <= 0)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200450 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500451
Keith Busch1d090622014-06-23 11:34:01 -0600452 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500453 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600454 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500455 } else {
456 sg = sg_next(sg);
457 dma_addr = sg_dma_address(sg);
458 dma_len = sg_dma_len(sg);
459 }
460
Keith Busch1d090622014-06-23 11:34:01 -0600461 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600462 iod->first_dma = dma_addr;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200463 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500464 }
465
Keith Busch1d090622014-06-23 11:34:01 -0600466 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500467 if (nprps <= (256 / 8)) {
468 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500469 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500470 } else {
471 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500472 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500473 }
474
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200475 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400476 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600477 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500478 iod->npages = -1;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200479 return false;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400480 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500481 list[0] = prp_list;
482 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500483 i = 0;
484 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600485 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500486 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200487 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500488 if (!prp_list)
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200489 return false;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500490 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400491 prp_list[0] = old_prp_list[i - 1];
492 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
493 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500494 }
495 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600496 dma_len -= page_size;
497 dma_addr += page_size;
498 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500499 if (length <= 0)
500 break;
501 if (dma_len > 0)
502 continue;
503 BUG_ON(dma_len < 0);
504 sg = sg_next(sg);
505 dma_addr = sg_dma_address(sg);
506 dma_len = sg_dma_len(sg);
507 }
508
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200509 return true;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500510}
511
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100512static int nvme_map_data(struct nvme_dev *dev, struct request *req,
Ming Lin03b59292016-03-22 00:24:45 -0700513 unsigned size, struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200514{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100515 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200516 struct request_queue *q = req->q;
517 enum dma_data_direction dma_dir = rq_data_dir(req) ?
518 DMA_TO_DEVICE : DMA_FROM_DEVICE;
519 int ret = BLK_MQ_RQ_QUEUE_ERROR;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200520
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200521 sg_init_table(iod->sg, req->nr_phys_segments);
522 iod->nents = blk_rq_map_sg(q, req, iod->sg);
523 if (!iod->nents)
524 goto out;
525
526 ret = BLK_MQ_RQ_QUEUE_BUSY;
527 if (!dma_map_sg(dev->dev, iod->sg, iod->nents, dma_dir))
528 goto out;
529
Ming Lin03b59292016-03-22 00:24:45 -0700530 if (!nvme_setup_prps(dev, req, size))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200531 goto out_unmap;
532
533 ret = BLK_MQ_RQ_QUEUE_ERROR;
534 if (blk_integrity_rq(req)) {
535 if (blk_rq_count_integrity_sg(q, req->bio) != 1)
536 goto out_unmap;
537
Christoph Hellwigbf684052015-10-26 17:12:51 +0900538 sg_init_table(&iod->meta_sg, 1);
539 if (blk_rq_map_integrity_sg(q, req->bio, &iod->meta_sg) != 1)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200540 goto out_unmap;
541
542 if (rq_data_dir(req))
543 nvme_dif_remap(req, nvme_dif_prep);
544
Christoph Hellwigbf684052015-10-26 17:12:51 +0900545 if (!dma_map_sg(dev->dev, &iod->meta_sg, 1, dma_dir))
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200546 goto out_unmap;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200547 }
548
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200549 cmnd->rw.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
550 cmnd->rw.prp2 = cpu_to_le64(iod->first_dma);
551 if (blk_integrity_rq(req))
Christoph Hellwigbf684052015-10-26 17:12:51 +0900552 cmnd->rw.metadata = cpu_to_le64(sg_dma_address(&iod->meta_sg));
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200553 return BLK_MQ_RQ_QUEUE_OK;
554
555out_unmap:
556 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
557out:
558 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200559}
560
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100561static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100562{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100563 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100564 enum dma_data_direction dma_dir = rq_data_dir(req) ?
565 DMA_TO_DEVICE : DMA_FROM_DEVICE;
566
567 if (iod->nents) {
568 dma_unmap_sg(dev->dev, iod->sg, iod->nents, dma_dir);
569 if (blk_integrity_rq(req)) {
570 if (!rq_data_dir(req))
571 nvme_dif_remap(req, nvme_dif_complete);
Christoph Hellwigbf684052015-10-26 17:12:51 +0900572 dma_unmap_sg(dev->dev, &iod->meta_sg, 1, dma_dir);
Christoph Hellwigd4f6c3a2015-11-26 10:51:23 +0100573 }
574 }
575
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100576 nvme_free_iod(dev, req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500577}
578
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200579/*
580 * NOTE: ns is NULL when called on the admin queue.
581 */
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700582static int nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
583 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600584{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700585 struct nvme_ns *ns = hctx->queue->queuedata;
586 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200587 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700588 struct request *req = bd->rq;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200589 struct nvme_command cmnd;
Ming Lin58b45602016-03-22 00:24:43 -0700590 unsigned map_len;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200591 int ret = BLK_MQ_RQ_QUEUE_OK;
Keith Buschedd10d32014-04-03 16:45:23 -0600592
Keith Busche1e5e562015-02-19 13:39:03 -0700593 /*
594 * If formated with metadata, require the block layer provide a buffer
595 * unless this namespace is formated such that the metadata can be
596 * stripped/generated by the controller with PRACT=1.
597 */
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200598 if (ns && ns->ms && !blk_integrity_rq(req)) {
Keith Busch71feb362015-06-19 11:07:30 -0600599 if (!(ns->pi_type && ns->ms == 8) &&
600 req->cmd_type != REQ_TYPE_DRV_PRIV) {
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100601 blk_mq_end_request(req, -EFAULT);
Keith Busche1e5e562015-02-19 13:39:03 -0700602 return BLK_MQ_RQ_QUEUE_OK;
603 }
604 }
605
Ming Lin58b45602016-03-22 00:24:43 -0700606 map_len = nvme_map_len(req);
607 ret = nvme_init_iod(req, map_len, dev);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100608 if (ret)
609 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600610
Ming Lin8093f7c2016-04-12 13:10:14 -0600611 ret = nvme_setup_cmd(ns, req, &cmnd);
Ming Lin03b59292016-03-22 00:24:45 -0700612 if (ret)
613 goto out;
614
615 if (req->nr_phys_segments)
616 ret = nvme_map_data(dev, req, map_len, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700617
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200618 if (ret)
619 goto out;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700620
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200621 cmnd.common.command_id = req->tag;
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100622 blk_mq_start_request(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200623
624 spin_lock_irq(&nvmeq->q_lock);
Keith Buschae1fba22016-02-11 13:05:42 -0700625 if (unlikely(nvmeq->cq_vector < 0)) {
Keith Busch69d9a992016-02-24 09:15:56 -0700626 if (ns && !test_bit(NVME_NS_DEAD, &ns->flags))
627 ret = BLK_MQ_RQ_QUEUE_BUSY;
628 else
629 ret = BLK_MQ_RQ_QUEUE_ERROR;
Keith Buschae1fba22016-02-11 13:05:42 -0700630 spin_unlock_irq(&nvmeq->q_lock);
631 goto out;
632 }
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200633 __nvme_submit_cmd(nvmeq, &cmnd);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700634 nvme_process_cq(nvmeq);
635 spin_unlock_irq(&nvmeq->q_lock);
636 return BLK_MQ_RQ_QUEUE_OK;
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200637out:
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100638 nvme_free_iod(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200639 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500640}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500641
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100642static void nvme_complete_rq(struct request *req)
643{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100644 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
645 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100646 int error = 0;
647
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100648 nvme_unmap_data(dev, req);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100649
650 if (unlikely(req->errors)) {
651 if (nvme_req_needs_retry(req, req->errors)) {
652 nvme_requeue_req(req);
653 return;
654 }
655
656 if (req->cmd_type == REQ_TYPE_DRV_PRIV)
657 error = req->errors;
658 else
659 error = nvme_error_status(req->errors);
660 }
661
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100662 if (unlikely(iod->aborted)) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700663 dev_warn(dev->ctrl.device,
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100664 "completing aborted command with status: %04x\n",
665 req->errors);
666 }
667
668 blk_mq_end_request(req, error);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500669}
670
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100671/* We read the CQE phase first to check if the rest of the entry is valid */
672static inline bool nvme_cqe_valid(struct nvme_queue *nvmeq, u16 head,
673 u16 phase)
674{
675 return (le16_to_cpu(nvmeq->cqes[head].status) & 1) == phase;
676}
677
Jens Axboea0fa9642015-11-03 20:37:26 -0700678static void __nvme_process_cq(struct nvme_queue *nvmeq, unsigned int *tag)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500679{
Matthew Wilcox82123462011-01-20 13:24:06 -0500680 u16 head, phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500681
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500682 head = nvmeq->cq_head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500683 phase = nvmeq->cq_phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500684
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100685 while (nvme_cqe_valid(nvmeq, head, phase)) {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500686 struct nvme_completion cqe = nvmeq->cqes[head];
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100687 struct request *req;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100688
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500689 if (++head == nvmeq->q_depth) {
690 head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -0500691 phase = !phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500692 }
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100693
Jens Axboea0fa9642015-11-03 20:37:26 -0700694 if (tag && *tag == cqe.command_id)
695 *tag = -1;
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100696
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100697 if (unlikely(cqe.command_id >= nvmeq->q_depth)) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700698 dev_warn(nvmeq->dev->ctrl.device,
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100699 "invalid id %d completed on queue %d\n",
700 cqe.command_id, le16_to_cpu(cqe.sq_id));
701 continue;
702 }
703
Christoph Hellwigadf68f22015-11-28 15:42:28 +0100704 /*
705 * AEN requests are special as they don't time out and can
706 * survive any kind of queue freeze and often don't respond to
707 * aborts. We don't even bother to allocate a struct request
708 * for them but rather special case them here.
709 */
710 if (unlikely(nvmeq->qid == 0 &&
711 cqe.command_id >= NVME_AQ_BLKMQ_DEPTH)) {
712 nvme_complete_async_event(nvmeq->dev, &cqe);
713 continue;
714 }
715
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100716 req = blk_mq_tag_to_rq(*nvmeq->tags, cqe.command_id);
Christoph Hellwig1cb3cce2016-02-29 15:59:47 +0100717 if (req->cmd_type == REQ_TYPE_DRV_PRIV && req->special)
718 memcpy(req->special, &cqe, sizeof(cqe));
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100719 blk_mq_complete_request(req, le16_to_cpu(cqe.status) >> 1);
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100720
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500721 }
722
723 /* If the controller ignores the cq head doorbell and continuously
724 * writes to the queue, it is theoretically possible to wrap around
725 * the queue twice and mistakenly return IRQ_NONE. Linux only
726 * requires that 0.1% of your interrupts are handled, so this isn't
727 * a big problem.
728 */
Matthew Wilcox82123462011-01-20 13:24:06 -0500729 if (head == nvmeq->cq_head && phase == nvmeq->cq_phase)
Jens Axboea0fa9642015-11-03 20:37:26 -0700730 return;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500731
Keith Busch604e8c82015-11-20 08:38:13 -0700732 if (likely(nvmeq->cq_vector >= 0))
733 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500734 nvmeq->cq_head = head;
Matthew Wilcox82123462011-01-20 13:24:06 -0500735 nvmeq->cq_phase = phase;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500736
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400737 nvmeq->cqe_seen = 1;
Jens Axboea0fa9642015-11-03 20:37:26 -0700738}
739
740static void nvme_process_cq(struct nvme_queue *nvmeq)
741{
742 __nvme_process_cq(nvmeq, NULL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500743}
744
745static irqreturn_t nvme_irq(int irq, void *data)
746{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500747 irqreturn_t result;
748 struct nvme_queue *nvmeq = data;
749 spin_lock(&nvmeq->q_lock);
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400750 nvme_process_cq(nvmeq);
751 result = nvmeq->cqe_seen ? IRQ_HANDLED : IRQ_NONE;
752 nvmeq->cqe_seen = 0;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500753 spin_unlock(&nvmeq->q_lock);
754 return result;
755}
756
757static irqreturn_t nvme_irq_check(int irq, void *data)
758{
759 struct nvme_queue *nvmeq = data;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100760 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase))
761 return IRQ_WAKE_THREAD;
762 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -0500763}
764
Jens Axboea0fa9642015-11-03 20:37:26 -0700765static int nvme_poll(struct blk_mq_hw_ctx *hctx, unsigned int tag)
766{
767 struct nvme_queue *nvmeq = hctx->driver_data;
768
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100769 if (nvme_cqe_valid(nvmeq, nvmeq->cq_head, nvmeq->cq_phase)) {
Jens Axboea0fa9642015-11-03 20:37:26 -0700770 spin_lock_irq(&nvmeq->q_lock);
771 __nvme_process_cq(nvmeq, &tag);
772 spin_unlock_irq(&nvmeq->q_lock);
773
774 if (tag == -1)
775 return 1;
776 }
777
778 return 0;
779}
780
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100781static void nvme_async_event_work(struct work_struct *work)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500782{
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100783 struct nvme_dev *dev = container_of(work, struct nvme_dev, async_work);
784 struct nvme_queue *nvmeq = dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700785 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700786
787 memset(&c, 0, sizeof(c));
788 c.common.opcode = nvme_admin_async_event;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700789
Christoph Hellwig9396dec2016-02-29 15:59:44 +0100790 spin_lock_irq(&nvmeq->q_lock);
791 while (dev->ctrl.event_limit > 0) {
792 c.common.command_id = NVME_AQ_BLKMQ_DEPTH +
793 --dev->ctrl.event_limit;
794 __nvme_submit_cmd(nvmeq, &c);
795 }
796 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch4d115422013-12-10 13:10:40 -0700797}
798
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500799static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
800{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500801 struct nvme_command c;
802
803 memset(&c, 0, sizeof(c));
804 c.delete_queue.opcode = opcode;
805 c.delete_queue.qid = cpu_to_le16(id);
806
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100807 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500808}
809
810static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
811 struct nvme_queue *nvmeq)
812{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500813 struct nvme_command c;
814 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_CQ_IRQ_ENABLED;
815
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200816 /*
817 * Note: we (ab)use the fact the the prp fields survive if no data
818 * is attached to the request.
819 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500820 memset(&c, 0, sizeof(c));
821 c.create_cq.opcode = nvme_admin_create_cq;
822 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
823 c.create_cq.cqid = cpu_to_le16(qid);
824 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
825 c.create_cq.cq_flags = cpu_to_le16(flags);
826 c.create_cq.irq_vector = cpu_to_le16(nvmeq->cq_vector);
827
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100828 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500829}
830
831static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
832 struct nvme_queue *nvmeq)
833{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500834 struct nvme_command c;
835 int flags = NVME_QUEUE_PHYS_CONTIG | NVME_SQ_PRIO_MEDIUM;
836
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200837 /*
838 * Note: we (ab)use the fact the the prp fields survive if no data
839 * is attached to the request.
840 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500841 memset(&c, 0, sizeof(c));
842 c.create_sq.opcode = nvme_admin_create_sq;
843 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
844 c.create_sq.sqid = cpu_to_le16(qid);
845 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
846 c.create_sq.sq_flags = cpu_to_le16(flags);
847 c.create_sq.cqid = cpu_to_le16(qid);
848
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100849 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500850}
851
852static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
853{
854 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
855}
856
857static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
858{
859 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
860}
861
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100862static void abort_endio(struct request *req, int error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400863{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100864 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
865 struct nvme_queue *nvmeq = iod->nvmeq;
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100866 u16 status = req->errors;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400867
Christoph Hellwig1cb3cce2016-02-29 15:59:47 +0100868 dev_warn(nvmeq->dev->ctrl.device, "Abort status: 0x%x", status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100869 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100870 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200871}
872
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200873static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200874{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100875 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
876 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -0700877 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700878 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700879 struct nvme_command cmd;
Keith Buschc30341d2013-12-10 13:10:38 -0700880
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200881 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100882 * Shutdown immediately if controller times out while starting. The
883 * reset work will see the pci device disabled when it gets the forced
884 * cancellation error. All outstanding requests are completed on
885 * shutdown, so we return BLK_EH_HANDLED.
886 */
Christoph Hellwigbb8d2612016-04-26 13:51:57 +0200887 if (dev->ctrl.state == NVME_CTRL_RESETTING) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700888 dev_warn(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100889 "I/O %d QID %d timeout, disable controller\n",
890 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -0700891 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100892 req->errors = NVME_SC_CANCELLED;
893 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -0700894 }
895
Christoph Hellwigfd634f412015-11-26 12:42:26 +0100896 /*
897 * Shutdown the controller immediately and schedule a reset if the
898 * command was already aborted once before and still hasn't been
899 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200900 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100901 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700902 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +0100903 "I/O %d QID %d timeout, reset controller\n",
904 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -0700905 nvme_dev_disable(dev, false);
Keith Busche1569a12015-11-26 12:11:07 +0100906 queue_work(nvme_workq, &dev->reset_work);
Keith Buschc30341d2013-12-10 13:10:38 -0700907
Keith Busche1569a12015-11-26 12:11:07 +0100908 /*
909 * Mark the request as handled, since the inline shutdown
910 * forces all outstanding requests to complete.
911 */
912 req->errors = NVME_SC_CANCELLED;
913 return BLK_EH_HANDLED;
Keith Buschc30341d2013-12-10 13:10:38 -0700914 }
Keith Buschc30341d2013-12-10 13:10:38 -0700915
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100916 iod->aborted = 1;
Keith Buschc30341d2013-12-10 13:10:38 -0700917
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100918 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
919 atomic_inc(&dev->ctrl.abort_limit);
920 return BLK_EH_RESET_TIMER;
921 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700922
Keith Buschc30341d2013-12-10 13:10:38 -0700923 memset(&cmd, 0, sizeof(cmd));
924 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700925 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -0700926 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -0700927
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -0700928 dev_warn(nvmeq->dev->ctrl.device,
929 "I/O %d QID %d timeout, aborting\n",
930 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -0700931
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100932 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwig6f3b0e82015-11-26 09:13:05 +0100933 BLK_MQ_REQ_NOWAIT);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100934 if (IS_ERR(abort_req)) {
935 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +0200936 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +0100937 }
Keith Buschc30341d2013-12-10 13:10:38 -0700938
Christoph Hellwige7a2a872015-11-16 10:39:48 +0100939 abort_req->timeout = ADMIN_TIMEOUT;
940 abort_req->end_io_data = NULL;
941 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -0700942
Keith Busch7a509a62015-01-07 18:55:53 -0700943 /*
944 * The aborted req will be completed on receiving the abort req.
945 * We enable the timer again. If hit twice, it'll cause a device reset,
946 * as the device then is in a faulty state.
947 */
Keith Busch07836e62015-02-19 10:34:48 -0700948 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -0400949}
950
Sagi Grimberg82b45522016-04-12 15:07:15 -0600951static void nvme_cancel_io(struct request *req, void *data, bool reserved)
Keith Buscha42cecc2012-07-25 16:06:38 -0600952{
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100953 int status;
Keith Buscha42cecc2012-07-25 16:06:38 -0600954
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400955 if (!blk_mq_request_started(req))
956 return;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400957
Jens Axboe7e197932016-04-12 16:11:11 -0600958 dev_dbg_ratelimited(((struct nvme_dev *) data)->ctrl.device,
959 "Cancelling I/O %d", req->tag);
Matthew Wilcoxdf348132012-01-11 07:29:56 -0700960
Keith Busch1d49c382016-01-04 09:10:56 -0700961 status = NVME_SC_ABORT_REQ;
Matthew Wilcoxdf348132012-01-11 07:29:56 -0700962 if (blk_queue_dying(req->q))
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100963 status |= NVME_SC_DNR;
964 blk_mq_complete_request(req, status);
Matthew Wilcoxdf348132012-01-11 07:29:56 -0700965}
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -0400966
Keith Buschf435c282014-07-07 09:14:42 -0600967static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -0400968{
969 dma_free_coherent(nvmeq->q_dmadev, CQ_SIZE(nvmeq->q_depth),
970 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Jon Derrick8ffaadf2015-07-20 10:14:09 -0600971 if (nvmeq->sq_cmds)
972 dma_free_coherent(nvmeq->q_dmadev, SQ_SIZE(nvmeq->q_depth),
Matthew Wilcox9e866772012-08-03 13:55:56 -0400973 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
974 kfree(nvmeq);
975}
976
Keith Buscha1a5ef92013-12-16 13:50:00 -0500977static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -0600978{
979 int i;
980
Keith Buscha1a5ef92013-12-16 13:50:00 -0500981 for (i = dev->queue_count - 1; i >= lowest; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700982 struct nvme_queue *nvmeq = dev->queues[i];
Keith Busch22404272013-07-15 15:02:20 -0600983 dev->queue_count--;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700984 dev->queues[i] = NULL;
Keith Buschf435c282014-07-07 09:14:42 -0600985 nvme_free_queue(nvmeq);
kaoudis121c7ad2015-01-14 21:01:58 -0700986 }
Keith Busch22404272013-07-15 15:02:20 -0600987}
988
Keith Busch4d115422013-12-10 13:10:40 -0700989/**
990 * nvme_suspend_queue - put queue into suspended state
991 * @nvmeq - queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -0700992 */
993static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500994{
Keith Busch2b25d982014-12-22 12:59:04 -0700995 int vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500996
Matthew Wilcoxa09115b2012-08-07 15:56:23 -0400997 spin_lock_irq(&nvmeq->q_lock);
Keith Busch2b25d982014-12-22 12:59:04 -0700998 if (nvmeq->cq_vector == -1) {
999 spin_unlock_irq(&nvmeq->q_lock);
1000 return 1;
1001 }
1002 vector = nvmeq->dev->entry[nvmeq->cq_vector].vector;
Keith Busch42f61422014-03-24 10:46:25 -06001003 nvmeq->dev->online_queues--;
Keith Busch2b25d982014-12-22 12:59:04 -07001004 nvmeq->cq_vector = -1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001005 spin_unlock_irq(&nvmeq->q_lock);
1006
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001007 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Keith Busch25646262016-01-04 09:10:57 -07001008 blk_mq_stop_hw_queues(nvmeq->dev->ctrl.admin_q);
Keith Busch6df3dbc2015-03-26 13:49:33 -06001009
Matthew Wilcoxaba20802011-03-27 08:52:06 -04001010 irq_set_affinity_hint(vector, NULL);
1011 free_irq(vector, nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001012
Keith Busch4d115422013-12-10 13:10:40 -07001013 return 0;
1014}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001015
Keith Buscha5cdb682016-01-12 14:41:18 -07001016static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001017{
Keith Buscha5cdb682016-01-12 14:41:18 -07001018 struct nvme_queue *nvmeq = dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001019
1020 if (!nvmeq)
1021 return;
1022 if (nvme_suspend_queue(nvmeq))
1023 return;
1024
Keith Buscha5cdb682016-01-12 14:41:18 -07001025 if (shutdown)
1026 nvme_shutdown_ctrl(&dev->ctrl);
1027 else
1028 nvme_disable_ctrl(&dev->ctrl, lo_hi_readq(
1029 dev->bar + NVME_REG_CAP));
Keith Busch07836e62015-02-19 10:34:48 -07001030
1031 spin_lock_irq(&nvmeq->q_lock);
1032 nvme_process_cq(nvmeq);
1033 spin_unlock_irq(&nvmeq->q_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001034}
1035
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001036static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1037 int entry_size)
1038{
1039 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001040 unsigned q_size_aligned = roundup(q_depth * entry_size,
1041 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001042
1043 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001044 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001045 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001046 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001047
1048 /*
1049 * Ensure the reduced q_depth is above some threshold where it
1050 * would be better to map queues in system memory with the
1051 * original depth
1052 */
1053 if (q_depth < 64)
1054 return -ENOMEM;
1055 }
1056
1057 return q_depth;
1058}
1059
1060static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1061 int qid, int depth)
1062{
1063 if (qid && dev->cmb && use_cmb_sqes && NVME_CMB_SQS(dev->cmbsz)) {
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001064 unsigned offset = (qid - 1) * roundup(SQ_SIZE(depth),
1065 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001066 nvmeq->sq_dma_addr = dev->cmb_dma_addr + offset;
1067 nvmeq->sq_cmds_io = dev->cmb + offset;
1068 } else {
1069 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(depth),
1070 &nvmeq->sq_dma_addr, GFP_KERNEL);
1071 if (!nvmeq->sq_cmds)
1072 return -ENOMEM;
1073 }
1074
1075 return 0;
1076}
1077
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001078static struct nvme_queue *nvme_alloc_queue(struct nvme_dev *dev, int qid,
Keith Busch2b25d982014-12-22 12:59:04 -07001079 int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001080{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001081 struct nvme_queue *nvmeq = kzalloc(sizeof(*nvmeq), GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001082 if (!nvmeq)
1083 return NULL;
1084
Christoph Hellwige75ec752015-05-22 11:12:39 +02001085 nvmeq->cqes = dma_zalloc_coherent(dev->dev, CQ_SIZE(depth),
Joe Perches4d51abf2014-06-15 13:37:33 -07001086 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001087 if (!nvmeq->cqes)
1088 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001089
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001090 if (nvme_alloc_sq_cmds(dev, nvmeq, qid, depth))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001091 goto free_cqdma;
1092
Christoph Hellwige75ec752015-05-22 11:12:39 +02001093 nvmeq->q_dmadev = dev->dev;
Matthew Wilcox091b6092011-02-10 09:56:01 -05001094 nvmeq->dev = dev;
Matthew Wilcox3193f072014-01-27 15:57:22 -05001095 snprintf(nvmeq->irqname, sizeof(nvmeq->irqname), "nvme%dq%d",
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001096 dev->ctrl.instance, qid);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001097 spin_lock_init(&nvmeq->q_lock);
1098 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001099 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001100 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001101 nvmeq->q_depth = depth;
Keith Buschc30341d2013-12-10 13:10:38 -07001102 nvmeq->qid = qid;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001103 nvmeq->cq_vector = -1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001104 dev->queues[qid] = nvmeq;
Jon Derrick36a7e992015-05-27 12:26:23 -06001105 dev->queue_count++;
1106
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001107 return nvmeq;
1108
1109 free_cqdma:
Christoph Hellwige75ec752015-05-22 11:12:39 +02001110 dma_free_coherent(dev->dev, CQ_SIZE(depth), (void *)nvmeq->cqes,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001111 nvmeq->cq_dma_addr);
1112 free_nvmeq:
1113 kfree(nvmeq);
1114 return NULL;
1115}
1116
Matthew Wilcox30010822011-01-20 09:10:15 -05001117static int queue_request_irq(struct nvme_dev *dev, struct nvme_queue *nvmeq,
1118 const char *name)
1119{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001120 if (use_threaded_interrupts)
1121 return request_threaded_irq(dev->entry[nvmeq->cq_vector].vector,
Michael Opdenacker481e5ba2013-10-12 06:23:29 +02001122 nvme_irq_check, nvme_irq, IRQF_SHARED,
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001123 name, nvmeq);
Matthew Wilcox30010822011-01-20 09:10:15 -05001124 return request_irq(dev->entry[nvmeq->cq_vector].vector, nvme_irq,
Michael Opdenacker481e5ba2013-10-12 06:23:29 +02001125 IRQF_SHARED, name, nvmeq);
Matthew Wilcox30010822011-01-20 09:10:15 -05001126}
1127
Keith Busch22404272013-07-15 15:02:20 -06001128static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001129{
Keith Busch22404272013-07-15 15:02:20 -06001130 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001131
Keith Busch7be50e92014-09-10 15:48:47 -06001132 spin_lock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001133 nvmeq->sq_tail = 0;
1134 nvmeq->cq_head = 0;
1135 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001136 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Busch22404272013-07-15 15:02:20 -06001137 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq->q_depth));
Keith Busch42f61422014-03-24 10:46:25 -06001138 dev->online_queues++;
Keith Busch7be50e92014-09-10 15:48:47 -06001139 spin_unlock_irq(&nvmeq->q_lock);
Keith Busch22404272013-07-15 15:02:20 -06001140}
1141
1142static int nvme_create_queue(struct nvme_queue *nvmeq, int qid)
1143{
1144 struct nvme_dev *dev = nvmeq->dev;
1145 int result;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001146
Keith Busch2b25d982014-12-22 12:59:04 -07001147 nvmeq->cq_vector = qid - 1;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001148 result = adapter_alloc_cq(dev, qid, nvmeq);
1149 if (result < 0)
Keith Busch22404272013-07-15 15:02:20 -06001150 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001151
1152 result = adapter_alloc_sq(dev, qid, nvmeq);
1153 if (result < 0)
1154 goto release_cq;
1155
Matthew Wilcox3193f072014-01-27 15:57:22 -05001156 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001157 if (result < 0)
1158 goto release_sq;
1159
Keith Busch22404272013-07-15 15:02:20 -06001160 nvme_init_queue(nvmeq, qid);
Keith Busch22404272013-07-15 15:02:20 -06001161 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001162
1163 release_sq:
1164 adapter_delete_sq(dev, qid);
1165 release_cq:
1166 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001167 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001168}
1169
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001170static struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001171 .queue_rq = nvme_queue_rq,
Christoph Hellwigeee417b2015-11-26 13:03:13 +01001172 .complete = nvme_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001173 .map_queue = blk_mq_map_queue,
1174 .init_hctx = nvme_admin_init_hctx,
Keith Busch4af0e212015-06-08 10:08:13 -06001175 .exit_hctx = nvme_admin_exit_hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001176 .init_request = nvme_admin_init_request,
1177 .timeout = nvme_timeout,
1178};
1179
1180static struct blk_mq_ops nvme_mq_ops = {
1181 .queue_rq = nvme_queue_rq,
Christoph Hellwigeee417b2015-11-26 13:03:13 +01001182 .complete = nvme_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001183 .map_queue = blk_mq_map_queue,
1184 .init_hctx = nvme_init_hctx,
1185 .init_request = nvme_init_request,
1186 .timeout = nvme_timeout,
Jens Axboea0fa9642015-11-03 20:37:26 -07001187 .poll = nvme_poll,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001188};
1189
Keith Buschea191d22015-01-07 18:55:49 -07001190static void nvme_dev_remove_admin(struct nvme_dev *dev)
1191{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001192 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001193 /*
1194 * If the controller was reset during removal, it's possible
1195 * user requests may be waiting on a stopped queue. Start the
1196 * queue to flush these to completion.
1197 */
1198 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001199 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001200 blk_mq_free_tag_set(&dev->admin_tagset);
1201 }
1202}
1203
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001204static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1205{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001206 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001207 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1208 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001209
1210 /*
1211 * Subtract one to leave an empty queue entry for 'Full Queue'
1212 * condition. See NVM-Express 1.2 specification, section 4.1.2.
1213 */
1214 dev->admin_tagset.queue_depth = NVME_AQ_BLKMQ_DEPTH - 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001215 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001216 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Jens Axboeac3dd5b2015-01-22 12:07:58 -07001217 dev->admin_tagset.cmd_size = nvme_cmd_size(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001218 dev->admin_tagset.driver_data = dev;
1219
1220 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1221 return -ENOMEM;
1222
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001223 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1224 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001225 blk_mq_free_tag_set(&dev->admin_tagset);
1226 return -ENOMEM;
1227 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001228 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001229 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001230 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001231 return -ENODEV;
1232 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001233 } else
Keith Busch25646262016-01-04 09:10:57 -07001234 blk_mq_start_stopped_hw_queues(dev->ctrl.admin_q, true);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001235
1236 return 0;
1237}
1238
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001239static int nvme_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001240{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001241 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001242 u32 aqa;
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001243 u64 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001244 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001245
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001246 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1) ?
Keith Buschdfbac8c2015-08-10 15:20:40 -06001247 NVME_CAP_NSSRC(cap) : 0;
1248
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001249 if (dev->subsystem &&
1250 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1251 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001252
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001253 result = nvme_disable_ctrl(&dev->ctrl, cap);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001254 if (result < 0)
1255 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001256
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001257 nvmeq = dev->queues[0];
Keith Buschcd638942013-07-15 15:02:23 -06001258 if (!nvmeq) {
Keith Busch2b25d982014-12-22 12:59:04 -07001259 nvmeq = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Keith Buschcd638942013-07-15 15:02:23 -06001260 if (!nvmeq)
1261 return -ENOMEM;
Keith Buschcd638942013-07-15 15:02:23 -06001262 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001263
1264 aqa = nvmeq->q_depth - 1;
1265 aqa |= aqa << 16;
1266
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001267 writel(aqa, dev->bar + NVME_REG_AQA);
1268 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1269 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001270
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001271 result = nvme_enable_ctrl(&dev->ctrl, cap);
Keith Busch025c5572013-05-01 13:07:51 -06001272 if (result)
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001273 goto free_nvmeq;
1274
Keith Busch2b25d982014-12-22 12:59:04 -07001275 nvmeq->cq_vector = 0;
Matthew Wilcox3193f072014-01-27 15:57:22 -05001276 result = queue_request_irq(dev, nvmeq, nvmeq->irqname);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001277 if (result) {
1278 nvmeq->cq_vector = -1;
Keith Busch0fb59cb2015-01-07 18:55:50 -07001279 goto free_nvmeq;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001280 }
Keith Busch025c5572013-05-01 13:07:51 -06001281
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001282 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001283
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001284 free_nvmeq:
1285 nvme_free_queues(dev, 0);
1286 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001287}
1288
Guilherme G. Piccolic875a702016-04-13 11:08:20 -03001289static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1290{
1291
1292 /* If true, indicates loss of adapter communication, possibly by a
1293 * NVMe Subsystem reset.
1294 */
1295 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1296
1297 /* If there is a reset ongoing, we shouldn't reset again. */
1298 if (work_busy(&dev->reset_work))
1299 return false;
1300
1301 /* We shouldn't reset unless the controller is on fatal error state
1302 * _or_ if we lost the communication with it.
1303 */
1304 if (!(csts & NVME_CSTS_CFS) && !nssro)
1305 return false;
1306
1307 /* If PCI error recovery process is happening, we cannot reset or
1308 * the recovery mechanism will surely fail.
1309 */
1310 if (pci_channel_offline(to_pci_dev(dev->dev)))
1311 return false;
1312
1313 return true;
1314}
1315
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001316static void nvme_watchdog_timer(unsigned long data)
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001317{
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001318 struct nvme_dev *dev = (struct nvme_dev *)data;
1319 u32 csts = readl(dev->bar + NVME_REG_CSTS);
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001320
Guilherme G. Piccolic875a702016-04-13 11:08:20 -03001321 /* Skip controllers under certain specific conditions. */
1322 if (nvme_should_reset(dev, csts)) {
1323 if (queue_work(nvme_workq, &dev->reset_work))
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001324 dev_warn(dev->dev,
1325 "Failed status: 0x%x, reset controller.\n",
1326 csts);
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001327 return;
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001328 }
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001329
1330 mod_timer(&dev->watchdog_timer, round_jiffies(jiffies + HZ));
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001331}
1332
Christoph Hellwig749941f2015-11-26 11:46:39 +01001333static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001334{
Keith Busch949928c2015-12-17 17:08:15 -07001335 unsigned i, max;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001336 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001337
Christoph Hellwig749941f2015-11-26 11:46:39 +01001338 for (i = dev->queue_count; i <= dev->max_qid; i++) {
1339 if (!nvme_alloc_queue(dev, i, dev->q_depth)) {
1340 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001341 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001342 }
1343 }
Keith Busch42f61422014-03-24 10:46:25 -06001344
Keith Busch949928c2015-12-17 17:08:15 -07001345 max = min(dev->max_qid, dev->queue_count - 1);
1346 for (i = dev->online_queues; i <= max; i++) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001347 ret = nvme_create_queue(dev->queues[i], i);
1348 if (ret) {
Christoph Hellwig2659e572015-10-02 18:51:31 +02001349 nvme_free_queues(dev, i);
Keith Busch42f61422014-03-24 10:46:25 -06001350 break;
Christoph Hellwig2659e572015-10-02 18:51:31 +02001351 }
Matthew Wilcox27e81662014-04-11 11:58:45 -04001352 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001353
1354 /*
1355 * Ignore failing Create SQ/CQ commands, we can continue with less
1356 * than the desired aount of queues, and even a controller without
1357 * I/O queues an still be used to issue admin commands. This might
1358 * be useful to upgrade a buggy firmware for example.
1359 */
1360 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001361}
1362
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001363static void __iomem *nvme_map_cmb(struct nvme_dev *dev)
1364{
1365 u64 szu, size, offset;
1366 u32 cmbloc;
1367 resource_size_t bar_size;
1368 struct pci_dev *pdev = to_pci_dev(dev->dev);
1369 void __iomem *cmb;
1370 dma_addr_t dma_addr;
1371
1372 if (!use_cmb_sqes)
1373 return NULL;
1374
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001375 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001376 if (!(NVME_CMB_SZ(dev->cmbsz)))
1377 return NULL;
1378
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001379 cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001380
1381 szu = (u64)1 << (12 + 4 * NVME_CMB_SZU(dev->cmbsz));
1382 size = szu * NVME_CMB_SZ(dev->cmbsz);
1383 offset = szu * NVME_CMB_OFST(cmbloc);
1384 bar_size = pci_resource_len(pdev, NVME_CMB_BIR(cmbloc));
1385
1386 if (offset > bar_size)
1387 return NULL;
1388
1389 /*
1390 * Controllers may support a CMB size larger than their BAR,
1391 * for example, due to being behind a bridge. Reduce the CMB to
1392 * the reported size of the BAR
1393 */
1394 if (size > bar_size - offset)
1395 size = bar_size - offset;
1396
1397 dma_addr = pci_resource_start(pdev, NVME_CMB_BIR(cmbloc)) + offset;
1398 cmb = ioremap_wc(dma_addr, size);
1399 if (!cmb)
1400 return NULL;
1401
1402 dev->cmb_dma_addr = dma_addr;
1403 dev->cmb_size = size;
1404 return cmb;
1405}
1406
1407static inline void nvme_release_cmb(struct nvme_dev *dev)
1408{
1409 if (dev->cmb) {
1410 iounmap(dev->cmb);
1411 dev->cmb = NULL;
1412 }
1413}
1414
Keith Busch9d713c22013-07-15 15:02:24 -06001415static size_t db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1416{
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001417 return 4096 + ((nr_io_queues + 1) * 8 * dev->db_stride);
Keith Busch9d713c22013-07-15 15:02:24 -06001418}
1419
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001420static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001421{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001422 struct nvme_queue *adminq = dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02001423 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch42f61422014-03-24 10:46:25 -06001424 int result, i, vecs, nr_io_queues, size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001425
Keith Busch42f61422014-03-24 10:46:25 -06001426 nr_io_queues = num_possible_cpus();
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001427 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
1428 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001429 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001430
1431 /*
1432 * Degraded controllers might return an error when setting the queue
1433 * count. We still want to be able to bring them online and offer
1434 * access to the admin queue, as that might be only way to fix them up.
1435 */
1436 if (result > 0) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001437 dev_err(dev->ctrl.device,
1438 "Could not set queue count (%d)\n", result);
Keith Busch788e15a2016-04-08 16:09:10 -06001439 return 0;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01001440 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001441
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001442 if (dev->cmb && NVME_CMB_SQS(dev->cmbsz)) {
1443 result = nvme_cmb_qdepth(dev, nr_io_queues,
1444 sizeof(struct nvme_command));
1445 if (result > 0)
1446 dev->q_depth = result;
1447 else
1448 nvme_release_cmb(dev);
1449 }
1450
Keith Busch9d713c22013-07-15 15:02:24 -06001451 size = db_bar_size(dev, nr_io_queues);
1452 if (size > 8192) {
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001453 iounmap(dev->bar);
Keith Busch9d713c22013-07-15 15:02:24 -06001454 do {
1455 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1456 if (dev->bar)
1457 break;
1458 if (!--nr_io_queues)
1459 return -ENOMEM;
1460 size = db_bar_size(dev, nr_io_queues);
1461 } while (1);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001462 dev->dbs = dev->bar + 4096;
Keith Busch5a92e702014-02-21 14:13:44 -07001463 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04001464 }
1465
Keith Busch9d713c22013-07-15 15:02:24 -06001466 /* Deregister the admin queue's interrupt */
Matthew Wilcox3193f072014-01-27 15:57:22 -05001467 free_irq(dev->entry[0].vector, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06001468
Jens Axboee32efbf2014-11-14 09:49:26 -07001469 /*
1470 * If we enable msix early due to not intx, disable it again before
1471 * setting up the full range we need.
1472 */
Keith Busch788e15a2016-04-08 16:09:10 -06001473 if (pdev->msi_enabled)
1474 pci_disable_msi(pdev);
1475 else if (pdev->msix_enabled)
Jens Axboee32efbf2014-11-14 09:49:26 -07001476 pci_disable_msix(pdev);
1477
Alexander Gordeevbe577fa2014-03-04 16:22:00 +01001478 for (i = 0; i < nr_io_queues; i++)
Matthew Wilcox1b234842011-01-20 13:01:49 -05001479 dev->entry[i].entry = i;
Alexander Gordeevbe577fa2014-03-04 16:22:00 +01001480 vecs = pci_enable_msix_range(pdev, dev->entry, 1, nr_io_queues);
1481 if (vecs < 0) {
1482 vecs = pci_enable_msi_range(pdev, 1, min(nr_io_queues, 32));
1483 if (vecs < 0) {
1484 vecs = 1;
1485 } else {
1486 for (i = 0; i < vecs; i++)
1487 dev->entry[i].vector = i + pdev->irq;
Matthew Wilcox1b234842011-01-20 13:01:49 -05001488 }
1489 }
1490
Matthew Wilcox063a8092013-06-20 10:53:48 -04001491 /*
1492 * Should investigate if there's a performance win from allocating
1493 * more queues than interrupt vectors; it might allow the submission
1494 * path to scale better, even if the receive path is limited by the
1495 * number of interrupts.
1496 */
1497 nr_io_queues = vecs;
Keith Busch42f61422014-03-24 10:46:25 -06001498 dev->max_qid = nr_io_queues;
Ramachandra Rao Gajulafa08a392013-05-11 15:19:31 -07001499
Matthew Wilcox3193f072014-01-27 15:57:22 -05001500 result = queue_request_irq(dev, adminq, adminq->irqname);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001501 if (result) {
1502 adminq->cq_vector = -1;
Keith Busch22404272013-07-15 15:02:20 -06001503 goto free_queues;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001504 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001505 return nvme_create_io_queues(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001506
Keith Busch22404272013-07-15 15:02:20 -06001507 free_queues:
Keith Buscha1a5ef92013-12-16 13:50:00 -05001508 nvme_free_queues(dev, 1);
Keith Busch22404272013-07-15 15:02:20 -06001509 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001510}
1511
Christoph Hellwig5955be22016-04-26 13:51:59 +02001512static void nvme_pci_post_scan(struct nvme_ctrl *ctrl)
Keith Buschbda4e0f2015-09-03 08:18:17 -06001513{
Christoph Hellwig5955be22016-04-26 13:51:59 +02001514 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Buschbda4e0f2015-09-03 08:18:17 -06001515 struct nvme_queue *nvmeq;
1516 int i;
1517
1518 for (i = 0; i < dev->online_queues; i++) {
1519 nvmeq = dev->queues[i];
1520
1521 if (!nvmeq->tags || !(*nvmeq->tags))
1522 continue;
1523
1524 irq_set_affinity_hint(dev->entry[nvmeq->cq_vector].vector,
1525 blk_mq_tags_cpumask(*nvmeq->tags));
1526 }
1527}
1528
Keith Buschdb3cbff2016-01-12 14:41:17 -07001529static void nvme_del_queue_end(struct request *req, int error)
1530{
1531 struct nvme_queue *nvmeq = req->end_io_data;
1532
1533 blk_mq_free_request(req);
1534 complete(&nvmeq->dev->ioq_wait);
1535}
1536
1537static void nvme_del_cq_end(struct request *req, int error)
1538{
1539 struct nvme_queue *nvmeq = req->end_io_data;
1540
1541 if (!error) {
1542 unsigned long flags;
1543
Ming Lin2e39e0f2016-04-05 10:32:04 -07001544 /*
1545 * We might be called with the AQ q_lock held
1546 * and the I/O queue q_lock should always
1547 * nest inside the AQ one.
1548 */
1549 spin_lock_irqsave_nested(&nvmeq->q_lock, flags,
1550 SINGLE_DEPTH_NESTING);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001551 nvme_process_cq(nvmeq);
1552 spin_unlock_irqrestore(&nvmeq->q_lock, flags);
1553 }
1554
1555 nvme_del_queue_end(req, error);
1556}
1557
1558static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
1559{
1560 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
1561 struct request *req;
1562 struct nvme_command cmd;
1563
1564 memset(&cmd, 0, sizeof(cmd));
1565 cmd.delete_queue.opcode = opcode;
1566 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
1567
1568 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT);
1569 if (IS_ERR(req))
1570 return PTR_ERR(req);
1571
1572 req->timeout = ADMIN_TIMEOUT;
1573 req->end_io_data = nvmeq;
1574
1575 blk_execute_rq_nowait(q, NULL, req, false,
1576 opcode == nvme_admin_delete_cq ?
1577 nvme_del_cq_end : nvme_del_queue_end);
1578 return 0;
1579}
1580
1581static void nvme_disable_io_queues(struct nvme_dev *dev)
1582{
1583 int pass;
1584 unsigned long timeout;
1585 u8 opcode = nvme_admin_delete_sq;
1586
1587 for (pass = 0; pass < 2; pass++) {
1588 int sent = 0, i = dev->queue_count - 1;
1589
1590 reinit_completion(&dev->ioq_wait);
1591 retry:
1592 timeout = ADMIN_TIMEOUT;
1593 for (; i > 0; i--) {
1594 struct nvme_queue *nvmeq = dev->queues[i];
1595
1596 if (!pass)
1597 nvme_suspend_queue(nvmeq);
1598 if (nvme_delete_queue(nvmeq, opcode))
1599 break;
1600 ++sent;
1601 }
1602 while (sent--) {
1603 timeout = wait_for_completion_io_timeout(&dev->ioq_wait, timeout);
1604 if (timeout == 0)
1605 return;
1606 if (i)
1607 goto retry;
1608 }
1609 opcode = nvme_admin_delete_cq;
1610 }
1611}
1612
Matthew Wilcox422ef0c2013-04-16 11:22:36 -04001613/*
1614 * Return: error value if an error occurred setting up the queues or calling
1615 * Identify Device. 0 if these succeeded, even if adding some of the
1616 * namespaces failed. At the moment, these failures are silent. TBD which
1617 * failures should be reported.
1618 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001619static int nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001620{
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001621 if (!dev->ctrl.tagset) {
Keith Buschffe77042015-06-08 10:08:15 -06001622 dev->tagset.ops = &nvme_mq_ops;
1623 dev->tagset.nr_hw_queues = dev->online_queues - 1;
1624 dev->tagset.timeout = NVME_IO_TIMEOUT;
1625 dev->tagset.numa_node = dev_to_node(dev->dev);
1626 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001627 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Keith Buschffe77042015-06-08 10:08:15 -06001628 dev->tagset.cmd_size = nvme_cmd_size(dev);
1629 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
1630 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001631
Keith Buschffe77042015-06-08 10:08:15 -06001632 if (blk_mq_alloc_tag_set(&dev->tagset))
1633 return 0;
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001634 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07001635 } else {
1636 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
1637
1638 /* Free previously allocated queues that are no longer usable */
1639 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06001640 }
Keith Busch949928c2015-12-17 17:08:15 -07001641
Keith Busche1e5e562015-02-19 13:39:03 -07001642 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001643}
1644
Keith Buschb00a7262016-02-24 09:15:52 -07001645static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06001646{
Keith Busch42f61422014-03-24 10:46:25 -06001647 u64 cap;
Keith Buschb00a7262016-02-24 09:15:52 -07001648 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001649 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001650
1651 if (pci_enable_device_mem(pdev))
1652 return result;
1653
Keith Busch0877cb02013-07-15 15:02:19 -06001654 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001655
Christoph Hellwige75ec752015-05-22 11:12:39 +02001656 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)) &&
1657 dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(32)))
Russell King052d0ef2013-06-26 23:49:11 +01001658 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06001659
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001660 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07001661 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07001662 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07001663 }
Jens Axboee32efbf2014-11-14 09:49:26 -07001664
1665 /*
Keith Busch788e15a2016-04-08 16:09:10 -06001666 * Some devices and/or platforms don't advertise or work with INTx
1667 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
1668 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07001669 */
Keith Busch788e15a2016-04-08 16:09:10 -06001670 if (pci_enable_msix(pdev, dev->entry, 1)) {
1671 pci_enable_msi(pdev);
1672 dev->entry[0].vector = pdev->irq;
1673 }
1674
1675 if (!dev->entry[0].vector) {
1676 result = -ENODEV;
1677 goto disable;
Jens Axboee32efbf2014-11-14 09:49:26 -07001678 }
1679
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001680 cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
1681
Keith Busch42f61422014-03-24 10:46:25 -06001682 dev->q_depth = min_t(int, NVME_CAP_MQES(cap) + 1, NVME_Q_DEPTH);
1683 dev->db_stride = 1 << NVME_CAP_STRIDE(cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001684 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07001685
1686 /*
1687 * Temporary fix for the Apple controller found in the MacBook8,1 and
1688 * some MacBook7,1 to avoid controller resets and data loss.
1689 */
1690 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
1691 dev->q_depth = 2;
1692 dev_warn(dev->dev, "detected Apple NVMe controller, set "
1693 "queue depth=%u to work around controller resets\n",
1694 dev->q_depth);
1695 }
1696
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001697 if (readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 2))
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001698 dev->cmb = nvme_map_cmb(dev);
Keith Busch0877cb02013-07-15 15:02:19 -06001699
Keith Buscha0a34082015-12-07 15:30:31 -07001700 pci_enable_pcie_error_reporting(pdev);
1701 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001702 return 0;
1703
1704 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06001705 pci_disable_device(pdev);
1706 return result;
1707}
1708
1709static void nvme_dev_unmap(struct nvme_dev *dev)
1710{
Keith Buschb00a7262016-02-24 09:15:52 -07001711 if (dev->bar)
1712 iounmap(dev->bar);
1713 pci_release_regions(to_pci_dev(dev->dev));
1714}
1715
1716static void nvme_pci_disable(struct nvme_dev *dev)
1717{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001718 struct pci_dev *pdev = to_pci_dev(dev->dev);
1719
1720 if (pdev->msi_enabled)
1721 pci_disable_msi(pdev);
1722 else if (pdev->msix_enabled)
1723 pci_disable_msix(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06001724
Keith Buscha0a34082015-12-07 15:30:31 -07001725 if (pci_is_enabled(pdev)) {
1726 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001727 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07001728 }
Keith Busch4d115422013-12-10 13:10:40 -07001729}
1730
Keith Buscha5cdb682016-01-12 14:41:18 -07001731static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001732{
Keith Busch22404272013-07-15 15:02:20 -06001733 int i;
Keith Busch7c1b2452014-06-25 11:18:12 -06001734 u32 csts = -1;
Keith Busch22404272013-07-15 15:02:20 -06001735
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001736 del_timer_sync(&dev->watchdog_timer);
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05001737
Keith Busch77bf25e2015-11-26 12:21:29 +01001738 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07001739 if (pci_is_enabled(to_pci_dev(dev->dev))) {
Keith Busch25646262016-01-04 09:10:57 -07001740 nvme_stop_queues(&dev->ctrl);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001741 csts = readl(dev->bar + NVME_REG_CSTS);
Keith Buschc9d3bf82015-01-07 18:55:52 -07001742 }
Keith Busch7c1b2452014-06-25 11:18:12 -06001743 if (csts & NVME_CSTS_CFS || !(csts & NVME_CSTS_RDY)) {
Keith Busch4d115422013-12-10 13:10:40 -07001744 for (i = dev->queue_count - 1; i >= 0; i--) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001745 struct nvme_queue *nvmeq = dev->queues[i];
Keith Busch4d115422013-12-10 13:10:40 -07001746 nvme_suspend_queue(nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001747 }
1748 } else {
1749 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07001750 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07001751 }
Keith Buschb00a7262016-02-24 09:15:52 -07001752 nvme_pci_disable(dev);
Keith Busch07836e62015-02-19 10:34:48 -07001753
Sagi Grimberg82b45522016-04-12 15:07:15 -06001754 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_io, dev);
1755 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_io, dev);
Keith Busch77bf25e2015-11-26 12:21:29 +01001756 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001757}
1758
Matthew Wilcox091b6092011-02-10 09:56:01 -05001759static int nvme_setup_prp_pools(struct nvme_dev *dev)
1760{
Christoph Hellwige75ec752015-05-22 11:12:39 +02001761 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05001762 PAGE_SIZE, PAGE_SIZE, 0);
1763 if (!dev->prp_page_pool)
1764 return -ENOMEM;
1765
Matthew Wilcox99802a72011-02-10 10:30:34 -05001766 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02001767 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05001768 256, 256, 0);
1769 if (!dev->prp_small_pool) {
1770 dma_pool_destroy(dev->prp_page_pool);
1771 return -ENOMEM;
1772 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05001773 return 0;
1774}
1775
1776static void nvme_release_prp_pools(struct nvme_dev *dev)
1777{
1778 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05001779 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05001780}
1781
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001782static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001783{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001784 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07001785
Christoph Hellwige75ec752015-05-22 11:12:39 +02001786 put_device(dev->dev);
Keith Busch4af0e212015-06-08 10:08:13 -06001787 if (dev->tagset.tags)
1788 blk_mq_free_tag_set(&dev->tagset);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001789 if (dev->ctrl.admin_q)
1790 blk_put_queue(dev->ctrl.admin_q);
Keith Busch5e82e952013-02-19 10:17:58 -07001791 kfree(dev->queues);
1792 kfree(dev->entry);
1793 kfree(dev);
1794}
1795
Keith Buschf58944e2016-02-24 09:15:55 -07001796static void nvme_remove_dead_ctrl(struct nvme_dev *dev, int status)
1797{
Linus Torvalds237045f2016-03-18 17:13:31 -07001798 dev_warn(dev->ctrl.device, "Removing after probe failure status: %d\n", status);
Keith Buschf58944e2016-02-24 09:15:55 -07001799
1800 kref_get(&dev->ctrl.kref);
Keith Busch69d9a992016-02-24 09:15:56 -07001801 nvme_dev_disable(dev, false);
Keith Buschf58944e2016-02-24 09:15:55 -07001802 if (!schedule_work(&dev->remove_work))
1803 nvme_put_ctrl(&dev->ctrl);
1804}
1805
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001806static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07001807{
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001808 struct nvme_dev *dev = container_of(work, struct nvme_dev, reset_work);
Keith Buschf58944e2016-02-24 09:15:55 -07001809 int result = -ENODEV;
Keith Buschf0b50732013-07-15 15:02:21 -06001810
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001811 if (WARN_ON(dev->ctrl.state == NVME_CTRL_RESETTING))
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001812 goto out;
1813
1814 /*
1815 * If we're called to reset a live controller first shut it down before
1816 * moving on.
1817 */
Keith Buschb00a7262016-02-24 09:15:52 -07001818 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07001819 nvme_dev_disable(dev, false);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001820
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001821 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_RESETTING))
1822 goto out;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001823
Keith Buschb00a7262016-02-24 09:15:52 -07001824 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06001825 if (result)
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001826 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06001827
1828 result = nvme_configure_admin_queue(dev);
1829 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07001830 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06001831
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001832 nvme_init_queue(dev->queues[0], 0);
Keith Busch0fb59cb2015-01-07 18:55:50 -07001833 result = nvme_alloc_admin_tags(dev);
1834 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07001835 goto out;
Dan McLeranb9afca32014-04-07 17:10:11 -06001836
Christoph Hellwigce4541f2015-10-16 07:58:46 +02001837 result = nvme_init_identify(&dev->ctrl);
1838 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07001839 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02001840
Keith Buschf0b50732013-07-15 15:02:21 -06001841 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06001842 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07001843 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06001844
Keith Busch21f033f2016-04-12 11:13:11 -06001845 /*
1846 * A controller that can not execute IO typically requires user
1847 * intervention to correct. For such degraded controllers, the driver
1848 * should not submit commands the user did not request, so skip
1849 * registering for asynchronous event notification on this condition.
1850 */
1851 if (dev->online_queues > 1) {
1852 dev->ctrl.event_limit = NVME_NR_AEN_COMMANDS;
1853 queue_work(nvme_workq, &dev->async_work);
1854 }
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001855
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001856 mod_timer(&dev->watchdog_timer, round_jiffies(jiffies + HZ));
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001857
Christoph Hellwig2659e572015-10-02 18:51:31 +02001858 /*
1859 * Keep the controller around but remove all namespaces if we don't have
1860 * any working I/O queue.
1861 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001862 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001863 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06001864 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01001865 nvme_remove_namespaces(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001866 } else {
Keith Busch25646262016-01-04 09:10:57 -07001867 nvme_start_queues(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001868 nvme_dev_add(dev);
1869 }
1870
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02001871 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
1872 dev_warn(dev->ctrl.device, "failed to mark controller live\n");
1873 goto out;
1874 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02001875
1876 if (dev->online_queues > 1)
Christoph Hellwig5955be22016-04-26 13:51:59 +02001877 nvme_queue_scan(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001878 return;
Keith Buschf0b50732013-07-15 15:02:21 -06001879
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02001880 out:
Keith Buschf58944e2016-02-24 09:15:55 -07001881 nvme_remove_dead_ctrl(dev, result);
Keith Buschf0b50732013-07-15 15:02:21 -06001882}
1883
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001884static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07001885{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001886 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02001887 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07001888
Keith Busch69d9a992016-02-24 09:15:56 -07001889 nvme_kill_queues(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07001890 if (pci_get_drvdata(pdev))
Keith Buschc81f4972014-06-23 15:24:53 -06001891 pci_stop_and_remove_bus_device_locked(pdev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001892 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07001893}
1894
Keith Busch4cc06522015-06-05 10:30:08 -06001895static int nvme_reset(struct nvme_dev *dev)
1896{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001897 if (!dev->ctrl.admin_q || blk_queue_dying(dev->ctrl.admin_q))
Keith Busch4cc06522015-06-05 10:30:08 -06001898 return -ENODEV;
1899
Christoph Hellwig846cc052015-11-26 12:10:29 +01001900 if (!queue_work(nvme_workq, &dev->reset_work))
1901 return -EBUSY;
Keith Busch4cc06522015-06-05 10:30:08 -06001902
Christoph Hellwig846cc052015-11-26 12:10:29 +01001903 flush_work(&dev->reset_work);
Christoph Hellwig846cc052015-11-26 12:10:29 +01001904 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06001905}
1906
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001907static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06001908{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001909 *val = readl(to_nvme_dev(ctrl)->bar + off);
1910 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06001911}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001912
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001913static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
1914{
1915 writel(val, to_nvme_dev(ctrl)->bar + off);
1916 return 0;
1917}
1918
Christoph Hellwig7fd89302015-11-28 15:37:52 +01001919static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
1920{
1921 *val = readq(to_nvme_dev(ctrl)->bar + off);
1922 return 0;
1923}
1924
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01001925static int nvme_pci_reset_ctrl(struct nvme_ctrl *ctrl)
1926{
1927 return nvme_reset(to_nvme_dev(ctrl));
1928}
1929
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001930static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Sagi Grimberge439bb12016-02-10 10:03:29 -08001931 .module = THIS_MODULE,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001932 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001933 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01001934 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01001935 .reset_ctrl = nvme_pci_reset_ctrl,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01001936 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwig5955be22016-04-26 13:51:59 +02001937 .post_scan = nvme_pci_post_scan,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001938};
Keith Busch4cc06522015-06-05 10:30:08 -06001939
Keith Buschb00a7262016-02-24 09:15:52 -07001940static int nvme_dev_map(struct nvme_dev *dev)
1941{
1942 int bars;
1943 struct pci_dev *pdev = to_pci_dev(dev->dev);
1944
1945 bars = pci_select_bars(pdev, IORESOURCE_MEM);
1946 if (!bars)
1947 return -ENODEV;
1948 if (pci_request_selected_regions(pdev, bars, "nvme"))
1949 return -ENODEV;
1950
1951 dev->bar = ioremap(pci_resource_start(pdev, 0), 8192);
1952 if (!dev->bar)
1953 goto release;
1954
1955 return 0;
1956 release:
1957 pci_release_regions(pdev);
1958 return -ENODEV;
1959}
1960
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08001961static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001962{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001963 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001964 struct nvme_dev *dev;
1965
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001966 node = dev_to_node(&pdev->dev);
1967 if (node == NUMA_NO_NODE)
1968 set_dev_node(&pdev->dev, 0);
1969
1970 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001971 if (!dev)
1972 return -ENOMEM;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001973 dev->entry = kzalloc_node(num_possible_cpus() * sizeof(*dev->entry),
1974 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001975 if (!dev->entry)
1976 goto free;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001977 dev->queues = kzalloc_node((num_possible_cpus() + 1) * sizeof(void *),
1978 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001979 if (!dev->queues)
1980 goto free;
1981
Christoph Hellwige75ec752015-05-22 11:12:39 +02001982 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07001983 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07001984
Keith Buschb00a7262016-02-24 09:15:52 -07001985 result = nvme_dev_map(dev);
1986 if (result)
1987 goto free;
1988
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01001989 INIT_WORK(&dev->reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01001990 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01001991 INIT_WORK(&dev->async_work, nvme_async_event_work);
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01001992 setup_timer(&dev->watchdog_timer, nvme_watchdog_timer,
1993 (unsigned long)dev);
Keith Busch77bf25e2015-11-26 12:21:29 +01001994 mutex_init(&dev->shutdown_lock);
Keith Buschdb3cbff2016-01-12 14:41:17 -07001995 init_completion(&dev->ioq_wait);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01001996
1997 result = nvme_setup_prp_pools(dev);
1998 if (result)
1999 goto put_pci;
2000
2001 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2002 id->driver_data);
2003 if (result)
2004 goto release_pools;
2005
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002006 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2007
Keith Busch92f7a162015-10-23 11:42:02 -06002008 queue_work(nvme_workq, &dev->reset_work);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002009 return 0;
2010
Keith Busch0877cb02013-07-15 15:02:19 -06002011 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002012 nvme_release_prp_pools(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002013 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002014 put_device(dev->dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002015 nvme_dev_unmap(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002016 free:
2017 kfree(dev->queues);
2018 kfree(dev->entry);
2019 kfree(dev);
2020 return result;
2021}
2022
Keith Buschf0d54a52014-05-02 10:40:43 -06002023static void nvme_reset_notify(struct pci_dev *pdev, bool prepare)
2024{
Keith Buscha6739472014-06-23 16:03:21 -06002025 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschf0d54a52014-05-02 10:40:43 -06002026
Keith Buscha6739472014-06-23 16:03:21 -06002027 if (prepare)
Keith Buscha5cdb682016-01-12 14:41:18 -07002028 nvme_dev_disable(dev, false);
Keith Buscha6739472014-06-23 16:03:21 -06002029 else
Keith Busch92f7a162015-10-23 11:42:02 -06002030 queue_work(nvme_workq, &dev->reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002031}
2032
Keith Busch09ece142014-01-27 11:29:40 -05002033static void nvme_shutdown(struct pci_dev *pdev)
2034{
2035 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002036 nvme_dev_disable(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002037}
2038
Keith Buschf58944e2016-02-24 09:15:55 -07002039/*
2040 * The driver's remove may be called on a device in a partially initialized
2041 * state. This function must not have any dependencies on the device state in
2042 * order to proceed.
2043 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002044static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002045{
2046 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002047
Christoph Hellwig2d55cd52016-02-29 15:59:46 +01002048 del_timer_sync(&dev->watchdog_timer);
Keith Busch9a6b9452013-12-10 13:10:36 -07002049
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002050 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
2051
Keith Busch9a6b9452013-12-10 13:10:36 -07002052 pci_set_drvdata(pdev, NULL);
Christoph Hellwig9396dec2016-02-29 15:59:44 +01002053 flush_work(&dev->async_work);
Keith Busch53029b02015-11-28 15:41:02 +01002054 nvme_uninit_ctrl(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002055 nvme_dev_disable(dev, true);
Keith Buschff23a2a2016-02-11 13:05:43 -07002056 flush_work(&dev->reset_work);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002057 nvme_dev_remove_admin(dev);
2058 nvme_free_queues(dev, 0);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002059 nvme_release_cmb(dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002060 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002061 nvme_dev_unmap(dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002062 nvme_put_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002063}
2064
Jingoo Han671a6012014-02-13 11:19:14 +09002065#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06002066static int nvme_suspend(struct device *dev)
2067{
2068 struct pci_dev *pdev = to_pci_dev(dev);
2069 struct nvme_dev *ndev = pci_get_drvdata(pdev);
2070
Keith Buscha5cdb682016-01-12 14:41:18 -07002071 nvme_dev_disable(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002072 return 0;
2073}
2074
2075static int nvme_resume(struct device *dev)
2076{
2077 struct pci_dev *pdev = to_pci_dev(dev);
2078 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002079
Keith Busch92f7a162015-10-23 11:42:02 -06002080 queue_work(nvme_workq, &ndev->reset_work);
Keith Busch9a6b9452013-12-10 13:10:36 -07002081 return 0;
Keith Buschcd638942013-07-15 15:02:23 -06002082}
Jingoo Han671a6012014-02-13 11:19:14 +09002083#endif
Keith Buschcd638942013-07-15 15:02:23 -06002084
2085static SIMPLE_DEV_PM_OPS(nvme_dev_pm_ops, nvme_suspend, nvme_resume);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002086
Keith Buscha0a34082015-12-07 15:30:31 -07002087static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2088 pci_channel_state_t state)
2089{
2090 struct nvme_dev *dev = pci_get_drvdata(pdev);
2091
2092 /*
2093 * A frozen channel requires a reset. When detected, this method will
2094 * shutdown the controller to quiesce. The controller will be restarted
2095 * after the slot reset through driver's slot_reset callback.
2096 */
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002097 dev_warn(dev->ctrl.device, "error detected: state:%d\n", state);
Keith Buscha0a34082015-12-07 15:30:31 -07002098 switch (state) {
2099 case pci_channel_io_normal:
2100 return PCI_ERS_RESULT_CAN_RECOVER;
2101 case pci_channel_io_frozen:
Keith Buscha5cdb682016-01-12 14:41:18 -07002102 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07002103 return PCI_ERS_RESULT_NEED_RESET;
2104 case pci_channel_io_perm_failure:
2105 return PCI_ERS_RESULT_DISCONNECT;
2106 }
2107 return PCI_ERS_RESULT_NEED_RESET;
2108}
2109
2110static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
2111{
2112 struct nvme_dev *dev = pci_get_drvdata(pdev);
2113
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002114 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07002115 pci_restore_state(pdev);
2116 queue_work(nvme_workq, &dev->reset_work);
2117 return PCI_ERS_RESULT_RECOVERED;
2118}
2119
2120static void nvme_error_resume(struct pci_dev *pdev)
2121{
2122 pci_cleanup_aer_uncorrect_error_status(pdev);
2123}
2124
Stephen Hemminger1d352032012-09-07 09:33:17 -07002125static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002126 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002127 .slot_reset = nvme_slot_reset,
2128 .resume = nvme_error_resume,
Keith Buschf0d54a52014-05-02 10:40:43 -06002129 .reset_notify = nvme_reset_notify,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002130};
2131
2132/* Move to pci_ids.h later */
2133#define PCI_CLASS_STORAGE_EXPRESS 0x010802
2134
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04002135static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01002136 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07002137 .driver_data = NVME_QUIRK_STRIPE_SIZE |
2138 NVME_QUIRK_DISCARD_ZEROES, },
Keith Busch540c8012015-10-22 15:45:06 -06002139 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
2140 .driver_data = NVME_QUIRK_IDENTIFY_CNS, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002141 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Stephan Güntherc74dc782015-11-04 00:49:45 +01002142 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001) },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002143 { 0, }
2144};
2145MODULE_DEVICE_TABLE(pci, nvme_id_table);
2146
2147static struct pci_driver nvme_driver = {
2148 .name = "nvme",
2149 .id_table = nvme_id_table,
2150 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002151 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05002152 .shutdown = nvme_shutdown,
Keith Buschcd638942013-07-15 15:02:23 -06002153 .driver = {
2154 .pm = &nvme_dev_pm_ops,
2155 },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002156 .err_handler = &nvme_err_handler,
2157};
2158
2159static int __init nvme_init(void)
2160{
Matthew Wilcox0ac13142012-07-31 13:31:15 -04002161 int result;
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -05002162
Keith Busch92f7a162015-10-23 11:42:02 -06002163 nvme_workq = alloc_workqueue("nvme", WQ_UNBOUND | WQ_MEM_RECLAIM, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002164 if (!nvme_workq)
Dan McLeranb9afca32014-04-07 17:10:11 -06002165 return -ENOMEM;
Keith Busch9a6b9452013-12-10 13:10:36 -07002166
Keith Buschf3db22f2014-06-11 11:51:35 -06002167 result = pci_register_driver(&nvme_driver);
2168 if (result)
Ming Lin576d55d2016-02-10 10:03:32 -08002169 destroy_workqueue(nvme_workq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002170 return result;
2171}
2172
2173static void __exit nvme_exit(void)
2174{
2175 pci_unregister_driver(&nvme_driver);
Keith Busch9a6b9452013-12-10 13:10:36 -07002176 destroy_workqueue(nvme_workq);
Matthew Wilcox21bd78b2014-05-09 22:42:26 -04002177 _nvme_check_size();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002178}
2179
2180MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
2181MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07002182MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002183module_init(nvme_init);
2184module_exit(nvme_exit);