blob: 054ca1b6bd31d6b220c7b1596fccfb47b3411a94 [file] [log] [blame]
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001/*
2 * Copyright (C) 2012 Avionic Design GmbH
3 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
Prashant Gaikwad61fd2902013-01-11 13:16:26 +053011#include <linux/clk/tegra.h>
Thierry Reding9eb9b222013-09-24 16:32:47 +020012#include <linux/debugfs.h>
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000013
Arto Merilainende2ba662013-03-22 16:34:08 +020014#include "dc.h"
15#include "drm.h"
16#include "gem.h"
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000017
Thierry Redingf34bc782012-11-04 21:47:13 +010018struct tegra_plane {
19 struct drm_plane base;
20 unsigned int index;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +000021};
22
Thierry Redingf34bc782012-11-04 21:47:13 +010023static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
24{
25 return container_of(plane, struct tegra_plane, base);
26}
27
28static int tegra_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
29 struct drm_framebuffer *fb, int crtc_x,
30 int crtc_y, unsigned int crtc_w,
31 unsigned int crtc_h, uint32_t src_x,
32 uint32_t src_y, uint32_t src_w, uint32_t src_h)
33{
34 struct tegra_plane *p = to_tegra_plane(plane);
35 struct tegra_dc *dc = to_tegra_dc(crtc);
36 struct tegra_dc_window window;
37 unsigned int i;
38
39 memset(&window, 0, sizeof(window));
40 window.src.x = src_x >> 16;
41 window.src.y = src_y >> 16;
42 window.src.w = src_w >> 16;
43 window.src.h = src_h >> 16;
44 window.dst.x = crtc_x;
45 window.dst.y = crtc_y;
46 window.dst.w = crtc_w;
47 window.dst.h = crtc_h;
48 window.format = tegra_dc_format(fb->pixel_format);
49 window.bits_per_pixel = fb->bits_per_pixel;
50
51 for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
Arto Merilainende2ba662013-03-22 16:34:08 +020052 struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
Thierry Redingf34bc782012-11-04 21:47:13 +010053
Arto Merilainende2ba662013-03-22 16:34:08 +020054 window.base[i] = bo->paddr + fb->offsets[i];
Thierry Redingf34bc782012-11-04 21:47:13 +010055
56 /*
57 * Tegra doesn't support different strides for U and V planes
58 * so we display a warning if the user tries to display a
59 * framebuffer with such a configuration.
60 */
61 if (i >= 2) {
62 if (fb->pitches[i] != window.stride[1])
63 DRM_ERROR("unsupported UV-plane configuration\n");
64 } else {
65 window.stride[i] = fb->pitches[i];
66 }
67 }
68
69 return tegra_dc_setup_window(dc, p->index, &window);
70}
71
72static int tegra_plane_disable(struct drm_plane *plane)
73{
74 struct tegra_dc *dc = to_tegra_dc(plane->crtc);
75 struct tegra_plane *p = to_tegra_plane(plane);
76 unsigned long value;
77
Thierry Reding2678aeb2013-03-18 11:09:13 +010078 if (!plane->crtc)
79 return 0;
80
Thierry Redingf34bc782012-11-04 21:47:13 +010081 value = WINDOW_A_SELECT << p->index;
82 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
83
84 value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
85 value &= ~WIN_ENABLE;
86 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
87
88 tegra_dc_writel(dc, WIN_A_UPDATE << p->index, DC_CMD_STATE_CONTROL);
89 tegra_dc_writel(dc, WIN_A_ACT_REQ << p->index, DC_CMD_STATE_CONTROL);
90
91 return 0;
92}
93
94static void tegra_plane_destroy(struct drm_plane *plane)
95{
Thierry Redingf002abc2013-10-14 14:06:02 +020096 struct tegra_plane *p = to_tegra_plane(plane);
97
Thierry Redingf34bc782012-11-04 21:47:13 +010098 tegra_plane_disable(plane);
99 drm_plane_cleanup(plane);
Thierry Redingf002abc2013-10-14 14:06:02 +0200100 kfree(p);
Thierry Redingf34bc782012-11-04 21:47:13 +0100101}
102
103static const struct drm_plane_funcs tegra_plane_funcs = {
104 .update_plane = tegra_plane_update,
105 .disable_plane = tegra_plane_disable,
106 .destroy = tegra_plane_destroy,
107};
108
109static const uint32_t plane_formats[] = {
Thierry Redingdbe4d9a2013-03-22 15:37:30 +0100110 DRM_FORMAT_XBGR8888,
Thierry Redingf34bc782012-11-04 21:47:13 +0100111 DRM_FORMAT_XRGB8888,
Thierry Redingdbe4d9a2013-03-22 15:37:30 +0100112 DRM_FORMAT_RGB565,
Thierry Redingf34bc782012-11-04 21:47:13 +0100113 DRM_FORMAT_UYVY,
114 DRM_FORMAT_YUV420,
115 DRM_FORMAT_YUV422,
116};
117
118static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
119{
120 unsigned int i;
121 int err = 0;
122
123 for (i = 0; i < 2; i++) {
124 struct tegra_plane *plane;
125
Thierry Redingf002abc2013-10-14 14:06:02 +0200126 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
Thierry Redingf34bc782012-11-04 21:47:13 +0100127 if (!plane)
128 return -ENOMEM;
129
130 plane->index = 1 + i;
131
132 err = drm_plane_init(drm, &plane->base, 1 << dc->pipe,
133 &tegra_plane_funcs, plane_formats,
134 ARRAY_SIZE(plane_formats), false);
Thierry Redingf002abc2013-10-14 14:06:02 +0200135 if (err < 0) {
136 kfree(plane);
Thierry Redingf34bc782012-11-04 21:47:13 +0100137 return err;
Thierry Redingf002abc2013-10-14 14:06:02 +0200138 }
Thierry Redingf34bc782012-11-04 21:47:13 +0100139 }
140
141 return 0;
142}
143
Thierry Reding23fb4742012-11-28 11:38:24 +0100144static int tegra_dc_set_base(struct tegra_dc *dc, int x, int y,
145 struct drm_framebuffer *fb)
146{
Thierry Redinged683ae2013-04-22 21:31:15 +0200147 unsigned int format = tegra_dc_format(fb->pixel_format);
Arto Merilainende2ba662013-03-22 16:34:08 +0200148 struct tegra_bo *bo = tegra_fb_get_plane(fb, 0);
Thierry Reding23fb4742012-11-28 11:38:24 +0100149 unsigned long value;
150
151 tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
152
153 value = fb->offsets[0] + y * fb->pitches[0] +
154 x * fb->bits_per_pixel / 8;
155
Arto Merilainende2ba662013-03-22 16:34:08 +0200156 tegra_dc_writel(dc, bo->paddr + value, DC_WINBUF_START_ADDR);
Thierry Reding23fb4742012-11-28 11:38:24 +0100157 tegra_dc_writel(dc, fb->pitches[0], DC_WIN_LINE_STRIDE);
Thierry Redinged683ae2013-04-22 21:31:15 +0200158 tegra_dc_writel(dc, format, DC_WIN_COLOR_DEPTH);
Thierry Reding23fb4742012-11-28 11:38:24 +0100159
160 value = GENERAL_UPDATE | WIN_A_UPDATE;
161 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
162
163 value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
164 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
165
166 return 0;
167}
168
Thierry Reding6e5ff992012-11-28 11:45:47 +0100169void tegra_dc_enable_vblank(struct tegra_dc *dc)
170{
171 unsigned long value, flags;
172
173 spin_lock_irqsave(&dc->lock, flags);
174
175 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
176 value |= VBLANK_INT;
177 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
178
179 spin_unlock_irqrestore(&dc->lock, flags);
180}
181
182void tegra_dc_disable_vblank(struct tegra_dc *dc)
183{
184 unsigned long value, flags;
185
186 spin_lock_irqsave(&dc->lock, flags);
187
188 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
189 value &= ~VBLANK_INT;
190 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
191
192 spin_unlock_irqrestore(&dc->lock, flags);
193}
194
Thierry Reding3c03c462012-11-28 12:00:18 +0100195static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
196{
197 struct drm_device *drm = dc->base.dev;
198 struct drm_crtc *crtc = &dc->base;
Thierry Reding3c03c462012-11-28 12:00:18 +0100199 unsigned long flags, base;
Arto Merilainende2ba662013-03-22 16:34:08 +0200200 struct tegra_bo *bo;
Thierry Reding3c03c462012-11-28 12:00:18 +0100201
202 if (!dc->event)
203 return;
204
Arto Merilainende2ba662013-03-22 16:34:08 +0200205 bo = tegra_fb_get_plane(crtc->fb, 0);
Thierry Reding3c03c462012-11-28 12:00:18 +0100206
207 /* check if new start address has been latched */
208 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
209 base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
210 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
211
Arto Merilainende2ba662013-03-22 16:34:08 +0200212 if (base == bo->paddr + crtc->fb->offsets[0]) {
Thierry Reding3c03c462012-11-28 12:00:18 +0100213 spin_lock_irqsave(&drm->event_lock, flags);
214 drm_send_vblank_event(drm, dc->pipe, dc->event);
215 drm_vblank_put(drm, dc->pipe);
216 dc->event = NULL;
217 spin_unlock_irqrestore(&drm->event_lock, flags);
218 }
219}
220
221void tegra_dc_cancel_page_flip(struct drm_crtc *crtc, struct drm_file *file)
222{
223 struct tegra_dc *dc = to_tegra_dc(crtc);
224 struct drm_device *drm = crtc->dev;
225 unsigned long flags;
226
227 spin_lock_irqsave(&drm->event_lock, flags);
228
229 if (dc->event && dc->event->base.file_priv == file) {
230 dc->event->base.destroy(&dc->event->base);
231 drm_vblank_put(drm, dc->pipe);
232 dc->event = NULL;
233 }
234
235 spin_unlock_irqrestore(&drm->event_lock, flags);
236}
237
238static int tegra_dc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
Dave Airliea5b6f742013-09-02 09:47:56 +1000239 struct drm_pending_vblank_event *event, uint32_t page_flip_flags)
Thierry Reding3c03c462012-11-28 12:00:18 +0100240{
241 struct tegra_dc *dc = to_tegra_dc(crtc);
242 struct drm_device *drm = crtc->dev;
243
244 if (dc->event)
245 return -EBUSY;
246
247 if (event) {
248 event->pipe = dc->pipe;
249 dc->event = event;
250 drm_vblank_get(drm, dc->pipe);
251 }
252
253 tegra_dc_set_base(dc, 0, 0, fb);
254 crtc->fb = fb;
255
256 return 0;
257}
258
Thierry Redingf002abc2013-10-14 14:06:02 +0200259static void drm_crtc_clear(struct drm_crtc *crtc)
260{
261 memset(crtc, 0, sizeof(*crtc));
262}
263
264static void tegra_dc_destroy(struct drm_crtc *crtc)
265{
266 drm_crtc_cleanup(crtc);
267 drm_crtc_clear(crtc);
268}
269
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000270static const struct drm_crtc_funcs tegra_crtc_funcs = {
Thierry Reding3c03c462012-11-28 12:00:18 +0100271 .page_flip = tegra_dc_page_flip,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000272 .set_config = drm_crtc_helper_set_config,
Thierry Redingf002abc2013-10-14 14:06:02 +0200273 .destroy = tegra_dc_destroy,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000274};
275
Thierry Redingf34bc782012-11-04 21:47:13 +0100276static void tegra_crtc_disable(struct drm_crtc *crtc)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000277{
Thierry Redingf002abc2013-10-14 14:06:02 +0200278 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Redingf34bc782012-11-04 21:47:13 +0100279 struct drm_device *drm = crtc->dev;
280 struct drm_plane *plane;
281
282 list_for_each_entry(plane, &drm->mode_config.plane_list, head) {
283 if (plane->crtc == crtc) {
284 tegra_plane_disable(plane);
285 plane->crtc = NULL;
286
287 if (plane->fb) {
288 drm_framebuffer_unreference(plane->fb);
289 plane->fb = NULL;
290 }
291 }
292 }
Thierry Redingf002abc2013-10-14 14:06:02 +0200293
294 drm_vblank_off(drm, dc->pipe);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000295}
296
297static bool tegra_crtc_mode_fixup(struct drm_crtc *crtc,
298 const struct drm_display_mode *mode,
299 struct drm_display_mode *adjusted)
300{
301 return true;
302}
303
Thierry Redingf34bc782012-11-04 21:47:13 +0100304static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000305 unsigned int bpp)
306{
307 fixed20_12 outf = dfixed_init(out);
Thierry Redingf34bc782012-11-04 21:47:13 +0100308 fixed20_12 inf = dfixed_init(in);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000309 u32 dda_inc;
310 int max;
311
312 if (v)
313 max = 15;
314 else {
315 switch (bpp) {
316 case 2:
317 max = 8;
318 break;
319
320 default:
321 WARN_ON_ONCE(1);
322 /* fallthrough */
323 case 4:
324 max = 4;
325 break;
326 }
327 }
328
329 outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
330 inf.full -= dfixed_const(1);
331
332 dda_inc = dfixed_div(inf, outf);
333 dda_inc = min_t(u32, dda_inc, dfixed_const(max));
334
335 return dda_inc;
336}
337
Thierry Redingf34bc782012-11-04 21:47:13 +0100338static inline u32 compute_initial_dda(unsigned int in)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000339{
Thierry Redingf34bc782012-11-04 21:47:13 +0100340 fixed20_12 inf = dfixed_init(in);
341 return dfixed_frac(inf);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000342}
343
344static int tegra_dc_set_timings(struct tegra_dc *dc,
345 struct drm_display_mode *mode)
346{
347 /* TODO: For HDMI compliance, h & v ref_to_sync should be set to 1 */
348 unsigned int h_ref_to_sync = 0;
349 unsigned int v_ref_to_sync = 0;
350 unsigned long value;
351
352 tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
353
354 value = (v_ref_to_sync << 16) | h_ref_to_sync;
355 tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
356
357 value = ((mode->vsync_end - mode->vsync_start) << 16) |
358 ((mode->hsync_end - mode->hsync_start) << 0);
359 tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
360
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000361 value = ((mode->vtotal - mode->vsync_end) << 16) |
362 ((mode->htotal - mode->hsync_end) << 0);
Lucas Stach40495082012-12-19 21:38:52 +0000363 tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
364
365 value = ((mode->vsync_start - mode->vdisplay) << 16) |
366 ((mode->hsync_start - mode->hdisplay) << 0);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000367 tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
368
369 value = (mode->vdisplay << 16) | mode->hdisplay;
370 tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
371
372 return 0;
373}
374
375static int tegra_crtc_setup_clk(struct drm_crtc *crtc,
376 struct drm_display_mode *mode,
377 unsigned long *div)
378{
379 unsigned long pclk = mode->clock * 1000, rate;
380 struct tegra_dc *dc = to_tegra_dc(crtc);
381 struct tegra_output *output = NULL;
382 struct drm_encoder *encoder;
383 long err;
384
385 list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list, head)
386 if (encoder->crtc == crtc) {
387 output = encoder_to_output(encoder);
388 break;
389 }
390
391 if (!output)
392 return -ENODEV;
393
394 /*
395 * This assumes that the display controller will divide its parent
396 * clock by 2 to generate the pixel clock.
397 */
398 err = tegra_output_setup_clock(output, dc->clk, pclk * 2);
399 if (err < 0) {
400 dev_err(dc->dev, "failed to setup clock: %ld\n", err);
401 return err;
402 }
403
404 rate = clk_get_rate(dc->clk);
405 *div = (rate * 2 / pclk) - 2;
406
407 DRM_DEBUG_KMS("rate: %lu, div: %lu\n", rate, *div);
408
409 return 0;
410}
411
Thierry Redingf34bc782012-11-04 21:47:13 +0100412static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
413{
414 switch (format) {
415 case WIN_COLOR_DEPTH_YCbCr422:
416 case WIN_COLOR_DEPTH_YUV422:
417 if (planar)
418 *planar = false;
419
420 return true;
421
422 case WIN_COLOR_DEPTH_YCbCr420P:
423 case WIN_COLOR_DEPTH_YUV420P:
424 case WIN_COLOR_DEPTH_YCbCr422P:
425 case WIN_COLOR_DEPTH_YUV422P:
426 case WIN_COLOR_DEPTH_YCbCr422R:
427 case WIN_COLOR_DEPTH_YUV422R:
428 case WIN_COLOR_DEPTH_YCbCr422RA:
429 case WIN_COLOR_DEPTH_YUV422RA:
430 if (planar)
431 *planar = true;
432
433 return true;
434 }
435
436 return false;
437}
438
439int tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
440 const struct tegra_dc_window *window)
441{
442 unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
443 unsigned long value;
444 bool yuv, planar;
445
446 /*
447 * For YUV planar modes, the number of bytes per pixel takes into
448 * account only the luma component and therefore is 1.
449 */
450 yuv = tegra_dc_format_is_yuv(window->format, &planar);
451 if (!yuv)
452 bpp = window->bits_per_pixel / 8;
453 else
454 bpp = planar ? 1 : 2;
455
456 value = WINDOW_A_SELECT << index;
457 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
458
459 tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
460 tegra_dc_writel(dc, 0, DC_WIN_BYTE_SWAP);
461
462 value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
463 tegra_dc_writel(dc, value, DC_WIN_POSITION);
464
465 value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
466 tegra_dc_writel(dc, value, DC_WIN_SIZE);
467
468 h_offset = window->src.x * bpp;
469 v_offset = window->src.y;
470 h_size = window->src.w * bpp;
471 v_size = window->src.h;
472
473 value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
474 tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
475
476 /*
477 * For DDA computations the number of bytes per pixel for YUV planar
478 * modes needs to take into account all Y, U and V components.
479 */
480 if (yuv && planar)
481 bpp = 2;
482
483 h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
484 v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
485
486 value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
487 tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
488
489 h_dda = compute_initial_dda(window->src.x);
490 v_dda = compute_initial_dda(window->src.y);
491
492 tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
493 tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
494
495 tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
496 tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
497
498 tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
499
500 if (yuv && planar) {
501 tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
502 tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
503 value = window->stride[1] << 16 | window->stride[0];
504 tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
505 } else {
506 tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
507 }
508
509 tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
510 tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
511
512 value = WIN_ENABLE;
513
514 if (yuv) {
515 /* setup default colorspace conversion coefficients */
516 tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
517 tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
518 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
519 tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
520 tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
521 tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
522 tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
523 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
524
525 value |= CSC_ENABLE;
Thierry Reding84ff6b22013-02-21 08:11:57 +0100526 } else if (window->bits_per_pixel < 24) {
Thierry Redingf34bc782012-11-04 21:47:13 +0100527 value |= COLOR_EXPAND;
528 }
529
530 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
531
532 /*
533 * Disable blending and assume Window A is the bottom-most window,
534 * Window C is the top-most window and Window B is in the middle.
535 */
536 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
537 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
538
539 switch (index) {
540 case 0:
541 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
542 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
543 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
544 break;
545
546 case 1:
547 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
548 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
549 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
550 break;
551
552 case 2:
553 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
554 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
555 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
556 break;
557 }
558
559 tegra_dc_writel(dc, WIN_A_UPDATE << index, DC_CMD_STATE_CONTROL);
560 tegra_dc_writel(dc, WIN_A_ACT_REQ << index, DC_CMD_STATE_CONTROL);
561
562 return 0;
563}
564
565unsigned int tegra_dc_format(uint32_t format)
566{
567 switch (format) {
Thierry Redingdbe4d9a2013-03-22 15:37:30 +0100568 case DRM_FORMAT_XBGR8888:
569 return WIN_COLOR_DEPTH_R8G8B8A8;
570
Thierry Redingf34bc782012-11-04 21:47:13 +0100571 case DRM_FORMAT_XRGB8888:
572 return WIN_COLOR_DEPTH_B8G8R8A8;
573
574 case DRM_FORMAT_RGB565:
575 return WIN_COLOR_DEPTH_B5G6R5;
576
577 case DRM_FORMAT_UYVY:
578 return WIN_COLOR_DEPTH_YCbCr422;
579
580 case DRM_FORMAT_YUV420:
581 return WIN_COLOR_DEPTH_YCbCr420P;
582
583 case DRM_FORMAT_YUV422:
584 return WIN_COLOR_DEPTH_YCbCr422P;
585
586 default:
587 break;
588 }
589
590 WARN(1, "unsupported pixel format %u, using default\n", format);
591 return WIN_COLOR_DEPTH_B8G8R8A8;
592}
593
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000594static int tegra_crtc_mode_set(struct drm_crtc *crtc,
595 struct drm_display_mode *mode,
596 struct drm_display_mode *adjusted,
597 int x, int y, struct drm_framebuffer *old_fb)
598{
Arto Merilainende2ba662013-03-22 16:34:08 +0200599 struct tegra_bo *bo = tegra_fb_get_plane(crtc->fb, 0);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000600 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Redingf34bc782012-11-04 21:47:13 +0100601 struct tegra_dc_window window;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000602 unsigned long div, value;
603 int err;
604
Thierry Reding6e5ff992012-11-28 11:45:47 +0100605 drm_vblank_pre_modeset(crtc->dev, dc->pipe);
606
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000607 err = tegra_crtc_setup_clk(crtc, mode, &div);
608 if (err) {
609 dev_err(dc->dev, "failed to setup clock for CRTC: %d\n", err);
610 return err;
611 }
612
613 /* program display mode */
614 tegra_dc_set_timings(dc, mode);
615
616 value = DE_SELECT_ACTIVE | DE_CONTROL_NORMAL;
617 tegra_dc_writel(dc, value, DC_DISP_DATA_ENABLE_OPTIONS);
618
619 value = tegra_dc_readl(dc, DC_COM_PIN_OUTPUT_POLARITY(1));
620 value &= ~LVS_OUTPUT_POLARITY_LOW;
621 value &= ~LHS_OUTPUT_POLARITY_LOW;
622 tegra_dc_writel(dc, value, DC_COM_PIN_OUTPUT_POLARITY(1));
623
624 value = DISP_DATA_FORMAT_DF1P1C | DISP_ALIGNMENT_MSB |
625 DISP_ORDER_RED_BLUE;
626 tegra_dc_writel(dc, value, DC_DISP_DISP_INTERFACE_CONTROL);
627
628 tegra_dc_writel(dc, 0x00010001, DC_DISP_SHIFT_CLOCK_OPTIONS);
629
630 value = SHIFT_CLK_DIVIDER(div) | PIXEL_CLK_DIVIDER_PCD1;
631 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
632
633 /* setup window parameters */
Thierry Redingf34bc782012-11-04 21:47:13 +0100634 memset(&window, 0, sizeof(window));
635 window.src.x = 0;
636 window.src.y = 0;
637 window.src.w = mode->hdisplay;
638 window.src.h = mode->vdisplay;
639 window.dst.x = 0;
640 window.dst.y = 0;
641 window.dst.w = mode->hdisplay;
642 window.dst.h = mode->vdisplay;
643 window.format = tegra_dc_format(crtc->fb->pixel_format);
644 window.bits_per_pixel = crtc->fb->bits_per_pixel;
645 window.stride[0] = crtc->fb->pitches[0];
Arto Merilainende2ba662013-03-22 16:34:08 +0200646 window.base[0] = bo->paddr;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000647
Thierry Redingf34bc782012-11-04 21:47:13 +0100648 err = tegra_dc_setup_window(dc, 0, &window);
649 if (err < 0)
650 dev_err(dc->dev, "failed to enable root plane\n");
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000651
652 return 0;
653}
654
Thierry Reding23fb4742012-11-28 11:38:24 +0100655static int tegra_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
656 struct drm_framebuffer *old_fb)
657{
658 struct tegra_dc *dc = to_tegra_dc(crtc);
659
660 return tegra_dc_set_base(dc, x, y, crtc->fb);
661}
662
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000663static void tegra_crtc_prepare(struct drm_crtc *crtc)
664{
665 struct tegra_dc *dc = to_tegra_dc(crtc);
666 unsigned int syncpt;
667 unsigned long value;
668
669 /* hardware initialization */
670 tegra_periph_reset_deassert(dc->clk);
671 usleep_range(10000, 20000);
672
673 if (dc->pipe)
674 syncpt = SYNCPT_VBLANK1;
675 else
676 syncpt = SYNCPT_VBLANK0;
677
678 /* initialize display controller */
679 tegra_dc_writel(dc, 0x00000100, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
680 tegra_dc_writel(dc, 0x100 | syncpt, DC_CMD_CONT_SYNCPT_VSYNC);
681
682 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT | WIN_A_OF_INT;
683 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
684
685 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
686 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
687 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
688
689 value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
690 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
691 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
692
693 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
694 value |= DISP_CTRL_MODE_C_DISPLAY;
695 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
696
697 /* initialize timer */
698 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
699 WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
700 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
701
702 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
703 WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
704 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
705
706 value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000707 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
Thierry Reding6e5ff992012-11-28 11:45:47 +0100708
709 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT;
710 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000711}
712
713static void tegra_crtc_commit(struct drm_crtc *crtc)
714{
715 struct tegra_dc *dc = to_tegra_dc(crtc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000716 unsigned long value;
717
Thierry Reding3b9e71e2013-01-15 12:21:36 +0100718 value = GENERAL_UPDATE | WIN_A_UPDATE;
719 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000720
Thierry Reding3b9e71e2013-01-15 12:21:36 +0100721 value = GENERAL_ACT_REQ | WIN_A_ACT_REQ;
Thierry Reding6e5ff992012-11-28 11:45:47 +0100722 tegra_dc_writel(dc, value, DC_CMD_STATE_CONTROL);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000723
Thierry Reding6e5ff992012-11-28 11:45:47 +0100724 drm_vblank_post_modeset(crtc->dev, dc->pipe);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000725}
726
727static void tegra_crtc_load_lut(struct drm_crtc *crtc)
728{
729}
730
731static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
Thierry Redingf34bc782012-11-04 21:47:13 +0100732 .disable = tegra_crtc_disable,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000733 .mode_fixup = tegra_crtc_mode_fixup,
734 .mode_set = tegra_crtc_mode_set,
Thierry Reding23fb4742012-11-28 11:38:24 +0100735 .mode_set_base = tegra_crtc_mode_set_base,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000736 .prepare = tegra_crtc_prepare,
737 .commit = tegra_crtc_commit,
738 .load_lut = tegra_crtc_load_lut,
739};
740
Thierry Reding6e5ff992012-11-28 11:45:47 +0100741static irqreturn_t tegra_dc_irq(int irq, void *data)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000742{
743 struct tegra_dc *dc = data;
744 unsigned long status;
745
746 status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
747 tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
748
749 if (status & FRAME_END_INT) {
750 /*
751 dev_dbg(dc->dev, "%s(): frame end\n", __func__);
752 */
753 }
754
755 if (status & VBLANK_INT) {
756 /*
757 dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
758 */
759 drm_handle_vblank(dc->base.dev, dc->pipe);
Thierry Reding3c03c462012-11-28 12:00:18 +0100760 tegra_dc_finish_page_flip(dc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000761 }
762
763 if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
764 /*
765 dev_dbg(dc->dev, "%s(): underflow\n", __func__);
766 */
767 }
768
769 return IRQ_HANDLED;
770}
771
772static int tegra_dc_show_regs(struct seq_file *s, void *data)
773{
774 struct drm_info_node *node = s->private;
775 struct tegra_dc *dc = node->info_ent->data;
776
777#define DUMP_REG(name) \
778 seq_printf(s, "%-40s %#05x %08lx\n", #name, name, \
779 tegra_dc_readl(dc, name))
780
781 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
782 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
783 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
784 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
785 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
786 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
787 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
788 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
789 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
790 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
791 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
792 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
793 DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
794 DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
795 DUMP_REG(DC_CMD_DISPLAY_COMMAND);
796 DUMP_REG(DC_CMD_SIGNAL_RAISE);
797 DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
798 DUMP_REG(DC_CMD_INT_STATUS);
799 DUMP_REG(DC_CMD_INT_MASK);
800 DUMP_REG(DC_CMD_INT_ENABLE);
801 DUMP_REG(DC_CMD_INT_TYPE);
802 DUMP_REG(DC_CMD_INT_POLARITY);
803 DUMP_REG(DC_CMD_SIGNAL_RAISE1);
804 DUMP_REG(DC_CMD_SIGNAL_RAISE2);
805 DUMP_REG(DC_CMD_SIGNAL_RAISE3);
806 DUMP_REG(DC_CMD_STATE_ACCESS);
807 DUMP_REG(DC_CMD_STATE_CONTROL);
808 DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
809 DUMP_REG(DC_CMD_REG_ACT_CONTROL);
810 DUMP_REG(DC_COM_CRC_CONTROL);
811 DUMP_REG(DC_COM_CRC_CHECKSUM);
812 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
813 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
814 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
815 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
816 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
817 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
818 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
819 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
820 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
821 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
822 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
823 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
824 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
825 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
826 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
827 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
828 DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
829 DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
830 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
831 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
832 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
833 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
834 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
835 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
836 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
837 DUMP_REG(DC_COM_PIN_MISC_CONTROL);
838 DUMP_REG(DC_COM_PIN_PM0_CONTROL);
839 DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
840 DUMP_REG(DC_COM_PIN_PM1_CONTROL);
841 DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
842 DUMP_REG(DC_COM_SPI_CONTROL);
843 DUMP_REG(DC_COM_SPI_START_BYTE);
844 DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
845 DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
846 DUMP_REG(DC_COM_HSPI_CS_DC);
847 DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
848 DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
849 DUMP_REG(DC_COM_GPIO_CTRL);
850 DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
851 DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
852 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
853 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
854 DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
855 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
856 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
857 DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
858 DUMP_REG(DC_DISP_REF_TO_SYNC);
859 DUMP_REG(DC_DISP_SYNC_WIDTH);
860 DUMP_REG(DC_DISP_BACK_PORCH);
861 DUMP_REG(DC_DISP_ACTIVE);
862 DUMP_REG(DC_DISP_FRONT_PORCH);
863 DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
864 DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
865 DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
866 DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
867 DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
868 DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
869 DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
870 DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
871 DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
872 DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
873 DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
874 DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
875 DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
876 DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
877 DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
878 DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
879 DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
880 DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
881 DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
882 DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
883 DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
884 DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
885 DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
886 DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
887 DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
888 DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
889 DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
890 DUMP_REG(DC_DISP_M0_CONTROL);
891 DUMP_REG(DC_DISP_M1_CONTROL);
892 DUMP_REG(DC_DISP_DI_CONTROL);
893 DUMP_REG(DC_DISP_PP_CONTROL);
894 DUMP_REG(DC_DISP_PP_SELECT_A);
895 DUMP_REG(DC_DISP_PP_SELECT_B);
896 DUMP_REG(DC_DISP_PP_SELECT_C);
897 DUMP_REG(DC_DISP_PP_SELECT_D);
898 DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
899 DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
900 DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
901 DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
902 DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
903 DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
904 DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
905 DUMP_REG(DC_DISP_BORDER_COLOR);
906 DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
907 DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
908 DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
909 DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
910 DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
911 DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
912 DUMP_REG(DC_DISP_CURSOR_START_ADDR);
913 DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
914 DUMP_REG(DC_DISP_CURSOR_POSITION);
915 DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
916 DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
917 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
918 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
919 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
920 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
921 DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
922 DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
923 DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
924 DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
925 DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
926 DUMP_REG(DC_DISP_DAC_CRT_CTRL);
927 DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
928 DUMP_REG(DC_DISP_SD_CONTROL);
929 DUMP_REG(DC_DISP_SD_CSC_COEFF);
930 DUMP_REG(DC_DISP_SD_LUT(0));
931 DUMP_REG(DC_DISP_SD_LUT(1));
932 DUMP_REG(DC_DISP_SD_LUT(2));
933 DUMP_REG(DC_DISP_SD_LUT(3));
934 DUMP_REG(DC_DISP_SD_LUT(4));
935 DUMP_REG(DC_DISP_SD_LUT(5));
936 DUMP_REG(DC_DISP_SD_LUT(6));
937 DUMP_REG(DC_DISP_SD_LUT(7));
938 DUMP_REG(DC_DISP_SD_LUT(8));
939 DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
940 DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
941 DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
942 DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
943 DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
944 DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
945 DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
946 DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
947 DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
948 DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
949 DUMP_REG(DC_DISP_SD_BL_TF(0));
950 DUMP_REG(DC_DISP_SD_BL_TF(1));
951 DUMP_REG(DC_DISP_SD_BL_TF(2));
952 DUMP_REG(DC_DISP_SD_BL_TF(3));
953 DUMP_REG(DC_DISP_SD_BL_CONTROL);
954 DUMP_REG(DC_DISP_SD_HW_K_VALUES);
955 DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
956 DUMP_REG(DC_WIN_WIN_OPTIONS);
957 DUMP_REG(DC_WIN_BYTE_SWAP);
958 DUMP_REG(DC_WIN_BUFFER_CONTROL);
959 DUMP_REG(DC_WIN_COLOR_DEPTH);
960 DUMP_REG(DC_WIN_POSITION);
961 DUMP_REG(DC_WIN_SIZE);
962 DUMP_REG(DC_WIN_PRESCALED_SIZE);
963 DUMP_REG(DC_WIN_H_INITIAL_DDA);
964 DUMP_REG(DC_WIN_V_INITIAL_DDA);
965 DUMP_REG(DC_WIN_DDA_INC);
966 DUMP_REG(DC_WIN_LINE_STRIDE);
967 DUMP_REG(DC_WIN_BUF_STRIDE);
968 DUMP_REG(DC_WIN_UV_BUF_STRIDE);
969 DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
970 DUMP_REG(DC_WIN_DV_CONTROL);
971 DUMP_REG(DC_WIN_BLEND_NOKEY);
972 DUMP_REG(DC_WIN_BLEND_1WIN);
973 DUMP_REG(DC_WIN_BLEND_2WIN_X);
974 DUMP_REG(DC_WIN_BLEND_2WIN_Y);
Thierry Redingf34bc782012-11-04 21:47:13 +0100975 DUMP_REG(DC_WIN_BLEND_3WIN_XY);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +0000976 DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
977 DUMP_REG(DC_WINBUF_START_ADDR);
978 DUMP_REG(DC_WINBUF_START_ADDR_NS);
979 DUMP_REG(DC_WINBUF_START_ADDR_U);
980 DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
981 DUMP_REG(DC_WINBUF_START_ADDR_V);
982 DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
983 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
984 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
985 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
986 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
987 DUMP_REG(DC_WINBUF_UFLOW_STATUS);
988 DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
989 DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
990 DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
991
992#undef DUMP_REG
993
994 return 0;
995}
996
997static struct drm_info_list debugfs_files[] = {
998 { "regs", tegra_dc_show_regs, 0, NULL },
999};
1000
1001static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1002{
1003 unsigned int i;
1004 char *name;
1005 int err;
1006
1007 name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1008 dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1009 kfree(name);
1010
1011 if (!dc->debugfs)
1012 return -ENOMEM;
1013
1014 dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1015 GFP_KERNEL);
1016 if (!dc->debugfs_files) {
1017 err = -ENOMEM;
1018 goto remove;
1019 }
1020
1021 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1022 dc->debugfs_files[i].data = dc;
1023
1024 err = drm_debugfs_create_files(dc->debugfs_files,
1025 ARRAY_SIZE(debugfs_files),
1026 dc->debugfs, minor);
1027 if (err < 0)
1028 goto free;
1029
1030 dc->minor = minor;
1031
1032 return 0;
1033
1034free:
1035 kfree(dc->debugfs_files);
1036 dc->debugfs_files = NULL;
1037remove:
1038 debugfs_remove(dc->debugfs);
1039 dc->debugfs = NULL;
1040
1041 return err;
1042}
1043
1044static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1045{
1046 drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1047 dc->minor);
1048 dc->minor = NULL;
1049
1050 kfree(dc->debugfs_files);
1051 dc->debugfs_files = NULL;
1052
1053 debugfs_remove(dc->debugfs);
1054 dc->debugfs = NULL;
1055
1056 return 0;
1057}
1058
Thierry Reding53fa7f72013-09-24 15:35:40 +02001059static int tegra_dc_init(struct host1x_client *client)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001060{
Thierry Reding776dc382013-10-14 14:43:22 +02001061 struct tegra_drm *tegra = dev_get_drvdata(client->parent);
1062 struct tegra_dc *dc = host1x_client_to_dc(client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001063 int err;
1064
Thierry Reding776dc382013-10-14 14:43:22 +02001065 dc->pipe = tegra->drm->mode_config.num_crtc;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001066
Thierry Reding776dc382013-10-14 14:43:22 +02001067 drm_crtc_init(tegra->drm, &dc->base, &tegra_crtc_funcs);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001068 drm_mode_crtc_set_gamma_size(&dc->base, 256);
1069 drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1070
Thierry Reding776dc382013-10-14 14:43:22 +02001071 err = tegra_dc_rgb_init(tegra->drm, dc);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001072 if (err < 0 && err != -ENODEV) {
1073 dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
1074 return err;
1075 }
1076
Thierry Reding776dc382013-10-14 14:43:22 +02001077 err = tegra_dc_add_planes(tegra->drm, dc);
Thierry Redingf34bc782012-11-04 21:47:13 +01001078 if (err < 0)
1079 return err;
1080
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001081 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
Thierry Reding776dc382013-10-14 14:43:22 +02001082 err = tegra_dc_debugfs_init(dc, tegra->drm->primary);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001083 if (err < 0)
1084 dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1085 }
1086
Thierry Reding6e5ff992012-11-28 11:45:47 +01001087 err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001088 dev_name(dc->dev), dc);
1089 if (err < 0) {
1090 dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1091 err);
1092 return err;
1093 }
1094
1095 return 0;
1096}
1097
Thierry Reding53fa7f72013-09-24 15:35:40 +02001098static int tegra_dc_exit(struct host1x_client *client)
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001099{
Thierry Reding776dc382013-10-14 14:43:22 +02001100 struct tegra_dc *dc = host1x_client_to_dc(client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001101 int err;
1102
1103 devm_free_irq(dc->dev, dc->irq, dc);
1104
1105 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1106 err = tegra_dc_debugfs_exit(dc);
1107 if (err < 0)
1108 dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1109 }
1110
1111 err = tegra_dc_rgb_exit(dc);
1112 if (err) {
1113 dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1114 return err;
1115 }
1116
1117 return 0;
1118}
1119
1120static const struct host1x_client_ops dc_client_ops = {
Thierry Reding53fa7f72013-09-24 15:35:40 +02001121 .init = tegra_dc_init,
1122 .exit = tegra_dc_exit,
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001123};
1124
1125static int tegra_dc_probe(struct platform_device *pdev)
1126{
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001127 struct resource *regs;
1128 struct tegra_dc *dc;
1129 int err;
1130
1131 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1132 if (!dc)
1133 return -ENOMEM;
1134
Thierry Reding6e5ff992012-11-28 11:45:47 +01001135 spin_lock_init(&dc->lock);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001136 INIT_LIST_HEAD(&dc->list);
1137 dc->dev = &pdev->dev;
1138
1139 dc->clk = devm_clk_get(&pdev->dev, NULL);
1140 if (IS_ERR(dc->clk)) {
1141 dev_err(&pdev->dev, "failed to get clock\n");
1142 return PTR_ERR(dc->clk);
1143 }
1144
1145 err = clk_prepare_enable(dc->clk);
1146 if (err < 0)
1147 return err;
1148
1149 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Redingd4ed6022013-01-21 11:09:02 +01001150 dc->regs = devm_ioremap_resource(&pdev->dev, regs);
1151 if (IS_ERR(dc->regs))
1152 return PTR_ERR(dc->regs);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001153
1154 dc->irq = platform_get_irq(pdev, 0);
1155 if (dc->irq < 0) {
1156 dev_err(&pdev->dev, "failed to get IRQ\n");
1157 return -ENXIO;
1158 }
1159
Thierry Reding776dc382013-10-14 14:43:22 +02001160 INIT_LIST_HEAD(&dc->client.list);
1161 dc->client.ops = &dc_client_ops;
1162 dc->client.dev = &pdev->dev;
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001163
1164 err = tegra_dc_rgb_probe(dc);
1165 if (err < 0 && err != -ENODEV) {
1166 dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
1167 return err;
1168 }
1169
Thierry Reding776dc382013-10-14 14:43:22 +02001170 err = host1x_client_register(&dc->client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001171 if (err < 0) {
1172 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
1173 err);
1174 return err;
1175 }
1176
1177 platform_set_drvdata(pdev, dc);
1178
1179 return 0;
1180}
1181
1182static int tegra_dc_remove(struct platform_device *pdev)
1183{
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001184 struct tegra_dc *dc = platform_get_drvdata(pdev);
1185 int err;
1186
Thierry Reding776dc382013-10-14 14:43:22 +02001187 err = host1x_client_unregister(&dc->client);
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001188 if (err < 0) {
1189 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
1190 err);
1191 return err;
1192 }
1193
Thierry Reding59d29c02013-10-14 14:26:42 +02001194 err = tegra_dc_rgb_remove(dc);
1195 if (err < 0) {
1196 dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
1197 return err;
1198 }
1199
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001200 clk_disable_unprepare(dc->clk);
1201
1202 return 0;
1203}
1204
1205static struct of_device_id tegra_dc_of_match[] = {
Thierry Reding219e8152012-11-21 09:50:41 +01001206 { .compatible = "nvidia,tegra30-dc", },
Thierry Redingd8f4a9e2012-11-15 21:28:22 +00001207 { .compatible = "nvidia,tegra20-dc", },
1208 { },
1209};
1210
1211struct platform_driver tegra_dc_driver = {
1212 .driver = {
1213 .name = "tegra-dc",
1214 .owner = THIS_MODULE,
1215 .of_match_table = tegra_dc_of_match,
1216 },
1217 .probe = tegra_dc_probe,
1218 .remove = tegra_dc_remove,
1219};