blob: 3a83bc2c613ce0e907831a264070970acfd8eccf [file] [log] [blame]
Timur Tabi9f35a732012-08-20 09:26:39 +00001/*
2 * QorIQ 10G MDIO Controller
3 *
4 * Copyright 2012 Freescale Semiconductor, Inc.
5 *
6 * Authors: Andy Fleming <afleming@freescale.com>
7 * Timur Tabi <timur@freescale.com>
8 *
9 * This file is licensed under the terms of the GNU General Public License
10 * version 2. This program is licensed "as is" without any warranty of any
11 * kind, whether express or implied.
12 */
13
14#include <linux/kernel.h>
15#include <linux/slab.h>
16#include <linux/interrupt.h>
17#include <linux/module.h>
18#include <linux/phy.h>
19#include <linux/mdio.h>
Rob Herring5af50732013-09-17 14:28:33 -050020#include <linux/of_address.h>
Timur Tabi9f35a732012-08-20 09:26:39 +000021#include <linux/of_platform.h>
22#include <linux/of_mdio.h>
23
24/* Number of microseconds to wait for a register to respond */
25#define TIMEOUT 1000
26
27struct tgec_mdio_controller {
28 __be32 reserved[12];
29 __be32 mdio_stat; /* MDIO configuration and status */
30 __be32 mdio_ctl; /* MDIO control */
31 __be32 mdio_data; /* MDIO data */
32 __be32 mdio_addr; /* MDIO address */
33} __packed;
34
Andy Fleming1fcf77c2015-01-04 17:36:02 +080035#define MDIO_STAT_ENC BIT(6)
Timur Tabi9f35a732012-08-20 09:26:39 +000036#define MDIO_STAT_CLKDIV(x) (((x>>1) & 0xff) << 8)
Shaohui Xie49ff2d32015-01-13 10:30:59 +080037#define MDIO_STAT_BSY BIT(0)
38#define MDIO_STAT_RD_ER BIT(1)
Timur Tabi9f35a732012-08-20 09:26:39 +000039#define MDIO_CTL_DEV_ADDR(x) (x & 0x1f)
40#define MDIO_CTL_PORT_ADDR(x) ((x & 0x1f) << 5)
Shaohui Xie49ff2d32015-01-13 10:30:59 +080041#define MDIO_CTL_PRE_DIS BIT(10)
42#define MDIO_CTL_SCAN_EN BIT(11)
43#define MDIO_CTL_POST_INC BIT(14)
44#define MDIO_CTL_READ BIT(15)
Timur Tabi9f35a732012-08-20 09:26:39 +000045
46#define MDIO_DATA(x) (x & 0xffff)
Shaohui Xie49ff2d32015-01-13 10:30:59 +080047#define MDIO_DATA_BSY BIT(31)
Timur Tabi9f35a732012-08-20 09:26:39 +000048
49/*
Madalin Bucurc1543d32014-07-29 14:47:25 -050050 * Wait until the MDIO bus is free
Timur Tabi9f35a732012-08-20 09:26:39 +000051 */
52static int xgmac_wait_until_free(struct device *dev,
53 struct tgec_mdio_controller __iomem *regs)
54{
Shaohui Xie22f6bba2015-01-21 19:08:32 +080055 unsigned int timeout;
Timur Tabi9f35a732012-08-20 09:26:39 +000056
57 /* Wait till the bus is free */
Shaohui Xie22f6bba2015-01-21 19:08:32 +080058 timeout = TIMEOUT;
59 while ((ioread32be(&regs->mdio_stat) & MDIO_STAT_BSY) && timeout) {
60 cpu_relax();
61 timeout--;
62 }
63
64 if (!timeout) {
Timur Tabi9f35a732012-08-20 09:26:39 +000065 dev_err(dev, "timeout waiting for bus to be free\n");
66 return -ETIMEDOUT;
67 }
68
69 return 0;
70}
71
72/*
73 * Wait till the MDIO read or write operation is complete
74 */
75static int xgmac_wait_until_done(struct device *dev,
76 struct tgec_mdio_controller __iomem *regs)
77{
Shaohui Xie22f6bba2015-01-21 19:08:32 +080078 unsigned int timeout;
Timur Tabi9f35a732012-08-20 09:26:39 +000079
80 /* Wait till the MDIO write is complete */
Shaohui Xie22f6bba2015-01-21 19:08:32 +080081 timeout = TIMEOUT;
82 while ((ioread32be(&regs->mdio_data) & MDIO_DATA_BSY) && timeout) {
83 cpu_relax();
84 timeout--;
85 }
86
87 if (!timeout) {
Timur Tabi9f35a732012-08-20 09:26:39 +000088 dev_err(dev, "timeout waiting for operation to complete\n");
89 return -ETIMEDOUT;
90 }
91
92 return 0;
93}
94
95/*
96 * Write value to the PHY for this device to the register at regnum,waiting
97 * until the write is done before it returns. All PHY configuration has to be
98 * done through the TSEC1 MIIM regs.
99 */
100static int xgmac_mdio_write(struct mii_bus *bus, int phy_id, int regnum, u16 value)
101{
102 struct tgec_mdio_controller __iomem *regs = bus->priv;
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800103 uint16_t dev_addr;
104 u32 mdio_ctl, mdio_stat;
Timur Tabi9f35a732012-08-20 09:26:39 +0000105 int ret;
106
Shaohui Xieca43e582015-01-21 19:07:49 +0800107 mdio_stat = ioread32be(&regs->mdio_stat);
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800108 if (regnum & MII_ADDR_C45) {
109 /* Clause 45 (ie 10G) */
110 dev_addr = (regnum >> 16) & 0x1f;
111 mdio_stat |= MDIO_STAT_ENC;
112 } else {
113 /* Clause 22 (ie 1G) */
114 dev_addr = regnum & 0x1f;
115 mdio_stat &= ~MDIO_STAT_ENC;
116 }
Timur Tabi9f35a732012-08-20 09:26:39 +0000117
Shaohui Xieca43e582015-01-21 19:07:49 +0800118 iowrite32be(mdio_stat, &regs->mdio_stat);
Timur Tabi9f35a732012-08-20 09:26:39 +0000119
120 ret = xgmac_wait_until_free(&bus->dev, regs);
121 if (ret)
122 return ret;
123
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800124 /* Set the port and dev addr */
125 mdio_ctl = MDIO_CTL_PORT_ADDR(phy_id) | MDIO_CTL_DEV_ADDR(dev_addr);
Shaohui Xieca43e582015-01-21 19:07:49 +0800126 iowrite32be(mdio_ctl, &regs->mdio_ctl);
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800127
128 /* Set the register address */
129 if (regnum & MII_ADDR_C45) {
Shaohui Xieca43e582015-01-21 19:07:49 +0800130 iowrite32be(regnum & 0xffff, &regs->mdio_addr);
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800131
132 ret = xgmac_wait_until_free(&bus->dev, regs);
133 if (ret)
134 return ret;
135 }
136
Timur Tabi9f35a732012-08-20 09:26:39 +0000137 /* Write the value to the register */
Shaohui Xieca43e582015-01-21 19:07:49 +0800138 iowrite32be(MDIO_DATA(value), &regs->mdio_data);
Timur Tabi9f35a732012-08-20 09:26:39 +0000139
140 ret = xgmac_wait_until_done(&bus->dev, regs);
141 if (ret)
142 return ret;
143
144 return 0;
145}
146
147/*
148 * Reads from register regnum in the PHY for device dev, returning the value.
149 * Clears miimcom first. All PHY configuration has to be done through the
150 * TSEC1 MIIM regs.
151 */
152static int xgmac_mdio_read(struct mii_bus *bus, int phy_id, int regnum)
153{
154 struct tgec_mdio_controller __iomem *regs = bus->priv;
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800155 uint16_t dev_addr;
156 uint32_t mdio_stat;
Timur Tabi9f35a732012-08-20 09:26:39 +0000157 uint32_t mdio_ctl;
158 uint16_t value;
159 int ret;
160
Shaohui Xieca43e582015-01-21 19:07:49 +0800161 mdio_stat = ioread32be(&regs->mdio_stat);
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800162 if (regnum & MII_ADDR_C45) {
163 dev_addr = (regnum >> 16) & 0x1f;
164 mdio_stat |= MDIO_STAT_ENC;
165 } else {
166 dev_addr = regnum & 0x1f;
Shaohui Xiee54bfe92015-01-13 10:30:31 +0800167 mdio_stat &= ~MDIO_STAT_ENC;
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800168 }
169
Shaohui Xieca43e582015-01-21 19:07:49 +0800170 iowrite32be(mdio_stat, &regs->mdio_stat);
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800171
172 ret = xgmac_wait_until_free(&bus->dev, regs);
173 if (ret)
174 return ret;
175
Timur Tabi9f35a732012-08-20 09:26:39 +0000176 /* Set the Port and Device Addrs */
177 mdio_ctl = MDIO_CTL_PORT_ADDR(phy_id) | MDIO_CTL_DEV_ADDR(dev_addr);
Shaohui Xieca43e582015-01-21 19:07:49 +0800178 iowrite32be(mdio_ctl, &regs->mdio_ctl);
Timur Tabi9f35a732012-08-20 09:26:39 +0000179
180 /* Set the register address */
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800181 if (regnum & MII_ADDR_C45) {
Shaohui Xieca43e582015-01-21 19:07:49 +0800182 iowrite32be(regnum & 0xffff, &regs->mdio_addr);
Timur Tabi9f35a732012-08-20 09:26:39 +0000183
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800184 ret = xgmac_wait_until_free(&bus->dev, regs);
185 if (ret)
186 return ret;
187 }
Timur Tabi9f35a732012-08-20 09:26:39 +0000188
189 /* Initiate the read */
Shaohui Xieca43e582015-01-21 19:07:49 +0800190 iowrite32be(mdio_ctl | MDIO_CTL_READ, &regs->mdio_ctl);
Timur Tabi9f35a732012-08-20 09:26:39 +0000191
192 ret = xgmac_wait_until_done(&bus->dev, regs);
193 if (ret)
194 return ret;
195
196 /* Return all Fs if nothing was there */
Shaohui Xieca43e582015-01-21 19:07:49 +0800197 if (ioread32be(&regs->mdio_stat) & MDIO_STAT_RD_ER) {
Shruti Kanetkar55fd3642014-06-11 13:41:40 -0500198 dev_err(&bus->dev,
Shruti Kanetkar9e6492e2014-07-29 14:53:03 -0500199 "Error while reading PHY%d reg at %d.%hhu\n",
Shruti Kanetkar55fd3642014-06-11 13:41:40 -0500200 phy_id, dev_addr, regnum);
Timur Tabi9f35a732012-08-20 09:26:39 +0000201 return 0xffff;
202 }
203
Shaohui Xieca43e582015-01-21 19:07:49 +0800204 value = ioread32be(&regs->mdio_data) & 0xffff;
Timur Tabi9f35a732012-08-20 09:26:39 +0000205 dev_dbg(&bus->dev, "read %04x\n", value);
206
207 return value;
208}
209
Bill Pemberton33897cc2012-12-03 09:23:58 -0500210static int xgmac_mdio_probe(struct platform_device *pdev)
Timur Tabi9f35a732012-08-20 09:26:39 +0000211{
212 struct device_node *np = pdev->dev.of_node;
213 struct mii_bus *bus;
214 struct resource res;
215 int ret;
216
217 ret = of_address_to_resource(np, 0, &res);
218 if (ret) {
219 dev_err(&pdev->dev, "could not obtain address\n");
220 return ret;
221 }
222
Shaohui Xieaa842472014-12-30 16:28:00 +0800223 bus = mdiobus_alloc();
Timur Tabi9f35a732012-08-20 09:26:39 +0000224 if (!bus)
225 return -ENOMEM;
226
227 bus->name = "Freescale XGMAC MDIO Bus";
228 bus->read = xgmac_mdio_read;
229 bus->write = xgmac_mdio_write;
Timur Tabi9f35a732012-08-20 09:26:39 +0000230 bus->parent = &pdev->dev;
231 snprintf(bus->id, MII_BUS_ID_SIZE, "%llx", (unsigned long long)res.start);
232
233 /* Set the PHY base address */
234 bus->priv = of_iomap(np, 0);
235 if (!bus->priv) {
236 ret = -ENOMEM;
237 goto err_ioremap;
238 }
239
240 ret = of_mdiobus_register(bus, np);
241 if (ret) {
242 dev_err(&pdev->dev, "cannot register MDIO bus\n");
243 goto err_registration;
244 }
245
Jingoo Han8513fbd2013-05-23 00:52:31 +0000246 platform_set_drvdata(pdev, bus);
Timur Tabi9f35a732012-08-20 09:26:39 +0000247
248 return 0;
249
250err_registration:
251 iounmap(bus->priv);
252
253err_ioremap:
254 mdiobus_free(bus);
255
256 return ret;
257}
258
Bill Pemberton33897cc2012-12-03 09:23:58 -0500259static int xgmac_mdio_remove(struct platform_device *pdev)
Timur Tabi9f35a732012-08-20 09:26:39 +0000260{
Jingoo Han8513fbd2013-05-23 00:52:31 +0000261 struct mii_bus *bus = platform_get_drvdata(pdev);
Timur Tabi9f35a732012-08-20 09:26:39 +0000262
263 mdiobus_unregister(bus);
264 iounmap(bus->priv);
265 mdiobus_free(bus);
266
267 return 0;
268}
269
270static struct of_device_id xgmac_mdio_match[] = {
271 {
272 .compatible = "fsl,fman-xmdio",
273 },
Andy Fleming1fcf77c2015-01-04 17:36:02 +0800274 {
275 .compatible = "fsl,fman-memac-mdio",
276 },
Timur Tabi9f35a732012-08-20 09:26:39 +0000277 {},
278};
279MODULE_DEVICE_TABLE(of, xgmac_mdio_match);
280
281static struct platform_driver xgmac_mdio_driver = {
282 .driver = {
283 .name = "fsl-fman_xmdio",
284 .of_match_table = xgmac_mdio_match,
285 },
286 .probe = xgmac_mdio_probe,
287 .remove = xgmac_mdio_remove,
288};
289
290module_platform_driver(xgmac_mdio_driver);
291
292MODULE_DESCRIPTION("Freescale QorIQ 10G MDIO Controller");
293MODULE_LICENSE("GPL v2");