blob: e9d12058ffd379287bd4044e522a6a6736dd727c [file] [log] [blame]
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -07001/*
2 * External interrupt handling for AT32AP CPUs
3 *
4 * Copyright (C) 2006 Atmel Corporation
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
10
11#include <linux/errno.h>
12#include <linux/init.h>
13#include <linux/interrupt.h>
14#include <linux/irq.h>
15#include <linux/platform_device.h>
16#include <linux/random.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090017#include <linux/slab.h>
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070018
19#include <asm/io.h>
20
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020021/* EIC register offsets */
22#define EIC_IER 0x0000
23#define EIC_IDR 0x0004
24#define EIC_IMR 0x0008
25#define EIC_ISR 0x000c
26#define EIC_ICR 0x0010
27#define EIC_MODE 0x0014
28#define EIC_EDGE 0x0018
29#define EIC_LEVEL 0x001c
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020030#define EIC_NMIC 0x0024
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070031
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020032/* Bitfields in NMIC */
Haavard Skinnemoene7ba1762007-10-10 14:58:29 +020033#define EIC_NMIC_ENABLE (1 << 0)
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020034
35/* Bit manipulation macros */
36#define EIC_BIT(name) \
37 (1 << EIC_##name##_OFFSET)
38#define EIC_BF(name,value) \
39 (((value) & ((1 << EIC_##name##_SIZE) - 1)) \
40 << EIC_##name##_OFFSET)
41#define EIC_BFEXT(name,value) \
42 (((value) >> EIC_##name##_OFFSET) \
43 & ((1 << EIC_##name##_SIZE) - 1))
44#define EIC_BFINS(name,value,old) \
45 (((old) & ~(((1 << EIC_##name##_SIZE) - 1) \
46 << EIC_##name##_OFFSET)) \
47 | EIC_BF(name,value))
48
49/* Register access macros */
50#define eic_readl(port,reg) \
51 __raw_readl((port)->regs + EIC_##reg)
52#define eic_writel(port,reg,value) \
53 __raw_writel((value), (port)->regs + EIC_##reg)
54
55struct eic {
56 void __iomem *regs;
57 struct irq_chip *chip;
58 unsigned int first_irq;
59};
60
Haavard Skinnemoene7ba1762007-10-10 14:58:29 +020061static struct eic *nmi_eic;
62static bool nmi_enabled;
63
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020064static void eic_ack_irq(unsigned int irq)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070065{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020066 struct eic *eic = get_irq_chip_data(irq);
67 eic_writel(eic, ICR, 1 << (irq - eic->first_irq));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070068}
69
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020070static void eic_mask_irq(unsigned int irq)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070071{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020072 struct eic *eic = get_irq_chip_data(irq);
73 eic_writel(eic, IDR, 1 << (irq - eic->first_irq));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070074}
75
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020076static void eic_mask_ack_irq(unsigned int irq)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070077{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020078 struct eic *eic = get_irq_chip_data(irq);
79 eic_writel(eic, ICR, 1 << (irq - eic->first_irq));
80 eic_writel(eic, IDR, 1 << (irq - eic->first_irq));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070081}
82
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020083static void eic_unmask_irq(unsigned int irq)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070084{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020085 struct eic *eic = get_irq_chip_data(irq);
86 eic_writel(eic, IER, 1 << (irq - eic->first_irq));
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070087}
88
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020089static int eic_set_irq_type(unsigned int irq, unsigned int flow_type)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070090{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020091 struct eic *eic = get_irq_chip_data(irq);
Haavard Skinnemoen01cb0872006-12-04 12:00:03 +010092 struct irq_desc *desc;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +020093 unsigned int i = irq - eic->first_irq;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070094 u32 mode, edge, level;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -070095 int ret = 0;
96
David Brownell58febc02007-01-23 20:21:36 -080097 flow_type &= IRQ_TYPE_SENSE_MASK;
Haavard Skinnemoen01cb0872006-12-04 12:00:03 +010098 if (flow_type == IRQ_TYPE_NONE)
99 flow_type = IRQ_TYPE_LEVEL_LOW;
100
101 desc = &irq_desc[irq];
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700102
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200103 mode = eic_readl(eic, MODE);
104 edge = eic_readl(eic, EDGE);
105 level = eic_readl(eic, LEVEL);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700106
107 switch (flow_type) {
108 case IRQ_TYPE_LEVEL_LOW:
109 mode |= 1 << i;
110 level &= ~(1 << i);
111 break;
112 case IRQ_TYPE_LEVEL_HIGH:
113 mode |= 1 << i;
114 level |= 1 << i;
115 break;
116 case IRQ_TYPE_EDGE_RISING:
117 mode &= ~(1 << i);
118 edge |= 1 << i;
119 break;
120 case IRQ_TYPE_EDGE_FALLING:
121 mode &= ~(1 << i);
122 edge &= ~(1 << i);
123 break;
124 default:
125 ret = -EINVAL;
126 break;
127 }
128
David Brownell58febc02007-01-23 20:21:36 -0800129 if (ret == 0) {
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200130 eic_writel(eic, MODE, mode);
131 eic_writel(eic, EDGE, edge);
132 eic_writel(eic, LEVEL, level);
David Brownell58febc02007-01-23 20:21:36 -0800133
David Brownelle4f586f2007-12-18 20:50:28 -0800134 if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) {
David Brownell58febc02007-01-23 20:21:36 -0800135 flow_type |= IRQ_LEVEL;
David Brownelle4f586f2007-12-18 20:50:28 -0800136 __set_irq_handler_unlocked(irq, handle_level_irq);
137 } else
138 __set_irq_handler_unlocked(irq, handle_edge_irq);
David Brownell58febc02007-01-23 20:21:36 -0800139 desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
140 desc->status |= flow_type;
141 }
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700142
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700143 return ret;
144}
145
Haavard Skinnemoen86298962007-10-22 15:51:04 +0200146static struct irq_chip eic_chip = {
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200147 .name = "eic",
148 .ack = eic_ack_irq,
149 .mask = eic_mask_irq,
150 .mask_ack = eic_mask_ack_irq,
151 .unmask = eic_unmask_irq,
152 .set_type = eic_set_irq_type,
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700153};
154
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200155static void demux_eic_irq(unsigned int irq, struct irq_desc *desc)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700156{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200157 struct eic *eic = desc->handler_data;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700158 unsigned long status, pending;
David Brownelle4f586f2007-12-18 20:50:28 -0800159 unsigned int i;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700160
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200161 status = eic_readl(eic, ISR);
162 pending = status & eic_readl(eic, IMR);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700163
164 while (pending) {
165 i = fls(pending) - 1;
166 pending &= ~(1 << i);
167
David Brownelle4f586f2007-12-18 20:50:28 -0800168 generic_handle_irq(i + eic->first_irq);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700169 }
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700170}
171
Haavard Skinnemoene7ba1762007-10-10 14:58:29 +0200172int nmi_enable(void)
173{
174 nmi_enabled = true;
175
176 if (nmi_eic)
177 eic_writel(nmi_eic, NMIC, EIC_NMIC_ENABLE);
178
179 return 0;
180}
181
182void nmi_disable(void)
183{
184 if (nmi_eic)
185 eic_writel(nmi_eic, NMIC, 0);
186
187 nmi_enabled = false;
188}
189
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200190static int __init eic_probe(struct platform_device *pdev)
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700191{
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200192 struct eic *eic;
193 struct resource *regs;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700194 unsigned int i;
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200195 unsigned int nr_of_irqs;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700196 unsigned int int_irq;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200197 int ret;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700198 u32 pattern;
199
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200200 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
201 int_irq = platform_get_irq(pdev, 0);
202 if (!regs || !int_irq) {
203 dev_dbg(&pdev->dev, "missing regs and/or irq resource\n");
204 return -ENXIO;
205 }
206
207 ret = -ENOMEM;
208 eic = kzalloc(sizeof(struct eic), GFP_KERNEL);
209 if (!eic) {
210 dev_dbg(&pdev->dev, "no memory for eic structure\n");
211 goto err_kzalloc;
212 }
213
214 eic->first_irq = EIM_IRQ_BASE + 32 * pdev->id;
215 eic->regs = ioremap(regs->start, regs->end - regs->start + 1);
216 if (!eic->regs) {
217 dev_dbg(&pdev->dev, "failed to map regs\n");
218 goto err_ioremap;
219 }
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700220
221 /*
222 * Find out how many interrupt lines that are actually
223 * implemented in hardware.
224 */
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200225 eic_writel(eic, IDR, ~0UL);
226 eic_writel(eic, MODE, ~0UL);
227 pattern = eic_readl(eic, MODE);
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200228 nr_of_irqs = fls(pattern);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700229
Haavard Skinnemoend6c49a72008-01-24 16:56:53 +0100230 /* Trigger on low level unless overridden by driver */
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200231 eic_writel(eic, EDGE, 0UL);
Haavard Skinnemoend6c49a72008-01-24 16:56:53 +0100232 eic_writel(eic, LEVEL, 0UL);
Haavard Skinnemoen01cb0872006-12-04 12:00:03 +0100233
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200234 eic->chip = &eic_chip;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700235
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200236 for (i = 0; i < nr_of_irqs; i++) {
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200237 set_irq_chip_and_handler(eic->first_irq + i, &eic_chip,
Haavard Skinnemoend6c49a72008-01-24 16:56:53 +0100238 handle_level_irq);
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200239 set_irq_chip_data(eic->first_irq + i, eic);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700240 }
241
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200242 set_irq_chained_handler(int_irq, demux_eic_irq);
243 set_irq_data(int_irq, eic);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700244
Haavard Skinnemoene7ba1762007-10-10 14:58:29 +0200245 if (pdev->id == 0) {
246 nmi_eic = eic;
247 if (nmi_enabled)
248 /*
249 * Someone tried to enable NMI before we were
250 * ready. Do it now.
251 */
252 nmi_enable();
253 }
254
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200255 dev_info(&pdev->dev,
256 "External Interrupt Controller at 0x%p, IRQ %u\n",
257 eic->regs, int_irq);
258 dev_info(&pdev->dev,
259 "Handling %u external IRQs, starting with IRQ %u\n",
Thomas Gleixner4b1135a2008-10-16 15:33:18 +0200260 nr_of_irqs, eic->first_irq);
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700261
262 return 0;
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200263
264err_ioremap:
265 kfree(eic);
266err_kzalloc:
267 return ret;
Haavard Skinnemoen5f97f7f2006-09-25 23:32:13 -0700268}
Haavard Skinnemoen7a5b8052007-06-04 12:58:30 +0200269
270static struct platform_driver eic_driver = {
271 .driver = {
272 .name = "at32_eic",
273 },
274};
275
276static int __init eic_init(void)
277{
278 return platform_driver_probe(&eic_driver, eic_probe);
279}
280arch_initcall(eic_init);