blob: 9c06d91e0c8aede9dd18af0441507a282a7a304e [file] [log] [blame]
Hauke Mehrtensd27509f2014-02-04 00:01:45 +01001/*
2 * Broadcom BCM470X / BCM5301X ARM platform code.
3 * Generic DTS part for all BCM53010, BCM53011, BCM53012, BCM53014, BCM53015,
4 * BCM53016, BCM53017, BCM53018, BCM4707, BCM4708 and BCM4709 SoCs
5 *
6 * Copyright 2013-2014 Hauke Mehrtens <hauke@hauke-m.de>
7 *
8 * Licensed under the GNU/GPL. See COPYING for details.
9 */
10
Jon Masoncdc36b22015-11-20 10:17:18 -050011#include <dt-bindings/clock/bcm-nsp.h>
Rafał Miłeckifb026d32014-10-01 15:45:28 +020012#include <dt-bindings/gpio/gpio.h>
Rafał Miłeckif6f82342014-11-30 18:28:29 +010013#include <dt-bindings/input/input.h>
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010014#include <dt-bindings/interrupt-controller/irq.h>
15#include <dt-bindings/interrupt-controller/arm-gic.h>
16#include "skeleton.dtsi"
17
18/ {
19 interrupt-parent = <&gic>;
20
Rafał Miłecki5a6516f2016-04-06 18:49:55 +020021 chosen {
22 stdout-path = &uart0;
23 };
24
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010025 chipcommonA {
26 compatible = "simple-bus";
27 ranges = <0x00000000 0x18000000 0x00001000>;
28 #address-cells = <1>;
29 #size-cells = <1>;
30
31 uart0: serial@0300 {
32 compatible = "ns16550";
33 reg = <0x0300 0x100>;
34 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
Jon Masoncdc36b22015-11-20 10:17:18 -050035 clocks = <&iprocslow>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010036 status = "disabled";
37 };
38
39 uart1: serial@0400 {
40 compatible = "ns16550";
41 reg = <0x0400 0x100>;
42 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
Jon Masoncdc36b22015-11-20 10:17:18 -050043 clocks = <&iprocslow>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010044 status = "disabled";
45 };
46 };
47
48 mpcore {
49 compatible = "simple-bus";
Jon Masoncdc36b22015-11-20 10:17:18 -050050 ranges = <0x00000000 0x19000000 0x00023000>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010051 #address-cells = <1>;
52 #size-cells = <1>;
53
Jon Masoncdc36b22015-11-20 10:17:18 -050054 a9pll: arm_clk@00000 {
55 #clock-cells = <0>;
56 compatible = "brcm,nsp-armpll";
57 clocks = <&osc>;
58 reg = <0x00000 0x1000>;
59 };
60
61 scu@20000 {
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010062 compatible = "arm,cortex-a9-scu";
Jon Masoncdc36b22015-11-20 10:17:18 -050063 reg = <0x20000 0x100>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010064 };
65
Jon Masoncdc36b22015-11-20 10:17:18 -050066 timer@20200 {
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010067 compatible = "arm,cortex-a9-global-timer";
Jon Masoncdc36b22015-11-20 10:17:18 -050068 reg = <0x20200 0x100>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010069 interrupts = <GIC_PPI 11 IRQ_TYPE_LEVEL_HIGH>;
Jon Masoncdc36b22015-11-20 10:17:18 -050070 clocks = <&periph_clk>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010071 };
72
Jon Masoncdc36b22015-11-20 10:17:18 -050073 local-timer@20600 {
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010074 compatible = "arm,cortex-a9-twd-timer";
Jon Masoncdc36b22015-11-20 10:17:18 -050075 reg = <0x20600 0x100>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010076 interrupts = <GIC_PPI 13 IRQ_TYPE_LEVEL_HIGH>;
Jon Masoncdc36b22015-11-20 10:17:18 -050077 clocks = <&periph_clk>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010078 };
79
Jon Masoncdc36b22015-11-20 10:17:18 -050080 gic: interrupt-controller@21000 {
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010081 compatible = "arm,cortex-a9-gic";
82 #interrupt-cells = <3>;
83 #address-cells = <0>;
84 interrupt-controller;
Jon Masoncdc36b22015-11-20 10:17:18 -050085 reg = <0x21000 0x1000>,
86 <0x20100 0x100>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010087 };
88
Jon Masoncdc36b22015-11-20 10:17:18 -050089 L2: cache-controller@22000 {
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010090 compatible = "arm,pl310-cache";
Jon Masoncdc36b22015-11-20 10:17:18 -050091 reg = <0x22000 0x1000>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010092 cache-unified;
Hauke Mehrtensdb44f132015-07-29 23:50:59 +020093 arm,shared-override;
94 prefetch-data = <1>;
95 prefetch-instr = <1>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +010096 cache-level = <2>;
97 };
98 };
99
Felix Fietkau1ff80362015-07-29 23:51:00 +0200100 pmu {
101 compatible = "arm,cortex-a9-pmu";
102 interrupts =
103 <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>,
104 <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>;
105 };
106
Hauke Mehrtensd27509f2014-02-04 00:01:45 +0100107 clocks {
108 #address-cells = <1>;
Jon Masoncdc36b22015-11-20 10:17:18 -0500109 #size-cells = <1>;
110 ranges;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +0100111
Jon Masoncdc36b22015-11-20 10:17:18 -0500112 osc: oscillator {
Hauke Mehrtensd27509f2014-02-04 00:01:45 +0100113 #clock-cells = <0>;
Jon Masoncdc36b22015-11-20 10:17:18 -0500114 compatible = "fixed-clock";
115 clock-frequency = <25000000>;
116 };
117
118 iprocmed: iprocmed {
119 #clock-cells = <0>;
120 compatible = "fixed-factor-clock";
121 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
122 clock-div = <2>;
123 clock-mult = <1>;
124 };
125
126 iprocslow: iprocslow {
127 #clock-cells = <0>;
128 compatible = "fixed-factor-clock";
129 clocks = <&genpll BCM_NSP_GENPLL_IPROCFAST_CLK>;
130 clock-div = <4>;
131 clock-mult = <1>;
132 };
133
134 periph_clk: periph_clk {
135 #clock-cells = <0>;
136 compatible = "fixed-factor-clock";
137 clocks = <&a9pll>;
138 clock-div = <2>;
139 clock-mult = <1>;
Hauke Mehrtensd27509f2014-02-04 00:01:45 +0100140 };
141 };
Rafał Miłeckifb026d32014-10-01 15:45:28 +0200142
143 axi@18000000 {
144 compatible = "brcm,bus-axi";
145 reg = <0x18000000 0x1000>;
146 ranges = <0x00000000 0x18000000 0x00100000>;
147 #address-cells = <1>;
148 #size-cells = <1>;
149
Hauke Mehrtensdec37882014-09-24 23:50:07 +0200150 #interrupt-cells = <1>;
151 interrupt-map-mask = <0x000fffff 0xffff>;
152 interrupt-map =
153 /* ChipCommon */
154 <0x00000000 0 &gic GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>,
155
Hauke Mehrtens1f80de62015-05-24 21:08:14 +0200156 /* PCIe Controller 0 */
157 <0x00012000 0 &gic GIC_SPI 126 IRQ_TYPE_LEVEL_HIGH>,
158 <0x00012000 1 &gic GIC_SPI 127 IRQ_TYPE_LEVEL_HIGH>,
159 <0x00012000 2 &gic GIC_SPI 128 IRQ_TYPE_LEVEL_HIGH>,
160 <0x00012000 3 &gic GIC_SPI 129 IRQ_TYPE_LEVEL_HIGH>,
161 <0x00012000 4 &gic GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>,
162 <0x00012000 5 &gic GIC_SPI 131 IRQ_TYPE_LEVEL_HIGH>,
163
164 /* PCIe Controller 1 */
165 <0x00013000 0 &gic GIC_SPI 132 IRQ_TYPE_LEVEL_HIGH>,
166 <0x00013000 1 &gic GIC_SPI 133 IRQ_TYPE_LEVEL_HIGH>,
167 <0x00013000 2 &gic GIC_SPI 134 IRQ_TYPE_LEVEL_HIGH>,
168 <0x00013000 3 &gic GIC_SPI 135 IRQ_TYPE_LEVEL_HIGH>,
169 <0x00013000 4 &gic GIC_SPI 136 IRQ_TYPE_LEVEL_HIGH>,
170 <0x00013000 5 &gic GIC_SPI 137 IRQ_TYPE_LEVEL_HIGH>,
171
172 /* PCIe Controller 2 */
173 <0x00014000 0 &gic GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
174 <0x00014000 1 &gic GIC_SPI 138 IRQ_TYPE_LEVEL_HIGH>,
175 <0x00014000 2 &gic GIC_SPI 140 IRQ_TYPE_LEVEL_HIGH>,
176 <0x00014000 3 &gic GIC_SPI 141 IRQ_TYPE_LEVEL_HIGH>,
177 <0x00014000 4 &gic GIC_SPI 142 IRQ_TYPE_LEVEL_HIGH>,
178 <0x00014000 5 &gic GIC_SPI 143 IRQ_TYPE_LEVEL_HIGH>,
179
Hauke Mehrtensdec37882014-09-24 23:50:07 +0200180 /* USB 2.0 Controller */
181 <0x00021000 0 &gic GIC_SPI 79 IRQ_TYPE_LEVEL_HIGH>,
182
183 /* USB 3.0 Controller */
184 <0x00023000 0 &gic GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>,
185
186 /* Ethernet Controller 0 */
187 <0x00024000 0 &gic GIC_SPI 147 IRQ_TYPE_LEVEL_HIGH>,
188
189 /* Ethernet Controller 1 */
190 <0x00025000 0 &gic GIC_SPI 148 IRQ_TYPE_LEVEL_HIGH>,
191
192 /* Ethernet Controller 2 */
193 <0x00026000 0 &gic GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
194
195 /* Ethernet Controller 3 */
196 <0x00027000 0 &gic GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
197
198 /* NAND Controller */
199 <0x00028000 0 &gic GIC_SPI 64 IRQ_TYPE_LEVEL_HIGH>,
200 <0x00028000 1 &gic GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>,
201 <0x00028000 2 &gic GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>,
202 <0x00028000 3 &gic GIC_SPI 67 IRQ_TYPE_LEVEL_HIGH>,
203 <0x00028000 4 &gic GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>,
204 <0x00028000 5 &gic GIC_SPI 69 IRQ_TYPE_LEVEL_HIGH>,
205 <0x00028000 6 &gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>,
206 <0x00028000 7 &gic GIC_SPI 71 IRQ_TYPE_LEVEL_HIGH>;
207
Rafał Miłeckifb026d32014-10-01 15:45:28 +0200208 chipcommon: chipcommon@0 {
209 reg = <0x00000000 0x1000>;
210
211 gpio-controller;
212 #gpio-cells = <2>;
213 };
Rafał Miłeckidd70ccf2016-03-23 16:52:47 +0100214
215 usb2: usb2@21000 {
216 reg = <0x00021000 0x1000>;
217
218 #address-cells = <1>;
219 #size-cells = <1>;
220 };
221
222 usb3: usb3@23000 {
223 reg = <0x00023000 0x1000>;
224
225 #address-cells = <1>;
226 #size-cells = <1>;
227 };
Rafał Miłeckifb026d32014-10-01 15:45:28 +0200228 };
Hauke Mehrtens9faa5962015-05-29 23:39:47 +0200229
Jon Masoncdc36b22015-11-20 10:17:18 -0500230 lcpll0: lcpll0@1800c100 {
231 #clock-cells = <1>;
232 compatible = "brcm,nsp-lcpll0";
233 reg = <0x1800c100 0x14>;
234 clocks = <&osc>;
235 clock-output-names = "lcpll0", "pcie_phy", "sdio",
236 "ddr_phy";
237 };
238
239 genpll: genpll@1800c140 {
240 #clock-cells = <1>;
241 compatible = "brcm,nsp-genpll";
242 reg = <0x1800c140 0x24>;
243 clocks = <&osc>;
244 clock-output-names = "genpll", "phy", "ethernetclk",
245 "usbclk", "iprocfast", "sata1",
246 "sata2";
247 };
248
Hauke Mehrtens9faa5962015-05-29 23:39:47 +0200249 nand: nand@18028000 {
250 compatible = "brcm,nand-iproc", "brcm,brcmnand-v6.1", "brcm,brcmnand";
251 reg = <0x18028000 0x600>, <0x1811a408 0x600>, <0x18028f00 0x20>;
252 reg-names = "nand", "iproc-idm", "iproc-ext";
253 interrupts = <GIC_SPI 68 IRQ_TYPE_LEVEL_HIGH>;
254
255 #address-cells = <1>;
256 #size-cells = <0>;
257
258 brcm,nand-has-wp;
259 };
Hauke Mehrtensd27509f2014-02-04 00:01:45 +0100260};