blob: 2ddcdd69df7d2267df116131323797f89a8ca3fa [file] [log] [blame]
SAN People73a59c12006-01-09 17:05:41 +00001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91rm9200.c
SAN People73a59c12006-01-09 17:05:41 +00003 *
4 * Copyright (C) 2005 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
SAN People73a59c12006-01-09 17:05:41 +000013#include <linux/module.h>
14
15#include <asm/mach/arch.h>
16#include <asm/mach/map.h>
Andrew Victor1f4fd0a2006-11-30 10:01:47 +010017#include <asm/arch/at91rm9200.h>
Andrew Victor55d8bae2006-11-30 17:16:43 +010018#include <asm/arch/at91_pmc.h>
19#include <asm/arch/at91_st.h>
SAN People73a59c12006-01-09 17:05:41 +000020
Andrew Victor10e8e1f2006-06-19 15:26:51 +010021#include "generic.h"
Andrew Victor2eeaaa22006-09-27 10:50:59 +010022#include "clock.h"
SAN People73a59c12006-01-09 17:05:41 +000023
24static struct map_desc at91rm9200_io_desc[] __initdata = {
25 {
26 .virtual = AT91_VA_BASE_SYS,
27 .pfn = __phys_to_pfn(AT91_BASE_SYS),
28 .length = SZ_4K,
29 .type = MT_DEVICE,
30 }, {
SAN People73a59c12006-01-09 17:05:41 +000031 .virtual = AT91_VA_BASE_EMAC,
Andrew Victor72729912006-09-27 09:44:11 +010032 .pfn = __phys_to_pfn(AT91RM9200_BASE_EMAC),
SAN People73a59c12006-01-09 17:05:41 +000033 .length = SZ_16K,
34 .type = MT_DEVICE,
35 }, {
Andrew Victor05043d02006-12-01 11:51:19 +010036 .virtual = AT91_IO_VIRT_BASE - AT91RM9200_SRAM_SIZE,
Andrew Victor72729912006-09-27 09:44:11 +010037 .pfn = __phys_to_pfn(AT91RM9200_SRAM_BASE),
38 .length = AT91RM9200_SRAM_SIZE,
Andrew Victor10e8e1f2006-06-19 15:26:51 +010039 .type = MT_DEVICE,
SAN People73a59c12006-01-09 17:05:41 +000040 },
41};
42
Andrew Victor2eeaaa22006-09-27 10:50:59 +010043/* --------------------------------------------------------------------
44 * Clocks
45 * -------------------------------------------------------------------- */
46
47/*
48 * The peripheral clocks.
49 */
50static struct clk udc_clk = {
51 .name = "udc_clk",
52 .pmc_mask = 1 << AT91RM9200_ID_UDP,
53 .type = CLK_TYPE_PERIPHERAL,
54};
55static struct clk ohci_clk = {
56 .name = "ohci_clk",
57 .pmc_mask = 1 << AT91RM9200_ID_UHP,
58 .type = CLK_TYPE_PERIPHERAL,
59};
60static struct clk ether_clk = {
61 .name = "ether_clk",
62 .pmc_mask = 1 << AT91RM9200_ID_EMAC,
63 .type = CLK_TYPE_PERIPHERAL,
64};
65static struct clk mmc_clk = {
66 .name = "mci_clk",
67 .pmc_mask = 1 << AT91RM9200_ID_MCI,
68 .type = CLK_TYPE_PERIPHERAL,
69};
70static struct clk twi_clk = {
71 .name = "twi_clk",
72 .pmc_mask = 1 << AT91RM9200_ID_TWI,
73 .type = CLK_TYPE_PERIPHERAL,
74};
75static struct clk usart0_clk = {
76 .name = "usart0_clk",
77 .pmc_mask = 1 << AT91RM9200_ID_US0,
78 .type = CLK_TYPE_PERIPHERAL,
79};
80static struct clk usart1_clk = {
81 .name = "usart1_clk",
82 .pmc_mask = 1 << AT91RM9200_ID_US1,
83 .type = CLK_TYPE_PERIPHERAL,
84};
85static struct clk usart2_clk = {
86 .name = "usart2_clk",
87 .pmc_mask = 1 << AT91RM9200_ID_US2,
88 .type = CLK_TYPE_PERIPHERAL,
89};
90static struct clk usart3_clk = {
91 .name = "usart3_clk",
92 .pmc_mask = 1 << AT91RM9200_ID_US3,
93 .type = CLK_TYPE_PERIPHERAL,
94};
95static struct clk spi_clk = {
96 .name = "spi_clk",
97 .pmc_mask = 1 << AT91RM9200_ID_SPI,
98 .type = CLK_TYPE_PERIPHERAL,
99};
100static struct clk pioA_clk = {
101 .name = "pioA_clk",
102 .pmc_mask = 1 << AT91RM9200_ID_PIOA,
103 .type = CLK_TYPE_PERIPHERAL,
104};
105static struct clk pioB_clk = {
106 .name = "pioB_clk",
107 .pmc_mask = 1 << AT91RM9200_ID_PIOB,
108 .type = CLK_TYPE_PERIPHERAL,
109};
110static struct clk pioC_clk = {
111 .name = "pioC_clk",
112 .pmc_mask = 1 << AT91RM9200_ID_PIOC,
113 .type = CLK_TYPE_PERIPHERAL,
114};
115static struct clk pioD_clk = {
116 .name = "pioD_clk",
117 .pmc_mask = 1 << AT91RM9200_ID_PIOD,
118 .type = CLK_TYPE_PERIPHERAL,
119};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100120static struct clk tc0_clk = {
121 .name = "tc0_clk",
122 .pmc_mask = 1 << AT91RM9200_ID_TC0,
123 .type = CLK_TYPE_PERIPHERAL,
124};
125static struct clk tc1_clk = {
126 .name = "tc1_clk",
127 .pmc_mask = 1 << AT91RM9200_ID_TC1,
128 .type = CLK_TYPE_PERIPHERAL,
129};
130static struct clk tc2_clk = {
131 .name = "tc2_clk",
132 .pmc_mask = 1 << AT91RM9200_ID_TC2,
133 .type = CLK_TYPE_PERIPHERAL,
134};
135static struct clk tc3_clk = {
136 .name = "tc3_clk",
137 .pmc_mask = 1 << AT91RM9200_ID_TC3,
138 .type = CLK_TYPE_PERIPHERAL,
139};
140static struct clk tc4_clk = {
141 .name = "tc4_clk",
142 .pmc_mask = 1 << AT91RM9200_ID_TC4,
143 .type = CLK_TYPE_PERIPHERAL,
144};
145static struct clk tc5_clk = {
146 .name = "tc5_clk",
147 .pmc_mask = 1 << AT91RM9200_ID_TC5,
148 .type = CLK_TYPE_PERIPHERAL,
149};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100150
151static struct clk *periph_clocks[] __initdata = {
152 &pioA_clk,
153 &pioB_clk,
154 &pioC_clk,
155 &pioD_clk,
156 &usart0_clk,
157 &usart1_clk,
158 &usart2_clk,
159 &usart3_clk,
160 &mmc_clk,
161 &udc_clk,
162 &twi_clk,
163 &spi_clk,
164 // ssc 0 .. ssc2
Andrew Victorc177a1e2007-02-08 10:25:38 +0100165 &tc0_clk,
166 &tc1_clk,
167 &tc2_clk,
168 &tc3_clk,
169 &tc4_clk,
170 &tc5_clk,
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100171 &ohci_clk,
172 &ether_clk,
173 // irq0 .. irq6
174};
175
176/*
177 * The four programmable clocks.
178 * You must configure pin multiplexing to bring these signals out.
179 */
180static struct clk pck0 = {
181 .name = "pck0",
182 .pmc_mask = AT91_PMC_PCK0,
183 .type = CLK_TYPE_PROGRAMMABLE,
184 .id = 0,
185};
186static struct clk pck1 = {
187 .name = "pck1",
188 .pmc_mask = AT91_PMC_PCK1,
189 .type = CLK_TYPE_PROGRAMMABLE,
190 .id = 1,
191};
192static struct clk pck2 = {
193 .name = "pck2",
194 .pmc_mask = AT91_PMC_PCK2,
195 .type = CLK_TYPE_PROGRAMMABLE,
196 .id = 2,
197};
198static struct clk pck3 = {
199 .name = "pck3",
200 .pmc_mask = AT91_PMC_PCK3,
201 .type = CLK_TYPE_PROGRAMMABLE,
202 .id = 3,
203};
204
205static void __init at91rm9200_register_clocks(void)
SAN People73a59c12006-01-09 17:05:41 +0000206{
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100207 int i;
208
209 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
210 clk_register(periph_clocks[i]);
211
212 clk_register(&pck0);
213 clk_register(&pck1);
214 clk_register(&pck2);
215 clk_register(&pck3);
216}
217
Andrew Victorf2173832006-09-27 13:23:00 +0100218/* --------------------------------------------------------------------
219 * GPIO
220 * -------------------------------------------------------------------- */
221
222static struct at91_gpio_bank at91rm9200_gpio[] = {
223 {
224 .id = AT91RM9200_ID_PIOA,
225 .offset = AT91_PIOA,
226 .clock = &pioA_clk,
227 }, {
228 .id = AT91RM9200_ID_PIOB,
229 .offset = AT91_PIOB,
230 .clock = &pioB_clk,
231 }, {
232 .id = AT91RM9200_ID_PIOC,
233 .offset = AT91_PIOC,
234 .clock = &pioC_clk,
235 }, {
236 .id = AT91RM9200_ID_PIOD,
237 .offset = AT91_PIOD,
238 .clock = &pioD_clk,
239 }
240};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100241
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100242static void at91rm9200_reset(void)
243{
244 /*
245 * Perform a hardware reset with the use of the Watchdog timer.
246 */
247 at91_sys_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
248 at91_sys_write(AT91_ST_CR, AT91_ST_WDRST);
249}
250
251
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100252/* --------------------------------------------------------------------
253 * AT91RM9200 processor initialization
254 * -------------------------------------------------------------------- */
Andrew Victorf2173832006-09-27 13:23:00 +0100255void __init at91rm9200_initialize(unsigned long main_clock, unsigned short banks)
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100256{
257 /* Map peripherals */
SAN People73a59c12006-01-09 17:05:41 +0000258 iotable_init(at91rm9200_io_desc, ARRAY_SIZE(at91rm9200_io_desc));
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100259
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100260 at91_arch_reset = at91rm9200_reset;
261 at91_extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
262 | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
263 | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
264 | (1 << AT91RM9200_ID_IRQ6);
265
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100266 /* Init clock subsystem */
267 at91_clock_init(main_clock);
268
269 /* Register the processor-specific clocks */
270 at91rm9200_register_clocks();
Andrew Victorf2173832006-09-27 13:23:00 +0100271
272 /* Initialize GPIO subsystem */
273 at91_gpio_init(at91rm9200_gpio, banks);
SAN People73a59c12006-01-09 17:05:41 +0000274}
275
Andrew Victorf2173832006-09-27 13:23:00 +0100276
277/* --------------------------------------------------------------------
278 * Interrupt initialization
279 * -------------------------------------------------------------------- */
280
Andrew Victorba854e12006-07-05 17:22:52 +0100281/*
282 * The default interrupt priority levels (0 = lowest, 7 = highest).
283 */
284static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
285 7, /* Advanced Interrupt Controller (FIQ) */
286 7, /* System Peripherals */
287 0, /* Parallel IO Controller A */
288 0, /* Parallel IO Controller B */
289 0, /* Parallel IO Controller C */
290 0, /* Parallel IO Controller D */
291 6, /* USART 0 */
292 6, /* USART 1 */
293 6, /* USART 2 */
294 6, /* USART 3 */
295 0, /* Multimedia Card Interface */
296 4, /* USB Device Port */
297 0, /* Two-Wire Interface */
298 6, /* Serial Peripheral Interface */
299 5, /* Serial Synchronous Controller 0 */
300 5, /* Serial Synchronous Controller 1 */
301 5, /* Serial Synchronous Controller 2 */
302 0, /* Timer Counter 0 */
303 0, /* Timer Counter 1 */
304 0, /* Timer Counter 2 */
305 0, /* Timer Counter 3 */
306 0, /* Timer Counter 4 */
307 0, /* Timer Counter 5 */
308 3, /* USB Host port */
309 3, /* Ethernet MAC */
310 0, /* Advanced Interrupt Controller (IRQ0) */
311 0, /* Advanced Interrupt Controller (IRQ1) */
312 0, /* Advanced Interrupt Controller (IRQ2) */
313 0, /* Advanced Interrupt Controller (IRQ3) */
314 0, /* Advanced Interrupt Controller (IRQ4) */
315 0, /* Advanced Interrupt Controller (IRQ5) */
316 0 /* Advanced Interrupt Controller (IRQ6) */
317};
318
Andrew Victorf2173832006-09-27 13:23:00 +0100319void __init at91rm9200_init_interrupts(unsigned int priority[NR_AIC_IRQS])
Andrew Victorba854e12006-07-05 17:22:52 +0100320{
321 if (!priority)
322 priority = at91rm9200_default_irq_priority;
323
Andrew Victorf2173832006-09-27 13:23:00 +0100324 /* Initialize the AIC interrupt controller */
Andrew Victorba854e12006-07-05 17:22:52 +0100325 at91_aic_init(priority);
Andrew Victorf2173832006-09-27 13:23:00 +0100326
327 /* Enable GPIO interrupts */
328 at91_gpio_irq_setup();
Andrew Victorba854e12006-07-05 17:22:52 +0100329}