blob: 39e3254e5769d7da1d0f74cdfdf90bd9b40cfc8a [file] [log] [blame]
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001#ifndef _LINUX_IRQ_H
2#define _LINUX_IRQ_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003
4/*
5 * Please do not include this file in generic code. There is currently
6 * no requirement for any architecture to implement anything held
7 * within this file.
8 *
9 * Thanks. --rmk
10 */
11
Adrian Bunk23f9b312005-12-21 02:27:50 +010012#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013#include <linux/linkage.h>
14#include <linux/cache.h>
15#include <linux/spinlock.h>
16#include <linux/cpumask.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020017#include <linux/gfp.h>
Thomas Gleixner75ffc002014-11-11 21:58:34 +010018#include <linux/irqhandler.h>
Jan Beulich908dcec2006-06-23 02:06:00 -070019#include <linux/irqreturn.h>
Thomas Gleixnerdd3a1db2008-10-16 18:20:58 +020020#include <linux/irqnr.h>
David Howells77904fd2007-02-28 20:13:26 -080021#include <linux/errno.h>
Ralf Baechle503e5762009-03-29 12:59:50 +020022#include <linux/topology.h>
Thomas Gleixner3aa551c2009-03-23 18:28:15 +010023#include <linux/wait.h>
Kevin Cernekee332fd7c2014-11-06 22:44:17 -080024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/irq.h>
27#include <asm/ptrace.h>
David Howells7d12e782006-10-05 14:55:46 +010028#include <asm/irq_regs.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Thomas Gleixnerab7798f2011-03-25 16:48:50 +010030struct seq_file;
Paul Gortmakerec53cf22011-09-19 20:33:19 -040031struct module;
Jiang Liu515085e2014-11-06 22:20:17 +080032struct msi_msg;
Marc Zyngier1b7047e2015-03-18 11:01:22 +000033enum irqchip_irq_state;
David Howells57a58a92006-10-05 13:06:34 +010034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035/*
36 * IRQ line status.
Thomas Gleixner6e213612006-07-01 19:29:03 -070037 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010038 * Bits 0-7 are the same as the IRQF_* bits in linux/interrupt.h
Thomas Gleixner6e213612006-07-01 19:29:03 -070039 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010040 * IRQ_TYPE_NONE - default, unspecified type
41 * IRQ_TYPE_EDGE_RISING - rising edge triggered
42 * IRQ_TYPE_EDGE_FALLING - falling edge triggered
43 * IRQ_TYPE_EDGE_BOTH - rising and falling edge triggered
44 * IRQ_TYPE_LEVEL_HIGH - high level triggered
45 * IRQ_TYPE_LEVEL_LOW - low level triggered
46 * IRQ_TYPE_LEVEL_MASK - Mask to filter out the level bits
47 * IRQ_TYPE_SENSE_MASK - Mask for all the above bits
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000048 * IRQ_TYPE_DEFAULT - For use by some PICs to ask irq_set_type
49 * to setup the HW to a sane default (used
50 * by irqdomain map() callbacks to synchronize
51 * the HW state and SW flags for a newly
52 * allocated descriptor).
53 *
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010054 * IRQ_TYPE_PROBE - Special flag for probing in progress
55 *
56 * Bits which can be modified via irq_set/clear/modify_status_flags()
57 * IRQ_LEVEL - Interrupt is level type. Will be also
58 * updated in the code when the above trigger
Geert Uytterhoeven0911f122011-04-10 11:01:51 +020059 * bits are modified via irq_set_irq_type()
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010060 * IRQ_PER_CPU - Mark an interrupt PER_CPU. Will protect
61 * it from affinity setting
62 * IRQ_NOPROBE - Interrupt cannot be probed by autoprobing
63 * IRQ_NOREQUEST - Interrupt cannot be requested via
64 * request_irq()
Paul Mundt7f1b1242011-04-07 06:01:44 +090065 * IRQ_NOTHREAD - Interrupt cannot be threaded
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010066 * IRQ_NOAUTOEN - Interrupt is not automatically enabled in
67 * request/setup_irq()
68 * IRQ_NO_BALANCING - Interrupt cannot be balanced (affinity set)
69 * IRQ_MOVE_PCNTXT - Interrupt can be migrated from process context
Mika Westerberg92068d12015-10-01 15:54:52 +030070 * IRQ_NESTED_THREAD - Interrupt nests into another thread
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010071 * IRQ_PER_CPU_DEVID - Dev_id is a per-cpu variable
Thomas Gleixnerb39898c2013-11-06 12:30:07 +010072 * IRQ_IS_POLLED - Always polled by another interrupt. Exclude
73 * it from the spurious interrupt detection
74 * mechanism and from core side polling.
Thomas Gleixnere9849772015-10-09 23:28:58 +020075 * IRQ_DISABLE_UNLAZY - Disable lazy irq disable
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 */
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010077enum {
78 IRQ_TYPE_NONE = 0x00000000,
79 IRQ_TYPE_EDGE_RISING = 0x00000001,
80 IRQ_TYPE_EDGE_FALLING = 0x00000002,
81 IRQ_TYPE_EDGE_BOTH = (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING),
82 IRQ_TYPE_LEVEL_HIGH = 0x00000004,
83 IRQ_TYPE_LEVEL_LOW = 0x00000008,
84 IRQ_TYPE_LEVEL_MASK = (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH),
85 IRQ_TYPE_SENSE_MASK = 0x0000000f,
Benjamin Herrenschmidt3fca40c2012-04-19 17:29:42 +000086 IRQ_TYPE_DEFAULT = IRQ_TYPE_SENSE_MASK,
Thomas Gleixner876dbd42011-02-08 17:28:12 +010087
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010088 IRQ_TYPE_PROBE = 0x00000010,
Thomas Gleixner6e213612006-07-01 19:29:03 -070089
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +010090 IRQ_LEVEL = (1 << 8),
91 IRQ_PER_CPU = (1 << 9),
92 IRQ_NOPROBE = (1 << 10),
93 IRQ_NOREQUEST = (1 << 11),
94 IRQ_NOAUTOEN = (1 << 12),
95 IRQ_NO_BALANCING = (1 << 13),
96 IRQ_MOVE_PCNTXT = (1 << 14),
97 IRQ_NESTED_THREAD = (1 << 15),
Paul Mundt7f1b1242011-04-07 06:01:44 +090098 IRQ_NOTHREAD = (1 << 16),
Marc Zyngier31d9d9b2011-09-23 17:03:06 +010099 IRQ_PER_CPU_DEVID = (1 << 17),
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100100 IRQ_IS_POLLED = (1 << 18),
Thomas Gleixnere9849772015-10-09 23:28:58 +0200101 IRQ_DISABLE_UNLAZY = (1 << 19),
Thomas Gleixner5d4d8fc2011-02-08 17:27:18 +0100102};
Thomas Gleixner950f4422007-02-16 01:27:24 -0800103
Thomas Gleixner44247182010-09-28 10:40:18 +0200104#define IRQF_MODIFY_MASK \
105 (IRQ_TYPE_SENSE_MASK | IRQ_NOPROBE | IRQ_NOREQUEST | \
Thomas Gleixner872434d2011-02-05 16:25:25 +0100106 IRQ_NOAUTOEN | IRQ_MOVE_PCNTXT | IRQ_LEVEL | IRQ_NO_BALANCING | \
Thomas Gleixnerb39898c2013-11-06 12:30:07 +0100107 IRQ_PER_CPU | IRQ_NESTED_THREAD | IRQ_NOTHREAD | IRQ_PER_CPU_DEVID | \
Thomas Gleixnere9849772015-10-09 23:28:58 +0200108 IRQ_IS_POLLED | IRQ_DISABLE_UNLAZY)
Thomas Gleixner44247182010-09-28 10:40:18 +0200109
Thomas Gleixner8f53f922011-02-08 16:50:00 +0100110#define IRQ_NO_BALANCING_MASK (IRQ_PER_CPU | IRQ_NO_BALANCING)
111
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100112/*
113 * Return value for chip->irq_set_affinity()
114 *
Jiang Liu9df872f2015-06-03 11:47:50 +0800115 * IRQ_SET_MASK_OK - OK, core updates irq_common_data.affinity
116 * IRQ_SET_MASK_NOCPY - OK, chip did update irq_common_data.affinity
Jiang Liu2cb62542014-11-06 22:20:18 +0800117 * IRQ_SET_MASK_OK_DONE - Same as IRQ_SET_MASK_OK for core. Special code to
118 * support stacked irqchips, which indicates skipping
119 * all descendent irqchips.
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100120 */
121enum {
122 IRQ_SET_MASK_OK = 0,
123 IRQ_SET_MASK_OK_NOCOPY,
Jiang Liu2cb62542014-11-06 22:20:18 +0800124 IRQ_SET_MASK_OK_DONE,
Thomas Gleixner3b8249e2011-02-07 16:02:20 +0100125};
126
Eric W. Biederman5b912c12007-01-28 12:52:03 -0700127struct msi_desc;
Grant Likely08a543a2011-07-26 03:19:06 -0600128struct irq_domain;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700129
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700130/**
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800131 * struct irq_common_data - per irq data shared by all irqchips
132 * @state_use_accessors: status information for irq chip functions.
133 * Use accessor functions to deal with it
Jiang Liu449e9ca2015-06-01 16:05:16 +0800134 * @node: node index useful for balancing
Jiang Liuaf7080e2015-06-01 16:05:21 +0800135 * @handler_data: per-IRQ data for the irq_chip methods
Qais Yousef955bfe52015-12-08 13:20:17 +0000136 * @affinity: IRQ affinity on SMP. If this is an IPI
137 * related irq, then this is the mask of the
138 * CPUs to which an IPI can be sent.
Jiang Liub2377212015-06-01 16:05:43 +0800139 * @msi_desc: MSI descriptor
Qais Youseff256c9a2015-12-08 13:20:16 +0000140 * @ipi_offset: Offset of first IPI target cpu in @affinity. Optional.
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800141 */
142struct irq_common_data {
Boqun Fengb3542862015-12-29 12:18:48 +0800143 unsigned int __private state_use_accessors;
Jiang Liu449e9ca2015-06-01 16:05:16 +0800144#ifdef CONFIG_NUMA
145 unsigned int node;
146#endif
Jiang Liuaf7080e2015-06-01 16:05:21 +0800147 void *handler_data;
Jiang Liub2377212015-06-01 16:05:43 +0800148 struct msi_desc *msi_desc;
Jiang Liu9df872f2015-06-03 11:47:50 +0800149 cpumask_var_t affinity;
Qais Youseff256c9a2015-12-08 13:20:16 +0000150#ifdef CONFIG_GENERIC_IRQ_IPI
151 unsigned int ipi_offset;
152#endif
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800153};
154
155/**
156 * struct irq_data - per irq chip data passed down to chip functions
Thomas Gleixner966dc732013-05-06 14:30:22 +0000157 * @mask: precomputed bitmask for accessing the chip registers
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000158 * @irq: interrupt number
Grant Likely08a543a2011-07-26 03:19:06 -0600159 * @hwirq: hardware interrupt number, local to the interrupt domain
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800160 * @common: point to data shared by all irqchips
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000161 * @chip: low level interrupt hardware access
Grant Likely08a543a2011-07-26 03:19:06 -0600162 * @domain: Interrupt translation domain; responsible for mapping
163 * between hwirq number and linux irq number.
Jiang Liuf8264e32014-11-06 22:20:14 +0800164 * @parent_data: pointer to parent struct irq_data to support hierarchy
165 * irq_domain
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000166 * @chip_data: platform-specific per-chip private data for the chip
167 * methods, to allow shared chip implementations
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000168 */
169struct irq_data {
Thomas Gleixner966dc732013-05-06 14:30:22 +0000170 u32 mask;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000171 unsigned int irq;
Grant Likely08a543a2011-07-26 03:19:06 -0600172 unsigned long hwirq;
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800173 struct irq_common_data *common;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000174 struct irq_chip *chip;
Grant Likely08a543a2011-07-26 03:19:06 -0600175 struct irq_domain *domain;
Jiang Liuf8264e32014-11-06 22:20:14 +0800176#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
177 struct irq_data *parent_data;
178#endif
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000179 void *chip_data;
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000180};
181
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100182/*
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800183 * Bit masks for irq_common_data.state_use_accessors
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100184 *
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100185 * IRQD_TRIGGER_MASK - Mask for the trigger type bits
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100186 * IRQD_SETAFFINITY_PENDING - Affinity setting is pending
Marc Zyngiere0213622017-01-17 16:00:48 +0000187 * IRQD_ACTIVATED - Interrupt has already been activated
Thomas Gleixnera0056772011-02-08 17:11:03 +0100188 * IRQD_NO_BALANCING - Balancing disabled for this IRQ
189 * IRQD_PER_CPU - Interrupt is per cpu
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100190 * IRQD_AFFINITY_SET - Interrupt affinity was set
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100191 * IRQD_LEVEL - Interrupt is level triggered
Thomas Gleixner7f942262011-02-10 19:46:26 +0100192 * IRQD_WAKEUP_STATE - Interrupt is configured for wakeup
193 * from suspend
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100194 * IRDQ_MOVE_PCNTXT - Interrupt can be moved in process
195 * context
Thomas Gleixner32f41252011-03-28 14:10:52 +0200196 * IRQD_IRQ_DISABLED - Disabled state of the interrupt
197 * IRQD_IRQ_MASKED - Masked state of the interrupt
198 * IRQD_IRQ_INPROGRESS - In progress state of the interrupt
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200199 * IRQD_WAKEUP_ARMED - Wakeup mode armed
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200200 * IRQD_FORWARDED_TO_VCPU - The interrupt is forwarded to a VCPU
Thomas Gleixner9c255582016-07-04 17:39:23 +0900201 * IRQD_AFFINITY_MANAGED - Affinity is auto-managed by the kernel
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100202 */
203enum {
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100204 IRQD_TRIGGER_MASK = 0xf,
Thomas Gleixnera0056772011-02-08 17:11:03 +0100205 IRQD_SETAFFINITY_PENDING = (1 << 8),
Marc Zyngiere0213622017-01-17 16:00:48 +0000206 IRQD_ACTIVATED = (1 << 9),
Thomas Gleixnera0056772011-02-08 17:11:03 +0100207 IRQD_NO_BALANCING = (1 << 10),
208 IRQD_PER_CPU = (1 << 11),
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100209 IRQD_AFFINITY_SET = (1 << 12),
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100210 IRQD_LEVEL = (1 << 13),
Thomas Gleixner7f942262011-02-10 19:46:26 +0100211 IRQD_WAKEUP_STATE = (1 << 14),
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100212 IRQD_MOVE_PCNTXT = (1 << 15),
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200213 IRQD_IRQ_DISABLED = (1 << 16),
Thomas Gleixner32f41252011-03-28 14:10:52 +0200214 IRQD_IRQ_MASKED = (1 << 17),
215 IRQD_IRQ_INPROGRESS = (1 << 18),
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200216 IRQD_WAKEUP_ARMED = (1 << 19),
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200217 IRQD_FORWARDED_TO_VCPU = (1 << 20),
Thomas Gleixner9c255582016-07-04 17:39:23 +0900218 IRQD_AFFINITY_MANAGED = (1 << 21),
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100219};
220
Boqun Fengb3542862015-12-29 12:18:48 +0800221#define __irqd_to_state(d) ACCESS_PRIVATE((d)->common, state_use_accessors)
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800222
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100223static inline bool irqd_is_setaffinity_pending(struct irq_data *d)
224{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800225 return __irqd_to_state(d) & IRQD_SETAFFINITY_PENDING;
Thomas Gleixnerf230b6d2011-02-05 15:20:04 +0100226}
227
Thomas Gleixnera0056772011-02-08 17:11:03 +0100228static inline bool irqd_is_per_cpu(struct irq_data *d)
229{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800230 return __irqd_to_state(d) & IRQD_PER_CPU;
Thomas Gleixnera0056772011-02-08 17:11:03 +0100231}
232
233static inline bool irqd_can_balance(struct irq_data *d)
234{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800235 return !(__irqd_to_state(d) & (IRQD_PER_CPU | IRQD_NO_BALANCING));
Thomas Gleixnera0056772011-02-08 17:11:03 +0100236}
237
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100238static inline bool irqd_affinity_was_set(struct irq_data *d)
239{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800240 return __irqd_to_state(d) & IRQD_AFFINITY_SET;
Thomas Gleixner2bdd1052011-02-08 17:22:00 +0100241}
242
Thomas Gleixneree38c042011-03-28 17:11:13 +0200243static inline void irqd_mark_affinity_was_set(struct irq_data *d)
244{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800245 __irqd_to_state(d) |= IRQD_AFFINITY_SET;
Thomas Gleixneree38c042011-03-28 17:11:13 +0200246}
247
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100248static inline u32 irqd_get_trigger_type(struct irq_data *d)
249{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800250 return __irqd_to_state(d) & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100251}
252
253/*
254 * Must only be called inside irq_chip.irq_set_type() functions.
255 */
256static inline void irqd_set_trigger_type(struct irq_data *d, u32 type)
257{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800258 __irqd_to_state(d) &= ~IRQD_TRIGGER_MASK;
259 __irqd_to_state(d) |= type & IRQD_TRIGGER_MASK;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100260}
261
262static inline bool irqd_is_level_type(struct irq_data *d)
263{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800264 return __irqd_to_state(d) & IRQD_LEVEL;
Thomas Gleixner876dbd42011-02-08 17:28:12 +0100265}
266
Thomas Gleixner7f942262011-02-10 19:46:26 +0100267static inline bool irqd_is_wakeup_set(struct irq_data *d)
268{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800269 return __irqd_to_state(d) & IRQD_WAKEUP_STATE;
Thomas Gleixner7f942262011-02-10 19:46:26 +0100270}
271
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100272static inline bool irqd_can_move_in_process_context(struct irq_data *d)
273{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800274 return __irqd_to_state(d) & IRQD_MOVE_PCNTXT;
Thomas Gleixnere1ef8242011-02-10 22:25:31 +0100275}
276
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200277static inline bool irqd_irq_disabled(struct irq_data *d)
278{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800279 return __irqd_to_state(d) & IRQD_IRQ_DISABLED;
Thomas Gleixner801a0e92011-03-27 11:02:49 +0200280}
281
Thomas Gleixner32f41252011-03-28 14:10:52 +0200282static inline bool irqd_irq_masked(struct irq_data *d)
283{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800284 return __irqd_to_state(d) & IRQD_IRQ_MASKED;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200285}
286
287static inline bool irqd_irq_inprogress(struct irq_data *d)
288{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800289 return __irqd_to_state(d) & IRQD_IRQ_INPROGRESS;
Thomas Gleixner32f41252011-03-28 14:10:52 +0200290}
291
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200292static inline bool irqd_is_wakeup_armed(struct irq_data *d)
293{
Jiang Liu0d0b4c82015-06-01 16:05:12 +0800294 return __irqd_to_state(d) & IRQD_WAKEUP_ARMED;
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200295}
296
Thomas Gleixnerfc569712015-09-15 12:33:42 +0200297static inline bool irqd_is_forwarded_to_vcpu(struct irq_data *d)
298{
299 return __irqd_to_state(d) & IRQD_FORWARDED_TO_VCPU;
300}
301
302static inline void irqd_set_forwarded_to_vcpu(struct irq_data *d)
303{
304 __irqd_to_state(d) |= IRQD_FORWARDED_TO_VCPU;
305}
306
307static inline void irqd_clr_forwarded_to_vcpu(struct irq_data *d)
308{
309 __irqd_to_state(d) &= ~IRQD_FORWARDED_TO_VCPU;
310}
Thomas Gleixnerb76f1672014-08-29 13:54:09 +0200311
Thomas Gleixner9c255582016-07-04 17:39:23 +0900312static inline bool irqd_affinity_is_managed(struct irq_data *d)
313{
314 return __irqd_to_state(d) & IRQD_AFFINITY_MANAGED;
315}
316
Marc Zyngiere0213622017-01-17 16:00:48 +0000317static inline bool irqd_is_activated(struct irq_data *d)
318{
319 return __irqd_to_state(d) & IRQD_ACTIVATED;
320}
321
322static inline void irqd_set_activated(struct irq_data *d)
323{
324 __irqd_to_state(d) |= IRQD_ACTIVATED;
325}
326
327static inline void irqd_clr_activated(struct irq_data *d)
328{
329 __irqd_to_state(d) &= ~IRQD_ACTIVATED;
330}
331
Boqun Fengb3542862015-12-29 12:18:48 +0800332#undef __irqd_to_state
333
Grant Likelya699e4e2012-04-03 07:11:04 -0600334static inline irq_hw_number_t irqd_to_hwirq(struct irq_data *d)
335{
336 return d->hwirq;
337}
338
Thomas Gleixnerff7dcd42010-09-27 12:44:25 +0000339/**
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700340 * struct irq_chip - hardware interrupt chip descriptor
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700341 *
Jon Hunterbe45beb2016-06-07 16:12:29 +0100342 * @parent_device: pointer to parent device for irqchip
Ingo Molnar8fee5c32006-06-29 02:24:45 -0700343 * @name: name for /proc/interrupts
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000344 * @irq_startup: start up the interrupt (defaults to ->enable if NULL)
345 * @irq_shutdown: shut down the interrupt (defaults to ->disable if NULL)
346 * @irq_enable: enable the interrupt (defaults to chip->unmask if NULL)
347 * @irq_disable: disable the interrupt
348 * @irq_ack: start of a new interrupt
349 * @irq_mask: mask an interrupt source
350 * @irq_mask_ack: ack and mask an interrupt source
351 * @irq_unmask: unmask an interrupt source
352 * @irq_eoi: end of interrupt
353 * @irq_set_affinity: set the CPU affinity on SMP machines
354 * @irq_retrigger: resend an IRQ to the CPU
355 * @irq_set_type: set the flow type (IRQ_TYPE_LEVEL/etc.) of an IRQ
356 * @irq_set_wake: enable/disable power-management wake-on of an IRQ
357 * @irq_bus_lock: function to lock access to slow bus (i2c) chips
358 * @irq_bus_sync_unlock:function to sync and unlock slow bus (i2c) chips
David Daney0fdb4b22011-03-25 12:38:49 -0700359 * @irq_cpu_online: configure an interrupt source for a secondary CPU
360 * @irq_cpu_offline: un-configure an interrupt source for a secondary CPU
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700361 * @irq_suspend: function called from core code on suspend once per
362 * chip, when one or more interrupts are installed
363 * @irq_resume: function called from core code on resume once per chip,
364 * when one ore more interrupts are installed
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200365 * @irq_pm_shutdown: function called from core code on shutdown once per chip
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000366 * @irq_calc_mask: Optional function to set irq_data.mask for special cases
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100367 * @irq_print_chip: optional to print special chip info in show_interrupts
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100368 * @irq_request_resources: optional to request resources before calling
369 * any other callback related to this irq
370 * @irq_release_resources: optional to release resources acquired with
371 * irq_request_resources
Jiang Liu515085e2014-11-06 22:20:17 +0800372 * @irq_compose_msi_msg: optional to compose message content for MSI
Jiang Liu9dde55b2014-11-09 23:10:28 +0800373 * @irq_write_msi_msg: optional to write message content for MSI
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000374 * @irq_get_irqchip_state: return the internal state of an interrupt
375 * @irq_set_irqchip_state: set the internal state of a interrupt
Jiang Liu0a4377d2015-05-19 17:07:14 +0800376 * @irq_set_vcpu_affinity: optional to target a vCPU in a virtual machine
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000377 * @ipi_send_single: send a single IPI to destination cpus
378 * @ipi_send_mask: send an IPI to destination cpus in cpumask
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100379 * @flags: chip specific flags
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380 */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700381struct irq_chip {
Jon Hunterbe45beb2016-06-07 16:12:29 +0100382 struct device *parent_device;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700383 const char *name;
Thomas Gleixnerf8822652010-09-27 12:44:32 +0000384 unsigned int (*irq_startup)(struct irq_data *data);
385 void (*irq_shutdown)(struct irq_data *data);
386 void (*irq_enable)(struct irq_data *data);
387 void (*irq_disable)(struct irq_data *data);
388
389 void (*irq_ack)(struct irq_data *data);
390 void (*irq_mask)(struct irq_data *data);
391 void (*irq_mask_ack)(struct irq_data *data);
392 void (*irq_unmask)(struct irq_data *data);
393 void (*irq_eoi)(struct irq_data *data);
394
395 int (*irq_set_affinity)(struct irq_data *data, const struct cpumask *dest, bool force);
396 int (*irq_retrigger)(struct irq_data *data);
397 int (*irq_set_type)(struct irq_data *data, unsigned int flow_type);
398 int (*irq_set_wake)(struct irq_data *data, unsigned int on);
399
400 void (*irq_bus_lock)(struct irq_data *data);
401 void (*irq_bus_sync_unlock)(struct irq_data *data);
402
David Daney0fdb4b22011-03-25 12:38:49 -0700403 void (*irq_cpu_online)(struct irq_data *data);
404 void (*irq_cpu_offline)(struct irq_data *data);
405
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200406 void (*irq_suspend)(struct irq_data *data);
407 void (*irq_resume)(struct irq_data *data);
408 void (*irq_pm_shutdown)(struct irq_data *data);
409
Thomas Gleixnerd0051812013-05-06 14:30:24 +0000410 void (*irq_calc_mask)(struct irq_data *data);
411
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100412 void (*irq_print_chip)(struct irq_data *data, struct seq_file *p);
Thomas Gleixnerc1bacba2014-03-08 08:59:58 +0100413 int (*irq_request_resources)(struct irq_data *data);
414 void (*irq_release_resources)(struct irq_data *data);
Thomas Gleixnerab7798f2011-03-25 16:48:50 +0100415
Jiang Liu515085e2014-11-06 22:20:17 +0800416 void (*irq_compose_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu9dde55b2014-11-09 23:10:28 +0800417 void (*irq_write_msi_msg)(struct irq_data *data, struct msi_msg *msg);
Jiang Liu515085e2014-11-06 22:20:17 +0800418
Marc Zyngier1b7047e2015-03-18 11:01:22 +0000419 int (*irq_get_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool *state);
420 int (*irq_set_irqchip_state)(struct irq_data *data, enum irqchip_irq_state which, bool state);
421
Jiang Liu0a4377d2015-05-19 17:07:14 +0800422 int (*irq_set_vcpu_affinity)(struct irq_data *data, void *vcpu_info);
423
Qais Yousef34dc1ae2015-12-08 13:20:21 +0000424 void (*ipi_send_single)(struct irq_data *data, unsigned int cpu);
425 void (*ipi_send_mask)(struct irq_data *data, const struct cpumask *dest);
426
Thomas Gleixner2bff17a2011-02-10 13:08:38 +0100427 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428};
429
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100430/*
431 * irq_chip specific flags
432 *
Thomas Gleixner77694b42011-02-15 10:33:57 +0100433 * IRQCHIP_SET_TYPE_MASKED: Mask before calling chip.irq_set_type()
434 * IRQCHIP_EOI_IF_HANDLED: Only issue irq_eoi() when irq was handled
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100435 * IRQCHIP_MASK_ON_SUSPEND: Mask non wake irqs in the suspend path
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200436 * IRQCHIP_ONOFFLINE_ENABLED: Only call irq_on/off_line callbacks
437 * when irq enabled
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530438 * IRQCHIP_SKIP_SET_WAKE: Skip chip.irq_set_wake(), for this irq chip
Thomas Gleixner4f6e4f72014-03-13 15:32:47 +0100439 * IRQCHIP_ONESHOT_SAFE: One shot does not require mask/unmask
Thomas Gleixner328a4972014-03-13 19:03:51 +0100440 * IRQCHIP_EOI_THREADED: Chip requires eoi() on unmask in threaded mode
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100441 */
442enum {
443 IRQCHIP_SET_TYPE_MASKED = (1 << 0),
Thomas Gleixner77694b42011-02-15 10:33:57 +0100444 IRQCHIP_EOI_IF_HANDLED = (1 << 1),
Thomas Gleixnerd209a692011-03-11 21:22:14 +0100445 IRQCHIP_MASK_ON_SUSPEND = (1 << 2),
Thomas Gleixnerb3d42232011-03-27 16:05:36 +0200446 IRQCHIP_ONOFFLINE_ENABLED = (1 << 3),
Santosh Shilimkar60f96b42011-09-09 13:59:35 +0530447 IRQCHIP_SKIP_SET_WAKE = (1 << 4),
Thomas Gleixnerdc9b2292012-07-13 19:29:45 +0200448 IRQCHIP_ONESHOT_SAFE = (1 << 5),
Thomas Gleixner328a4972014-03-13 19:03:51 +0100449 IRQCHIP_EOI_THREADED = (1 << 6),
Thomas Gleixnerd4d5e082011-02-10 13:16:14 +0100450};
451
Thomas Gleixnere1447102010-10-01 16:03:45 +0200452#include <linux/irqdesc.h>
Thomas Gleixnerc6b76742008-10-15 14:31:29 +0200453
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700454/*
Ingo Molnar34ffdb72006-06-29 02:24:40 -0700455 * Pick up the arch-dependent methods:
456 */
457#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458
Thomas Gleixnerb683de22010-09-27 20:55:03 +0200459#ifndef NR_IRQS_LEGACY
460# define NR_IRQS_LEGACY 0
461#endif
462
Thomas Gleixner1318a482010-09-27 21:01:37 +0200463#ifndef ARCH_IRQ_INIT_FLAGS
464# define ARCH_IRQ_INIT_FLAGS 0
465#endif
466
Thomas Gleixnerc1594b72011-02-07 22:11:30 +0100467#define IRQ_DEFAULT_INIT_FLAGS ARCH_IRQ_INIT_FLAGS
Thomas Gleixner1318a482010-09-27 21:01:37 +0200468
Thomas Gleixnere1447102010-10-01 16:03:45 +0200469struct irqaction;
Ingo Molnar06fcb0c2006-06-29 02:24:40 -0700470extern int setup_irq(unsigned int irq, struct irqaction *new);
Magnus Dammcbf94f02009-03-12 21:05:51 +0900471extern void remove_irq(unsigned int irq, struct irqaction *act);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100472extern int setup_percpu_irq(unsigned int irq, struct irqaction *new);
473extern void remove_percpu_irq(unsigned int irq, struct irqaction *act);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700474
David Daney0fdb4b22011-03-25 12:38:49 -0700475extern void irq_cpu_online(void);
476extern void irq_cpu_offline(void);
Thomas Gleixner01f8fa42014-04-16 14:36:44 +0000477extern int irq_set_affinity_locked(struct irq_data *data,
478 const struct cpumask *cpumask, bool force);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800479extern int irq_set_vcpu_affinity(unsigned int irq, void *vcpu_info);
David Daney0fdb4b22011-03-25 12:38:49 -0700480
Yang Yingliangf1e0bb02015-09-24 17:32:13 +0800481extern void irq_migrate_all_off_this_cpu(void);
482
Thomas Gleixner3a3856d02010-10-04 13:47:12 +0200483#if defined(CONFIG_SMP) && defined(CONFIG_GENERIC_PENDING_IRQ)
Thomas Gleixnera4395202011-02-04 18:46:16 +0100484void irq_move_irq(struct irq_data *data);
485void irq_move_masked_irq(struct irq_data *data);
Thomas Gleixnere1447102010-10-01 16:03:45 +0200486#else
Thomas Gleixnera4395202011-02-04 18:46:16 +0100487static inline void irq_move_irq(struct irq_data *data) { }
488static inline void irq_move_masked_irq(struct irq_data *data) { }
Thomas Gleixnere1447102010-10-01 16:03:45 +0200489#endif
Ashok Raj54d5d422005-09-06 15:16:15 -0700490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491extern int no_irq_affinity;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
Thomas Gleixner293a7a02012-10-16 15:07:49 -0700493#ifdef CONFIG_HARDIRQS_SW_RESEND
494int irq_set_parent(int irq, int parent_irq);
495#else
496static inline int irq_set_parent(int irq, int parent_irq)
497{
498 return 0;
499}
500#endif
501
Ingo Molnar2e60bbb2006-06-29 02:24:39 -0700502/*
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700503 * Built-in IRQ handlers for various IRQ types,
Krzysztof Halasabebd04c2009-11-15 18:57:24 +0100504 * callable via desc->handle_irq()
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700505 */
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200506extern void handle_level_irq(struct irq_desc *desc);
507extern void handle_fasteoi_irq(struct irq_desc *desc);
508extern void handle_edge_irq(struct irq_desc *desc);
509extern void handle_edge_eoi_irq(struct irq_desc *desc);
510extern void handle_simple_irq(struct irq_desc *desc);
Keith Buschedd14cf2016-06-17 16:00:20 -0600511extern void handle_untracked_irq(struct irq_desc *desc);
Thomas Gleixnerbd0b9ac2015-09-14 10:42:37 +0200512extern void handle_percpu_irq(struct irq_desc *desc);
513extern void handle_percpu_devid_irq(struct irq_desc *desc);
514extern void handle_bad_irq(struct irq_desc *desc);
Mark Brown31b47cf2009-08-24 20:28:04 +0100515extern void handle_nested_irq(unsigned int irq);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700516
Jiang Liu515085e2014-11-06 22:20:17 +0800517extern int irq_chip_compose_msi_msg(struct irq_data *data, struct msi_msg *msg);
Jon Hunterbe45beb2016-06-07 16:12:29 +0100518extern int irq_chip_pm_get(struct irq_data *data);
519extern int irq_chip_pm_put(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800520#ifdef CONFIG_IRQ_DOMAIN_HIERARCHY
Stefan Agner3cfeffc2015-05-16 11:44:14 +0200521extern void irq_chip_enable_parent(struct irq_data *data);
522extern void irq_chip_disable_parent(struct irq_data *data);
Jiang Liu85f08c12014-11-06 22:20:16 +0800523extern void irq_chip_ack_parent(struct irq_data *data);
524extern int irq_chip_retrigger_hierarchy(struct irq_data *data);
Yingjoe Chen56e8aba2014-11-13 23:37:05 +0800525extern void irq_chip_mask_parent(struct irq_data *data);
526extern void irq_chip_unmask_parent(struct irq_data *data);
527extern void irq_chip_eoi_parent(struct irq_data *data);
528extern int irq_chip_set_affinity_parent(struct irq_data *data,
529 const struct cpumask *dest,
530 bool force);
Marc Zyngier08b55e22015-03-11 15:43:43 +0000531extern int irq_chip_set_wake_parent(struct irq_data *data, unsigned int on);
Jiang Liu0a4377d2015-05-19 17:07:14 +0800532extern int irq_chip_set_vcpu_affinity_parent(struct irq_data *data,
533 void *vcpu_info);
Grygorii Strashkob7560de2015-08-14 15:20:26 +0300534extern int irq_chip_set_type_parent(struct irq_data *data, unsigned int type);
Jiang Liu85f08c12014-11-06 22:20:16 +0800535#endif
536
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700537/* Handling of unhandled and spurious interrupts: */
Jiang Liu0dcdbc92015-06-04 12:13:28 +0800538extern void note_interrupt(struct irq_desc *desc, irqreturn_t action_ret);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539
Thomas Gleixnera4633adc2006-06-29 02:24:48 -0700540
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700541/* Enable/disable irq debugging output: */
542extern int noirqdebug_setup(char *str);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700544/* Checks whether the interrupt can be requested by request_irq(): */
545extern int can_request_irq(unsigned int irq, unsigned long irqflags);
546
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100547/* Dummy irq-chip implementations: */
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700548extern struct irq_chip no_irq_chip;
Thomas Gleixnerf8b54732006-07-01 22:30:08 +0100549extern struct irq_chip dummy_irq_chip;
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700550
551extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100552irq_set_chip_and_handler_name(unsigned int irq, struct irq_chip *chip,
Ingo Molnara460e742006-10-17 00:10:03 -0700553 irq_flow_handler_t handle, const char *name);
554
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100555static inline void irq_set_chip_and_handler(unsigned int irq, struct irq_chip *chip,
556 irq_flow_handler_t handle)
557{
558 irq_set_chip_and_handler_name(irq, chip, handle, NULL);
559}
560
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100561extern int irq_set_percpu_devid(unsigned int irq);
Marc Zyngier222df542016-04-11 09:57:52 +0100562extern int irq_set_percpu_devid_partition(unsigned int irq,
563 const struct cpumask *affinity);
564extern int irq_get_percpu_devid_partition(unsigned int irq,
565 struct cpumask *affinity);
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100566
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700567extern void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100568__irq_set_handler(unsigned int irq, irq_flow_handler_t handle, int is_chained,
Ingo Molnara460e742006-10-17 00:10:03 -0700569 const char *name);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700570
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700571static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100572irq_set_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700573{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100574 __irq_set_handler(irq, handle, 0, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700575}
576
577/*
578 * Set a highlevel chained flow handler for a given IRQ.
579 * (a chained handler is automatically enabled and set to
Paul Mundt7f1b1242011-04-07 06:01:44 +0900580 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700581 */
582static inline void
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100583irq_set_chained_handler(unsigned int irq, irq_flow_handler_t handle)
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700584{
Thomas Gleixner3836ca02011-02-14 20:09:19 +0100585 __irq_set_handler(irq, handle, 1, NULL);
Thomas Gleixner6a6de9e2006-06-29 02:24:51 -0700586}
587
Russell King3b0f95b2015-06-16 23:06:20 +0100588/*
589 * Set a highlevel chained flow handler and its data for a given IRQ.
590 * (a chained handler is automatically enabled and set to
591 * IRQ_NOREQUEST, IRQ_NOPROBE, and IRQ_NOTHREAD)
592 */
593void
594irq_set_chained_handler_and_data(unsigned int irq, irq_flow_handler_t handle,
595 void *data);
596
Thomas Gleixner44247182010-09-28 10:40:18 +0200597void irq_modify_status(unsigned int irq, unsigned long clr, unsigned long set);
598
599static inline void irq_set_status_flags(unsigned int irq, unsigned long set)
600{
601 irq_modify_status(irq, 0, set);
602}
603
604static inline void irq_clear_status_flags(unsigned int irq, unsigned long clr)
605{
606 irq_modify_status(irq, clr, 0);
607}
608
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100609static inline void irq_set_noprobe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200610{
611 irq_modify_status(irq, 0, IRQ_NOPROBE);
612}
613
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100614static inline void irq_set_probe(unsigned int irq)
Thomas Gleixner44247182010-09-28 10:40:18 +0200615{
616 irq_modify_status(irq, IRQ_NOPROBE, 0);
617}
Ralf Baechle46f4f8f2008-02-08 04:22:01 -0800618
Paul Mundt7f1b1242011-04-07 06:01:44 +0900619static inline void irq_set_nothread(unsigned int irq)
620{
621 irq_modify_status(irq, 0, IRQ_NOTHREAD);
622}
623
624static inline void irq_set_thread(unsigned int irq)
625{
626 irq_modify_status(irq, IRQ_NOTHREAD, 0);
627}
628
Thomas Gleixner6f91a522011-02-14 13:33:16 +0100629static inline void irq_set_nested_thread(unsigned int irq, bool nest)
630{
631 if (nest)
632 irq_set_status_flags(irq, IRQ_NESTED_THREAD);
633 else
634 irq_clear_status_flags(irq, IRQ_NESTED_THREAD);
635}
636
Marc Zyngier31d9d9b2011-09-23 17:03:06 +0100637static inline void irq_set_percpu_devid_flags(unsigned int irq)
638{
639 irq_set_status_flags(irq,
640 IRQ_NOAUTOEN | IRQ_PER_CPU | IRQ_NOTHREAD |
641 IRQ_NOPROBE | IRQ_PER_CPU_DEVID);
642}
643
Eric W. Biederman3a16d712006-10-04 02:16:37 -0700644/* Set/get chip/data for an IRQ: */
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100645extern int irq_set_chip(unsigned int irq, struct irq_chip *chip);
646extern int irq_set_handler_data(unsigned int irq, void *data);
647extern int irq_set_chip_data(unsigned int irq, void *data);
648extern int irq_set_irq_type(unsigned int irq, unsigned int type);
649extern int irq_set_msi_desc(unsigned int irq, struct msi_desc *entry);
Alexander Gordeev51906e72012-11-19 16:01:29 +0100650extern int irq_set_msi_desc_off(unsigned int irq_base, unsigned int irq_offset,
651 struct msi_desc *entry);
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200652extern struct irq_data *irq_get_irq_data(unsigned int irq);
Thomas Gleixnerdd87eb32006-06-29 02:24:53 -0700653
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100654static inline struct irq_chip *irq_get_chip(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200655{
656 struct irq_data *d = irq_get_irq_data(irq);
657 return d ? d->chip : NULL;
658}
659
660static inline struct irq_chip *irq_data_get_irq_chip(struct irq_data *d)
661{
662 return d->chip;
663}
664
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100665static inline void *irq_get_chip_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200666{
667 struct irq_data *d = irq_get_irq_data(irq);
668 return d ? d->chip_data : NULL;
669}
670
671static inline void *irq_data_get_irq_chip_data(struct irq_data *d)
672{
673 return d->chip_data;
674}
675
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100676static inline void *irq_get_handler_data(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200677{
678 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liuaf7080e2015-06-01 16:05:21 +0800679 return d ? d->common->handler_data : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200680}
681
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100682static inline void *irq_data_get_irq_handler_data(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200683{
Jiang Liuaf7080e2015-06-01 16:05:21 +0800684 return d->common->handler_data;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200685}
686
Thomas Gleixnera0cd9ca2011-02-10 11:36:33 +0100687static inline struct msi_desc *irq_get_msi_desc(unsigned int irq)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200688{
689 struct irq_data *d = irq_get_irq_data(irq);
Jiang Liub2377212015-06-01 16:05:43 +0800690 return d ? d->common->msi_desc : NULL;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200691}
692
Jiang Liuc391f262015-06-01 16:05:41 +0800693static inline struct msi_desc *irq_data_get_msi_desc(struct irq_data *d)
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200694{
Jiang Liub2377212015-06-01 16:05:43 +0800695 return d->common->msi_desc;
Thomas Gleixnerf303a6d2010-09-28 17:34:01 +0200696}
697
Javier Martinez Canillas1f6236b2013-06-14 18:40:43 +0200698static inline u32 irq_get_trigger_type(unsigned int irq)
699{
700 struct irq_data *d = irq_get_irq_data(irq);
701 return d ? irqd_get_trigger_type(d) : 0;
702}
703
Jiang Liu449e9ca2015-06-01 16:05:16 +0800704static inline int irq_common_data_get_node(struct irq_common_data *d)
705{
706#ifdef CONFIG_NUMA
707 return d->node;
708#else
709 return 0;
710#endif
711}
712
Jiang Liu67830112015-06-01 16:05:13 +0800713static inline int irq_data_get_node(struct irq_data *d)
714{
Jiang Liu449e9ca2015-06-01 16:05:16 +0800715 return irq_common_data_get_node(d->common);
Jiang Liu67830112015-06-01 16:05:13 +0800716}
717
Jiang Liuc64301a2015-06-01 16:05:23 +0800718static inline struct cpumask *irq_get_affinity_mask(int irq)
719{
720 struct irq_data *d = irq_get_irq_data(irq);
721
Jiang Liu9df872f2015-06-03 11:47:50 +0800722 return d ? d->common->affinity : NULL;
Jiang Liuc64301a2015-06-01 16:05:23 +0800723}
724
725static inline struct cpumask *irq_data_get_affinity_mask(struct irq_data *d)
726{
Jiang Liu9df872f2015-06-03 11:47:50 +0800727 return d->common->affinity;
Jiang Liuc64301a2015-06-01 16:05:23 +0800728}
729
Thomas Gleixner62a08ae2014-04-24 09:50:53 +0200730unsigned int arch_dynirq_lower_bound(unsigned int from);
731
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200732int __irq_alloc_descs(int irq, unsigned int from, unsigned int cnt, int node,
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900733 struct module *owner, const struct cpumask *affinity);
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200734
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400735/* use macros to avoid needing export.h for THIS_MODULE */
736#define irq_alloc_descs(irq, from, cnt, node) \
Thomas Gleixner06ee6d52016-07-04 17:39:24 +0900737 __irq_alloc_descs(irq, from, cnt, node, THIS_MODULE, NULL)
Paul Gortmakerec53cf22011-09-19 20:33:19 -0400738
739#define irq_alloc_desc(node) \
740 irq_alloc_descs(-1, 0, 1, node)
741
742#define irq_alloc_desc_at(at, node) \
743 irq_alloc_descs(at, at, 1, node)
744
745#define irq_alloc_desc_from(from, node) \
746 irq_alloc_descs(-1, from, 1, node)
Sebastian Andrzej Siewiorb6873802011-07-11 12:17:31 +0200747
Alexander Gordeev51906e72012-11-19 16:01:29 +0100748#define irq_alloc_descs_from(from, cnt, node) \
749 irq_alloc_descs(-1, from, cnt, node)
750
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200751void irq_free_descs(unsigned int irq, unsigned int cnt);
Thomas Gleixner1f5a5b82010-09-27 17:48:26 +0200752static inline void irq_free_desc(unsigned int irq)
753{
754 irq_free_descs(irq, 1);
755}
756
Thomas Gleixner7b6ef122014-05-07 15:44:05 +0000757#ifdef CONFIG_GENERIC_IRQ_LEGACY_ALLOC_HWIRQ
758unsigned int irq_alloc_hwirqs(int cnt, int node);
759static inline unsigned int irq_alloc_hwirq(int node)
760{
761 return irq_alloc_hwirqs(1, node);
762}
763void irq_free_hwirqs(unsigned int from, int cnt);
764static inline void irq_free_hwirq(unsigned int irq)
765{
766 return irq_free_hwirqs(irq, 1);
767}
768int arch_setup_hwirq(unsigned int irq, int node);
769void arch_teardown_hwirq(unsigned int irq);
770#endif
771
Thomas Gleixnerc940e012014-05-07 15:44:22 +0000772#ifdef CONFIG_GENERIC_IRQ_LEGACY
773void irq_init_desc(unsigned int irq);
774#endif
775
Thomas Gleixner7d828062011-04-03 11:42:53 +0200776/**
777 * struct irq_chip_regs - register offsets for struct irq_gci
778 * @enable: Enable register offset to reg_base
779 * @disable: Disable register offset to reg_base
780 * @mask: Mask register offset to reg_base
781 * @ack: Ack register offset to reg_base
782 * @eoi: Eoi register offset to reg_base
783 * @type: Type configuration register offset to reg_base
784 * @polarity: Polarity configuration register offset to reg_base
785 */
786struct irq_chip_regs {
787 unsigned long enable;
788 unsigned long disable;
789 unsigned long mask;
790 unsigned long ack;
791 unsigned long eoi;
792 unsigned long type;
793 unsigned long polarity;
794};
795
796/**
797 * struct irq_chip_type - Generic interrupt chip instance for a flow type
798 * @chip: The real interrupt chip which provides the callbacks
799 * @regs: Register offsets for this chip
800 * @handler: Flow handler associated with this chip
801 * @type: Chip can handle these flow types
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000802 * @mask_cache_priv: Cached mask register private to the chip type
803 * @mask_cache: Pointer to cached mask register
Thomas Gleixner7d828062011-04-03 11:42:53 +0200804 *
805 * A irq_generic_chip can have several instances of irq_chip_type when
806 * it requires different functions and register offsets for different
807 * flow types.
808 */
809struct irq_chip_type {
810 struct irq_chip chip;
811 struct irq_chip_regs regs;
812 irq_flow_handler_t handler;
813 u32 type;
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000814 u32 mask_cache_priv;
815 u32 *mask_cache;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200816};
817
818/**
819 * struct irq_chip_generic - Generic irq chip data structure
820 * @lock: Lock to protect register and cache data access
821 * @reg_base: Register base address (virtual)
Kevin Cernekee2b280372014-11-06 22:44:18 -0800822 * @reg_readl: Alternate I/O accessor (defaults to readl if NULL)
823 * @reg_writel: Alternate I/O accessor (defaults to writel if NULL)
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700824 * @suspend: Function called from core code on suspend once per
825 * chip; can be useful instead of irq_chip::suspend to
826 * handle chip details even when no interrupts are in use
827 * @resume: Function called from core code on resume once per chip;
828 * can be useful instead of irq_chip::suspend to handle
829 * chip details even when no interrupts are in use
Thomas Gleixner7d828062011-04-03 11:42:53 +0200830 * @irq_base: Interrupt base nr for this chip
831 * @irq_cnt: Number of interrupts handled by this chip
Gerlando Falauto899f0e62013-05-06 14:30:19 +0000832 * @mask_cache: Cached mask register shared between all chip types
Thomas Gleixner7d828062011-04-03 11:42:53 +0200833 * @type_cache: Cached type register
834 * @polarity_cache: Cached polarity register
835 * @wake_enabled: Interrupt can wakeup from suspend
836 * @wake_active: Interrupt is marked as an wakeup from suspend source
837 * @num_ct: Number of available irq_chip_type instances (usually 1)
838 * @private: Private data for non generic chip callbacks
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000839 * @installed: bitfield to denote installed interrupts
Grant Likelye8bd8342013-05-29 03:10:52 +0100840 * @unused: bitfield to denote unused interrupts
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000841 * @domain: irq domain pointer
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200842 * @list: List head for keeping track of instances
Thomas Gleixner7d828062011-04-03 11:42:53 +0200843 * @chip_types: Array of interrupt irq_chip_types
844 *
845 * Note, that irq_chip_generic can have multiple irq_chip_type
846 * implementations which can be associated to a particular irq line of
847 * an irq_chip_generic instance. That allows to share and protect
848 * state in an irq_chip_generic instance when we need to implement
849 * different flow mechanisms (level/edge) for it.
850 */
851struct irq_chip_generic {
852 raw_spinlock_t lock;
853 void __iomem *reg_base;
Kevin Cernekee2b280372014-11-06 22:44:18 -0800854 u32 (*reg_readl)(void __iomem *addr);
855 void (*reg_writel)(u32 val, void __iomem *addr);
Brian Norrisbe9b22b2015-07-22 16:21:39 -0700856 void (*suspend)(struct irq_chip_generic *gc);
857 void (*resume)(struct irq_chip_generic *gc);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200858 unsigned int irq_base;
859 unsigned int irq_cnt;
860 u32 mask_cache;
861 u32 type_cache;
862 u32 polarity_cache;
863 u32 wake_enabled;
864 u32 wake_active;
865 unsigned int num_ct;
866 void *private;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000867 unsigned long installed;
Grant Likelye8bd8342013-05-29 03:10:52 +0100868 unsigned long unused;
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000869 struct irq_domain *domain;
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200870 struct list_head list;
Thomas Gleixner7d828062011-04-03 11:42:53 +0200871 struct irq_chip_type chip_types[0];
872};
873
874/**
875 * enum irq_gc_flags - Initialization flags for generic irq chips
876 * @IRQ_GC_INIT_MASK_CACHE: Initialize the mask_cache by reading mask reg
877 * @IRQ_GC_INIT_NESTED_LOCK: Set the lock class of the irqs to nested for
878 * irq chips which need to call irq_set_wake() on
879 * the parent irq. Usually GPIO implementations
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000880 * @IRQ_GC_MASK_CACHE_PER_TYPE: Mask cache is chip type private
Thomas Gleixner966dc732013-05-06 14:30:22 +0000881 * @IRQ_GC_NO_MASK: Do not calculate irq_data->mask
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800882 * @IRQ_GC_BE_IO: Use big-endian register accesses (default: LE)
Thomas Gleixner7d828062011-04-03 11:42:53 +0200883 */
884enum irq_gc_flags {
885 IRQ_GC_INIT_MASK_CACHE = 1 << 0,
886 IRQ_GC_INIT_NESTED_LOCK = 1 << 1,
Gerlando Falautoaf80b0f2013-05-06 14:30:21 +0000887 IRQ_GC_MASK_CACHE_PER_TYPE = 1 << 2,
Thomas Gleixner966dc732013-05-06 14:30:22 +0000888 IRQ_GC_NO_MASK = 1 << 3,
Kevin Cernekeeb7905592014-11-06 22:44:19 -0800889 IRQ_GC_BE_IO = 1 << 4,
Thomas Gleixner7d828062011-04-03 11:42:53 +0200890};
891
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000892/*
893 * struct irq_domain_chip_generic - Generic irq chip data structure for irq domains
894 * @irqs_per_chip: Number of interrupts per chip
895 * @num_chips: Number of chips
896 * @irq_flags_to_set: IRQ* flags to set on irq setup
897 * @irq_flags_to_clear: IRQ* flags to clear on irq setup
898 * @gc_flags: Generic chip specific setup flags
899 * @gc: Array of pointers to generic interrupt chips
900 */
901struct irq_domain_chip_generic {
902 unsigned int irqs_per_chip;
903 unsigned int num_chips;
904 unsigned int irq_flags_to_clear;
905 unsigned int irq_flags_to_set;
906 enum irq_gc_flags gc_flags;
907 struct irq_chip_generic *gc[0];
908};
909
Thomas Gleixner7d828062011-04-03 11:42:53 +0200910/* Generic chip callback functions */
911void irq_gc_noop(struct irq_data *d);
912void irq_gc_mask_disable_reg(struct irq_data *d);
913void irq_gc_mask_set_bit(struct irq_data *d);
914void irq_gc_mask_clr_bit(struct irq_data *d);
915void irq_gc_unmask_enable_reg(struct irq_data *d);
Simon Guinot659fb322011-07-06 12:41:31 -0400916void irq_gc_ack_set_bit(struct irq_data *d);
917void irq_gc_ack_clr_bit(struct irq_data *d);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200918void irq_gc_mask_disable_reg_and_ack(struct irq_data *d);
919void irq_gc_eoi(struct irq_data *d);
920int irq_gc_set_wake(struct irq_data *d, unsigned int on);
921
922/* Setup functions for irq_chip_generic */
Boris BREZILLONa5152c82014-07-10 19:14:16 +0200923int irq_map_generic_chip(struct irq_domain *d, unsigned int virq,
924 irq_hw_number_t hw_irq);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200925struct irq_chip_generic *
926irq_alloc_generic_chip(const char *name, int nr_ct, unsigned int irq_base,
927 void __iomem *reg_base, irq_flow_handler_t handler);
928void irq_setup_generic_chip(struct irq_chip_generic *gc, u32 msk,
929 enum irq_gc_flags flags, unsigned int clr,
930 unsigned int set);
931int irq_setup_alt_chip(struct irq_data *d, unsigned int type);
Thomas Gleixnercfefd212011-04-15 22:36:08 +0200932void irq_remove_generic_chip(struct irq_chip_generic *gc, u32 msk,
933 unsigned int clr, unsigned int set);
Thomas Gleixner7d828062011-04-03 11:42:53 +0200934
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000935struct irq_chip_generic *irq_get_domain_generic_chip(struct irq_domain *d, unsigned int hw_irq);
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000936
Sebastian Friasf88eecf2016-08-16 16:05:08 +0200937int __irq_alloc_domain_generic_chips(struct irq_domain *d, int irqs_per_chip,
938 int num_ct, const char *name,
939 irq_flow_handler_t handler,
940 unsigned int clr, unsigned int set,
941 enum irq_gc_flags flags);
942
943#define irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name, \
944 handler, clr, set, flags) \
945({ \
946 MAYBE_BUILD_BUG_ON(irqs_per_chip > 32); \
947 __irq_alloc_domain_generic_chips(d, irqs_per_chip, num_ct, name,\
948 handler, clr, set, flags); \
949})
Thomas Gleixner088f40b2013-05-06 14:30:27 +0000950
Thomas Gleixner7d828062011-04-03 11:42:53 +0200951static inline struct irq_chip_type *irq_data_get_chip_type(struct irq_data *d)
952{
953 return container_of(d->chip, struct irq_chip_type, chip);
954}
955
956#define IRQ_MSK(n) (u32)((n) < 32 ? ((1 << (n)) - 1) : UINT_MAX)
957
958#ifdef CONFIG_SMP
959static inline void irq_gc_lock(struct irq_chip_generic *gc)
960{
961 raw_spin_lock(&gc->lock);
962}
963
964static inline void irq_gc_unlock(struct irq_chip_generic *gc)
965{
966 raw_spin_unlock(&gc->lock);
967}
968#else
969static inline void irq_gc_lock(struct irq_chip_generic *gc) { }
970static inline void irq_gc_unlock(struct irq_chip_generic *gc) { }
971#endif
972
Boris Brezillonebf9ff72016-09-13 15:58:28 +0200973/*
974 * The irqsave variants are for usage in non interrupt code. Do not use
975 * them in irq_chip callbacks. Use irq_gc_lock() instead.
976 */
977#define irq_gc_lock_irqsave(gc, flags) \
978 raw_spin_lock_irqsave(&(gc)->lock, flags)
979
980#define irq_gc_unlock_irqrestore(gc, flags) \
981 raw_spin_unlock_irqrestore(&(gc)->lock, flags)
982
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800983static inline void irq_reg_writel(struct irq_chip_generic *gc,
984 u32 val, int reg_offset)
985{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800986 if (gc->reg_writel)
987 gc->reg_writel(val, gc->reg_base + reg_offset);
988 else
989 writel(val, gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800990}
991
992static inline u32 irq_reg_readl(struct irq_chip_generic *gc,
993 int reg_offset)
994{
Kevin Cernekee2b280372014-11-06 22:44:18 -0800995 if (gc->reg_readl)
996 return gc->reg_readl(gc->reg_base + reg_offset);
997 else
998 return readl(gc->reg_base + reg_offset);
Kevin Cernekee332fd7c2014-11-06 22:44:17 -0800999}
1000
Qais Yousefd17bf242015-12-08 13:20:19 +00001001/* Contrary to Linux irqs, for hardware irqs the irq number 0 is valid */
1002#define INVALID_HWIRQ (~0UL)
Qais Youseff9bce792015-12-08 13:20:20 +00001003irq_hw_number_t ipi_get_hwirq(unsigned int irq, unsigned int cpu);
Qais Yousef3b8e29a2015-12-08 13:20:22 +00001004int __ipi_send_single(struct irq_desc *desc, unsigned int cpu);
1005int __ipi_send_mask(struct irq_desc *desc, const struct cpumask *dest);
1006int ipi_send_single(unsigned int virq, unsigned int cpu);
1007int ipi_send_mask(unsigned int virq, const struct cpumask *dest);
Qais Yousefd17bf242015-12-08 13:20:19 +00001008
Ingo Molnar06fcb0c2006-06-29 02:24:40 -07001009#endif /* _LINUX_IRQ_H */