blob: df98a5e4729acef3065040d1f7c719eb829a3a83 [file] [log] [blame]
Larry Finger0c817332010-12-08 11:12:31 -06001/******************************************************************************
2 *
Larry Finger9003a4a2012-01-07 20:46:44 -06003 * Copyright(c) 2009-2012 Realtek Corporation.
Larry Finger0c817332010-12-08 11:12:31 -06004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * wlanfae <wlanfae@realtek.com>
23 * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
24 * Hsinchu 300, Taiwan.
25 *
26 * Larry Finger <Larry.Finger@lwfinger.net>
27 *
28 *****************************************************************************/
29
30#include "../wifi.h"
31#include "../efuse.h"
32#include "../base.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050033#include "../regd.h"
Larry Finger0c817332010-12-08 11:12:31 -060034#include "../cam.h"
35#include "../ps.h"
36#include "../pci.h"
John W. Linville5c405b52010-12-16 15:43:36 -050037#include "reg.h"
38#include "def.h"
39#include "phy.h"
Chaoming_Lif73b2792011-04-25 12:53:50 -050040#include "../rtl8192c/fw_common.h"
John W. Linville5c405b52010-12-16 15:43:36 -050041#include "dm.h"
John W. Linville5c405b52010-12-16 15:43:36 -050042#include "led.h"
43#include "hw.h"
Larry Finger0c817332010-12-08 11:12:31 -060044
45#define LLT_CONFIG 5
46
47static void _rtl92ce_set_bcn_ctrl_reg(struct ieee80211_hw *hw,
48 u8 set_bits, u8 clear_bits)
49{
50 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
51 struct rtl_priv *rtlpriv = rtl_priv(hw);
52
53 rtlpci->reg_bcn_ctrl_val |= set_bits;
54 rtlpci->reg_bcn_ctrl_val &= ~clear_bits;
55
56 rtl_write_byte(rtlpriv, REG_BCN_CTRL, (u8) rtlpci->reg_bcn_ctrl_val);
57}
58
59static void _rtl92ce_stop_tx_beacon(struct ieee80211_hw *hw)
60{
61 struct rtl_priv *rtlpriv = rtl_priv(hw);
62 u8 tmp1byte;
63
64 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
65 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte & (~BIT(6)));
66 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0x64);
67 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
68 tmp1byte &= ~(BIT(0));
69 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
70}
71
72static void _rtl92ce_resume_tx_beacon(struct ieee80211_hw *hw)
73{
74 struct rtl_priv *rtlpriv = rtl_priv(hw);
75 u8 tmp1byte;
76
77 tmp1byte = rtl_read_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2);
78 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2, tmp1byte | BIT(6));
79 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
80 tmp1byte = rtl_read_byte(rtlpriv, REG_TBTT_PROHIBIT + 2);
81 tmp1byte |= BIT(0);
82 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 2, tmp1byte);
83}
84
85static void _rtl92ce_enable_bcn_sub_func(struct ieee80211_hw *hw)
86{
87 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(1));
88}
89
90static void _rtl92ce_disable_bcn_sub_func(struct ieee80211_hw *hw)
91{
92 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(1), 0);
93}
94
95void rtl92ce_get_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
96{
97 struct rtl_priv *rtlpriv = rtl_priv(hw);
98 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
99 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
100
101 switch (variable) {
102 case HW_VAR_RCR:
103 *((u32 *) (val)) = rtlpci->receive_config;
104 break;
105 case HW_VAR_RF_STATE:
106 *((enum rf_pwrstate *)(val)) = ppsc->rfpwr_state;
107 break;
108 case HW_VAR_FWLPS_RF_ON:{
109 enum rf_pwrstate rfState;
110 u32 val_rcr;
111
112 rtlpriv->cfg->ops->get_hw_reg(hw,
113 HW_VAR_RF_STATE,
114 (u8 *) (&rfState));
115 if (rfState == ERFOFF) {
116 *((bool *) (val)) = true;
117 } else {
118 val_rcr = rtl_read_dword(rtlpriv, REG_RCR);
119 val_rcr &= 0x00070000;
120 if (val_rcr)
121 *((bool *) (val)) = false;
122 else
123 *((bool *) (val)) = true;
124 }
125 break;
126 }
127 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600128 *((bool *) (val)) = ppsc->fw_current_inpsmode;
Larry Finger0c817332010-12-08 11:12:31 -0600129 break;
130 case HW_VAR_CORRECT_TSF:{
131 u64 tsf;
132 u32 *ptsf_low = (u32 *)&tsf;
133 u32 *ptsf_high = ((u32 *)&tsf) + 1;
134
135 *ptsf_high = rtl_read_dword(rtlpriv, (REG_TSFTR + 4));
136 *ptsf_low = rtl_read_dword(rtlpriv, REG_TSFTR);
137
138 *((u64 *) (val)) = tsf;
139
140 break;
141 }
Larry Finger0c817332010-12-08 11:12:31 -0600142 default:
143 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800144 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600145 break;
146 }
147}
148
149void rtl92ce_set_hw_reg(struct ieee80211_hw *hw, u8 variable, u8 *val)
150{
151 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500152 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600153 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
154 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
155 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
156 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
157 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
158 u8 idx;
159
160 switch (variable) {
161 case HW_VAR_ETHER_ADDR:{
162 for (idx = 0; idx < ETH_ALEN; idx++) {
163 rtl_write_byte(rtlpriv, (REG_MACID + idx),
164 val[idx]);
165 }
166 break;
167 }
168 case HW_VAR_BASIC_RATE:{
Larry Finger7ea47242011-02-19 16:28:57 -0600169 u16 rate_cfg = ((u16 *) val)[0];
Larry Finger0c817332010-12-08 11:12:31 -0600170 u8 rate_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -0600171 rate_cfg &= 0x15f;
172 rate_cfg |= 0x01;
173 rtl_write_byte(rtlpriv, REG_RRSR, rate_cfg & 0xff);
Larry Finger0c817332010-12-08 11:12:31 -0600174 rtl_write_byte(rtlpriv, REG_RRSR + 1,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500175 (rate_cfg >> 8) & 0xff);
Larry Finger7ea47242011-02-19 16:28:57 -0600176 while (rate_cfg > 0x1) {
177 rate_cfg = (rate_cfg >> 1);
Larry Finger0c817332010-12-08 11:12:31 -0600178 rate_index++;
179 }
180 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL,
181 rate_index);
182 break;
183 }
184 case HW_VAR_BSSID:{
185 for (idx = 0; idx < ETH_ALEN; idx++) {
186 rtl_write_byte(rtlpriv, (REG_BSSID + idx),
187 val[idx]);
188 }
189 break;
190 }
191 case HW_VAR_SIFS:{
192 rtl_write_byte(rtlpriv, REG_SIFS_CTX + 1, val[0]);
193 rtl_write_byte(rtlpriv, REG_SIFS_TRX + 1, val[1]);
194
195 rtl_write_byte(rtlpriv, REG_SPEC_SIFS + 1, val[0]);
196 rtl_write_byte(rtlpriv, REG_MAC_SPEC_SIFS + 1, val[0]);
197
198 if (!mac->ht_enable)
199 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
200 0x0e0e);
201 else
202 rtl_write_word(rtlpriv, REG_RESP_SIFS_OFDM,
203 *((u16 *) val));
204 break;
205 }
206 case HW_VAR_SLOT_TIME:{
207 u8 e_aci;
208
209 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800210 "HW_VAR_SLOT_TIME %x\n", val[0]);
Larry Finger0c817332010-12-08 11:12:31 -0600211
212 rtl_write_byte(rtlpriv, REG_SLOT, val[0]);
213
214 for (e_aci = 0; e_aci < AC_MAX; e_aci++) {
215 rtlpriv->cfg->ops->set_hw_reg(hw,
216 HW_VAR_AC_PARAM,
Joe Perches2c208892012-06-04 12:44:17 +0000217 &e_aci);
Larry Finger0c817332010-12-08 11:12:31 -0600218 }
219 break;
220 }
221 case HW_VAR_ACK_PREAMBLE:{
222 u8 reg_tmp;
Joe Perches2c208892012-06-04 12:44:17 +0000223 u8 short_preamble = (bool)*val;
Larry Finger0c817332010-12-08 11:12:31 -0600224 reg_tmp = (mac->cur_40_prime_sc) << 5;
225 if (short_preamble)
226 reg_tmp |= 0x80;
227
228 rtl_write_byte(rtlpriv, REG_RRSR + 2, reg_tmp);
229 break;
230 }
231 case HW_VAR_AMPDU_MIN_SPACE:{
232 u8 min_spacing_to_set;
233 u8 sec_min_space;
234
Joe Perches2c208892012-06-04 12:44:17 +0000235 min_spacing_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600236 if (min_spacing_to_set <= 7) {
237 sec_min_space = 0;
238
239 if (min_spacing_to_set < sec_min_space)
240 min_spacing_to_set = sec_min_space;
241
242 mac->min_space_cfg = ((mac->min_space_cfg &
243 0xf8) |
244 min_spacing_to_set);
245
246 *val = min_spacing_to_set;
247
248 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800249 "Set HW_VAR_AMPDU_MIN_SPACE: %#x\n",
250 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600251
252 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
253 mac->min_space_cfg);
254 }
255 break;
256 }
257 case HW_VAR_SHORTGI_DENSITY:{
258 u8 density_to_set;
259
Joe Perches2c208892012-06-04 12:44:17 +0000260 density_to_set = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600261 mac->min_space_cfg |= (density_to_set << 3);
262
263 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800264 "Set HW_VAR_SHORTGI_DENSITY: %#x\n",
265 mac->min_space_cfg);
Larry Finger0c817332010-12-08 11:12:31 -0600266
267 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE,
268 mac->min_space_cfg);
269
270 break;
271 }
272 case HW_VAR_AMPDU_FACTOR:{
Chaoming_Lif73b2792011-04-25 12:53:50 -0500273 u8 regtoset_normal[4] = {0x41, 0xa8, 0x72, 0xb9};
274 u8 regtoset_bt[4] = {0x31, 0x74, 0x42, 0x97};
Larry Finger0c817332010-12-08 11:12:31 -0600275
276 u8 factor_toset;
277 u8 *p_regtoset = NULL;
278 u8 index = 0;
279
Chaoming_Lif73b2792011-04-25 12:53:50 -0500280 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
281 (rtlpcipriv->bt_coexist.bt_coexist_type ==
282 BT_CSR_BC4))
283 p_regtoset = regtoset_bt;
284 else
285 p_regtoset = regtoset_normal;
Larry Finger0c817332010-12-08 11:12:31 -0600286
Joe Perches2c208892012-06-04 12:44:17 +0000287 factor_toset = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600288 if (factor_toset <= 3) {
289 factor_toset = (1 << (factor_toset + 2));
290 if (factor_toset > 0xf)
291 factor_toset = 0xf;
292
293 for (index = 0; index < 4; index++) {
294 if ((p_regtoset[index] & 0xf0) >
295 (factor_toset << 4))
296 p_regtoset[index] =
297 (p_regtoset[index] & 0x0f) |
298 (factor_toset << 4);
299
300 if ((p_regtoset[index] & 0x0f) >
301 factor_toset)
302 p_regtoset[index] =
303 (p_regtoset[index] & 0xf0) |
304 (factor_toset);
305
306 rtl_write_byte(rtlpriv,
307 (REG_AGGLEN_LMT + index),
308 p_regtoset[index]);
309
310 }
311
312 RT_TRACE(rtlpriv, COMP_MLME, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800313 "Set HW_VAR_AMPDU_FACTOR: %#x\n",
314 factor_toset);
Larry Finger0c817332010-12-08 11:12:31 -0600315 }
316 break;
317 }
318 case HW_VAR_AC_PARAM:{
Joe Perches2c208892012-06-04 12:44:17 +0000319 u8 e_aci = *(val);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500320 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600321
Larry Finger2cddad32014-02-28 15:16:46 -0600322 if (rtlpci->acm_method != EACMWAY2_SW)
Larry Finger0c817332010-12-08 11:12:31 -0600323 rtlpriv->cfg->ops->set_hw_reg(hw,
324 HW_VAR_ACM_CTRL,
Joe Perches2c208892012-06-04 12:44:17 +0000325 (&e_aci));
Larry Finger0c817332010-12-08 11:12:31 -0600326 break;
327 }
328 case HW_VAR_ACM_CTRL:{
Joe Perches2c208892012-06-04 12:44:17 +0000329 u8 e_aci = *(val);
Larry Finger0c817332010-12-08 11:12:31 -0600330 union aci_aifsn *p_aci_aifsn =
331 (union aci_aifsn *)(&(mac->ac[0].aifs));
332 u8 acm = p_aci_aifsn->f.acm;
333 u8 acm_ctrl = rtl_read_byte(rtlpriv, REG_ACMHWCTRL);
334
335 acm_ctrl =
336 acm_ctrl | ((rtlpci->acm_method == 2) ? 0x0 : 0x1);
337
338 if (acm) {
339 switch (e_aci) {
340 case AC0_BE:
341 acm_ctrl |= AcmHw_BeqEn;
342 break;
343 case AC2_VI:
344 acm_ctrl |= AcmHw_ViqEn;
345 break;
346 case AC3_VO:
347 acm_ctrl |= AcmHw_VoqEn;
348 break;
349 default:
350 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800351 "HW_VAR_ACM_CTRL acm set failed: eACI is %d\n",
352 acm);
Larry Finger0c817332010-12-08 11:12:31 -0600353 break;
354 }
355 } else {
356 switch (e_aci) {
357 case AC0_BE:
358 acm_ctrl &= (~AcmHw_BeqEn);
359 break;
360 case AC2_VI:
361 acm_ctrl &= (~AcmHw_ViqEn);
362 break;
363 case AC3_VO:
364 acm_ctrl &= (~AcmHw_BeqEn);
365 break;
366 default:
367 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800368 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600369 break;
370 }
371 }
372
373 RT_TRACE(rtlpriv, COMP_QOS, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -0800374 "SetHwReg8190pci(): [HW_VAR_ACM_CTRL] Write 0x%X\n",
375 acm_ctrl);
Larry Finger0c817332010-12-08 11:12:31 -0600376 rtl_write_byte(rtlpriv, REG_ACMHWCTRL, acm_ctrl);
377 break;
378 }
379 case HW_VAR_RCR:{
380 rtl_write_dword(rtlpriv, REG_RCR, ((u32 *) (val))[0]);
381 rtlpci->receive_config = ((u32 *) (val))[0];
382 break;
383 }
384 case HW_VAR_RETRY_LIMIT:{
Joe Perches2c208892012-06-04 12:44:17 +0000385 u8 retry_limit = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600386
387 rtl_write_word(rtlpriv, REG_RL,
388 retry_limit << RETRY_LIMIT_SHORT_SHIFT |
389 retry_limit << RETRY_LIMIT_LONG_SHIFT);
390 break;
391 }
392 case HW_VAR_DUAL_TSF_RST:
393 rtl_write_byte(rtlpriv, REG_DUAL_TSF_RST, (BIT(0) | BIT(1)));
394 break;
395 case HW_VAR_EFUSE_BYTES:
396 rtlefuse->efuse_usedbytes = *((u16 *) val);
397 break;
398 case HW_VAR_EFUSE_USAGE:
Joe Perches2c208892012-06-04 12:44:17 +0000399 rtlefuse->efuse_usedpercentage = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600400 break;
401 case HW_VAR_IO_CMD:
402 rtl92c_phy_set_io_cmd(hw, (*(enum io_type *)val));
403 break;
404 case HW_VAR_WPA_CONFIG:
Joe Perches2c208892012-06-04 12:44:17 +0000405 rtl_write_byte(rtlpriv, REG_SECCFG, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600406 break;
407 case HW_VAR_SET_RPWM:{
408 u8 rpwm_val;
409
410 rpwm_val = rtl_read_byte(rtlpriv, REG_PCIE_HRPWM);
411 udelay(1);
412
413 if (rpwm_val & BIT(7)) {
Joe Perches2c208892012-06-04 12:44:17 +0000414 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600415 } else {
416 rtl_write_byte(rtlpriv, REG_PCIE_HRPWM,
Joe Perches2c208892012-06-04 12:44:17 +0000417 *val | BIT(7));
Larry Finger0c817332010-12-08 11:12:31 -0600418 }
419
420 break;
421 }
422 case HW_VAR_H2C_FW_PWRMODE:{
Joe Perches2c208892012-06-04 12:44:17 +0000423 u8 psmode = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600424
425 if ((psmode != FW_PS_ACTIVE_MODE) &&
426 (!IS_92C_SERIAL(rtlhal->version))) {
427 rtl92c_dm_rf_saving(hw, true);
428 }
429
Joe Perches2c208892012-06-04 12:44:17 +0000430 rtl92c_set_fw_pwrmode_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600431 break;
432 }
433 case HW_VAR_FW_PSMODE_STATUS:
Larry Finger7ea47242011-02-19 16:28:57 -0600434 ppsc->fw_current_inpsmode = *((bool *) val);
Larry Finger0c817332010-12-08 11:12:31 -0600435 break;
436 case HW_VAR_H2C_FW_JOINBSSRPT:{
Joe Perches2c208892012-06-04 12:44:17 +0000437 u8 mstatus = *val;
Larry Finger0c817332010-12-08 11:12:31 -0600438 u8 tmp_regcr, tmp_reg422;
Larry Finger7ea47242011-02-19 16:28:57 -0600439 bool recover = false;
Larry Finger0c817332010-12-08 11:12:31 -0600440
441 if (mstatus == RT_MEDIA_CONNECT) {
442 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_AID,
443 NULL);
444
445 tmp_regcr = rtl_read_byte(rtlpriv, REG_CR + 1);
446 rtl_write_byte(rtlpriv, REG_CR + 1,
447 (tmp_regcr | BIT(0)));
448
449 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
450 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
451
452 tmp_reg422 =
453 rtl_read_byte(rtlpriv,
454 REG_FWHW_TXQ_CTRL + 2);
455 if (tmp_reg422 & BIT(6))
Larry Finger7ea47242011-02-19 16:28:57 -0600456 recover = true;
Larry Finger0c817332010-12-08 11:12:31 -0600457 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 2,
458 tmp_reg422 & (~BIT(6)));
459
460 rtl92c_set_fw_rsvdpagepkt(hw, 0);
461
462 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
463 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
464
Larry Finger7ea47242011-02-19 16:28:57 -0600465 if (recover) {
Larry Finger0c817332010-12-08 11:12:31 -0600466 rtl_write_byte(rtlpriv,
467 REG_FWHW_TXQ_CTRL + 2,
468 tmp_reg422);
469 }
470
471 rtl_write_byte(rtlpriv, REG_CR + 1,
472 (tmp_regcr & ~(BIT(0))));
473 }
Joe Perches2c208892012-06-04 12:44:17 +0000474 rtl92c_set_fw_joinbss_report_cmd(hw, *val);
Larry Finger0c817332010-12-08 11:12:31 -0600475
476 break;
477 }
Larry Finger3a16b412013-03-24 22:06:40 -0500478 case HW_VAR_H2C_FW_P2P_PS_OFFLOAD:
Joe Perches1851cb42014-03-24 13:15:40 -0700479 rtl92c_set_p2p_ps_offload_cmd(hw, *val);
Larry Finger3a16b412013-03-24 22:06:40 -0500480 break;
Larry Finger0c817332010-12-08 11:12:31 -0600481 case HW_VAR_AID:{
482 u16 u2btmp;
483 u2btmp = rtl_read_word(rtlpriv, REG_BCN_PSR_RPT);
484 u2btmp &= 0xC000;
485 rtl_write_word(rtlpriv, REG_BCN_PSR_RPT, (u2btmp |
486 mac->assoc_id));
487
488 break;
489 }
490 case HW_VAR_CORRECT_TSF:{
Joe Perches2c208892012-06-04 12:44:17 +0000491 u8 btype_ibss = val[0];
Larry Finger0c817332010-12-08 11:12:31 -0600492
Mike McCormacke10542c2011-06-20 10:47:51 +0900493 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600494 _rtl92ce_stop_tx_beacon(hw);
495
496 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(3));
497
498 rtl_write_dword(rtlpriv, REG_TSFTR,
499 (u32) (mac->tsf & 0xffffffff));
500 rtl_write_dword(rtlpriv, REG_TSFTR + 4,
Chaoming_Lif73b2792011-04-25 12:53:50 -0500501 (u32) ((mac->tsf >> 32) & 0xffffffff));
Larry Finger0c817332010-12-08 11:12:31 -0600502
503 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(3), 0);
504
Mike McCormacke10542c2011-06-20 10:47:51 +0900505 if (btype_ibss)
Larry Finger0c817332010-12-08 11:12:31 -0600506 _rtl92ce_resume_tx_beacon(hw);
507
508 break;
509
510 }
Larry Finger3a16b412013-03-24 22:06:40 -0500511 case HW_VAR_FW_LPS_ACTION: {
512 bool enter_fwlps = *((bool *)val);
513 u8 rpwm_val, fw_pwrmode;
514 bool fw_current_inps;
515
516 if (enter_fwlps) {
517 rpwm_val = 0x02; /* RF off */
518 fw_current_inps = true;
519 rtlpriv->cfg->ops->set_hw_reg(hw,
520 HW_VAR_FW_PSMODE_STATUS,
521 (u8 *)(&fw_current_inps));
522 rtlpriv->cfg->ops->set_hw_reg(hw,
523 HW_VAR_H2C_FW_PWRMODE,
Joe Perches1851cb42014-03-24 13:15:40 -0700524 &ppsc->fwctrl_psmode);
Larry Finger3a16b412013-03-24 22:06:40 -0500525
526 rtlpriv->cfg->ops->set_hw_reg(hw,
Joe Perches1851cb42014-03-24 13:15:40 -0700527 HW_VAR_SET_RPWM,
528 &rpwm_val);
Larry Finger3a16b412013-03-24 22:06:40 -0500529 } else {
530 rpwm_val = 0x0C; /* RF on */
531 fw_pwrmode = FW_PS_ACTIVE_MODE;
532 fw_current_inps = false;
533 rtlpriv->cfg->ops->set_hw_reg(hw,
Joe Perches1851cb42014-03-24 13:15:40 -0700534 HW_VAR_SET_RPWM,
535 &rpwm_val);
Larry Finger3a16b412013-03-24 22:06:40 -0500536 rtlpriv->cfg->ops->set_hw_reg(hw,
537 HW_VAR_H2C_FW_PWRMODE,
Joe Perches1851cb42014-03-24 13:15:40 -0700538 &fw_pwrmode);
Larry Finger3a16b412013-03-24 22:06:40 -0500539
540 rtlpriv->cfg->ops->set_hw_reg(hw,
541 HW_VAR_FW_PSMODE_STATUS,
542 (u8 *)(&fw_current_inps));
543 }
544 break; }
Larry Finger2d9d5322014-03-05 17:25:59 -0600545 case HW_VAR_KEEP_ALIVE:
546 break;
Larry Finger0c817332010-12-08 11:12:31 -0600547 default:
Joe Perchesf30d7502012-01-04 19:40:41 -0800548 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Larry Finger2d9d5322014-03-05 17:25:59 -0600549 "switch case %d not processed\n", variable);
Larry Finger0c817332010-12-08 11:12:31 -0600550 break;
551 }
552}
553
554static bool _rtl92ce_llt_write(struct ieee80211_hw *hw, u32 address, u32 data)
555{
556 struct rtl_priv *rtlpriv = rtl_priv(hw);
557 bool status = true;
558 long count = 0;
559 u32 value = _LLT_INIT_ADDR(address) |
560 _LLT_INIT_DATA(data) | _LLT_OP(_LLT_WRITE_ACCESS);
561
562 rtl_write_dword(rtlpriv, REG_LLT_INIT, value);
563
564 do {
565 value = rtl_read_dword(rtlpriv, REG_LLT_INIT);
566 if (_LLT_NO_ACTIVE == _LLT_OP_VALUE(value))
567 break;
568
569 if (count > POLLING_LLT_THRESHOLD) {
570 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -0800571 "Failed to polling write LLT done at address %d!\n",
572 address);
Larry Finger0c817332010-12-08 11:12:31 -0600573 status = false;
574 break;
575 }
576 } while (++count);
577
578 return status;
579}
580
581static bool _rtl92ce_llt_table_init(struct ieee80211_hw *hw)
582{
583 struct rtl_priv *rtlpriv = rtl_priv(hw);
584 unsigned short i;
585 u8 txpktbuf_bndy;
586 u8 maxPage;
587 bool status;
588
589#if LLT_CONFIG == 1
590 maxPage = 255;
591 txpktbuf_bndy = 252;
592#elif LLT_CONFIG == 2
593 maxPage = 127;
594 txpktbuf_bndy = 124;
595#elif LLT_CONFIG == 3
596 maxPage = 255;
597 txpktbuf_bndy = 174;
598#elif LLT_CONFIG == 4
599 maxPage = 255;
600 txpktbuf_bndy = 246;
601#elif LLT_CONFIG == 5
602 maxPage = 255;
603 txpktbuf_bndy = 246;
604#endif
605
606#if LLT_CONFIG == 1
607 rtl_write_byte(rtlpriv, REG_RQPN_NPQ, 0x1c);
608 rtl_write_dword(rtlpriv, REG_RQPN, 0x80a71c1c);
609#elif LLT_CONFIG == 2
610 rtl_write_dword(rtlpriv, REG_RQPN, 0x845B1010);
611#elif LLT_CONFIG == 3
612 rtl_write_dword(rtlpriv, REG_RQPN, 0x84838484);
613#elif LLT_CONFIG == 4
614 rtl_write_dword(rtlpriv, REG_RQPN, 0x80bd1c1c);
615#elif LLT_CONFIG == 5
616 rtl_write_word(rtlpriv, REG_RQPN_NPQ, 0x0000);
617
618 rtl_write_dword(rtlpriv, REG_RQPN, 0x80b01c29);
619#endif
620
621 rtl_write_dword(rtlpriv, REG_TRXFF_BNDY, (0x27FF0000 | txpktbuf_bndy));
622 rtl_write_byte(rtlpriv, REG_TDECTRL + 1, txpktbuf_bndy);
623
624 rtl_write_byte(rtlpriv, REG_TXPKTBUF_BCNQ_BDNY, txpktbuf_bndy);
625 rtl_write_byte(rtlpriv, REG_TXPKTBUF_MGQ_BDNY, txpktbuf_bndy);
626
627 rtl_write_byte(rtlpriv, 0x45D, txpktbuf_bndy);
628 rtl_write_byte(rtlpriv, REG_PBP, 0x11);
629 rtl_write_byte(rtlpriv, REG_RX_DRVINFO_SZ, 0x4);
630
631 for (i = 0; i < (txpktbuf_bndy - 1); i++) {
632 status = _rtl92ce_llt_write(hw, i, i + 1);
633 if (true != status)
634 return status;
635 }
636
637 status = _rtl92ce_llt_write(hw, (txpktbuf_bndy - 1), 0xFF);
638 if (true != status)
639 return status;
640
641 for (i = txpktbuf_bndy; i < maxPage; i++) {
642 status = _rtl92ce_llt_write(hw, i, (i + 1));
643 if (true != status)
644 return status;
645 }
646
647 status = _rtl92ce_llt_write(hw, maxPage, txpktbuf_bndy);
648 if (true != status)
649 return status;
650
651 return true;
652}
653
654static void _rtl92ce_gen_refresh_led_state(struct ieee80211_hw *hw)
655{
656 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
657 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
658 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
659 struct rtl_led *pLed0 = &(pcipriv->ledctl.sw_led0);
660
661 if (rtlpci->up_first_time)
662 return;
663
664 if (ppsc->rfoff_reason == RF_CHANGE_BY_IPS)
665 rtl92ce_sw_led_on(hw, pLed0);
666 else if (ppsc->rfoff_reason == RF_CHANGE_BY_INIT)
667 rtl92ce_sw_led_on(hw, pLed0);
668 else
669 rtl92ce_sw_led_off(hw, pLed0);
Larry Finger0c817332010-12-08 11:12:31 -0600670}
671
672static bool _rtl92ce_init_mac(struct ieee80211_hw *hw)
673{
674 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500675 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600676 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
677 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
678
679 unsigned char bytetmp;
680 unsigned short wordtmp;
681 u16 retry;
682
683 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x00);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500684 if (rtlpcipriv->bt_coexist.bt_coexistence) {
685 u32 value32;
686 value32 = rtl_read_dword(rtlpriv, REG_APS_FSMCO);
687 value32 |= (SOP_ABG | SOP_AMB | XOP_BTCK);
688 rtl_write_dword(rtlpriv, REG_APS_FSMCO, value32);
689 }
Larry Finger0c817332010-12-08 11:12:31 -0600690 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x2b);
691 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL, 0x0F);
692
Chaoming_Lif73b2792011-04-25 12:53:50 -0500693 if (rtlpcipriv->bt_coexist.bt_coexistence) {
694 u32 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
695
696 u4b_tmp &= (~0x00024800);
697 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
698 }
699
Larry Finger0c817332010-12-08 11:12:31 -0600700 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1) | BIT(0);
701 udelay(2);
702
703 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, bytetmp);
704 udelay(2);
705
706 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
707 udelay(2);
708
709 retry = 0;
Joe Perchesf30d7502012-01-04 19:40:41 -0800710 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
711 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600712
713 while ((bytetmp & BIT(0)) && retry < 1000) {
714 retry++;
715 udelay(50);
716 bytetmp = rtl_read_byte(rtlpriv, REG_APS_FSMCO + 1);
Joe Perchesf30d7502012-01-04 19:40:41 -0800717 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "reg0xec:%x:%x\n",
718 rtl_read_dword(rtlpriv, 0xEC), bytetmp);
Larry Finger0c817332010-12-08 11:12:31 -0600719 udelay(50);
720 }
721
722 rtl_write_word(rtlpriv, REG_APS_FSMCO, 0x1012);
723
724 rtl_write_byte(rtlpriv, REG_SYS_ISO_CTRL + 1, 0x82);
725 udelay(2);
726
Chaoming_Lif73b2792011-04-25 12:53:50 -0500727 if (rtlpcipriv->bt_coexist.bt_coexistence) {
728 bytetmp = rtl_read_byte(rtlpriv, REG_AFE_XTAL_CTRL+2) & 0xfd;
729 rtl_write_byte(rtlpriv, REG_AFE_XTAL_CTRL+2, bytetmp);
730 }
731
Larry Finger0c817332010-12-08 11:12:31 -0600732 rtl_write_word(rtlpriv, REG_CR, 0x2ff);
733
Joe Perches23677ce2012-02-09 11:17:23 +0000734 if (!_rtl92ce_llt_table_init(hw))
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700735 return false;
Larry Finger0c817332010-12-08 11:12:31 -0600736
737 rtl_write_dword(rtlpriv, REG_HISR, 0xffffffff);
738 rtl_write_byte(rtlpriv, REG_HISRE, 0xff);
739
740 rtl_write_word(rtlpriv, REG_TRXFF_BNDY + 2, 0x27ff);
741
742 wordtmp = rtl_read_word(rtlpriv, REG_TRXDMA_CTRL);
743 wordtmp &= 0xf;
744 wordtmp |= 0xF771;
745 rtl_write_word(rtlpriv, REG_TRXDMA_CTRL, wordtmp);
746
747 rtl_write_byte(rtlpriv, REG_FWHW_TXQ_CTRL + 1, 0x1F);
748 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
749 rtl_write_dword(rtlpriv, REG_TCR, rtlpci->transmit_config);
750
751 rtl_write_byte(rtlpriv, 0x4d0, 0x0);
752
753 rtl_write_dword(rtlpriv, REG_BCNQ_DESA,
754 ((u64) rtlpci->tx_ring[BEACON_QUEUE].dma) &
755 DMA_BIT_MASK(32));
756 rtl_write_dword(rtlpriv, REG_MGQ_DESA,
757 (u64) rtlpci->tx_ring[MGNT_QUEUE].dma &
758 DMA_BIT_MASK(32));
759 rtl_write_dword(rtlpriv, REG_VOQ_DESA,
760 (u64) rtlpci->tx_ring[VO_QUEUE].dma & DMA_BIT_MASK(32));
761 rtl_write_dword(rtlpriv, REG_VIQ_DESA,
762 (u64) rtlpci->tx_ring[VI_QUEUE].dma & DMA_BIT_MASK(32));
763 rtl_write_dword(rtlpriv, REG_BEQ_DESA,
764 (u64) rtlpci->tx_ring[BE_QUEUE].dma & DMA_BIT_MASK(32));
765 rtl_write_dword(rtlpriv, REG_BKQ_DESA,
766 (u64) rtlpci->tx_ring[BK_QUEUE].dma & DMA_BIT_MASK(32));
767 rtl_write_dword(rtlpriv, REG_HQ_DESA,
768 (u64) rtlpci->tx_ring[HIGH_QUEUE].dma &
769 DMA_BIT_MASK(32));
770 rtl_write_dword(rtlpriv, REG_RX_DESA,
771 (u64) rtlpci->rx_ring[RX_MPDU_QUEUE].dma &
772 DMA_BIT_MASK(32));
773
774 if (IS_92C_SERIAL(rtlhal->version))
775 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x77);
776 else
777 rtl_write_byte(rtlpriv, REG_PCIE_CTRL_REG + 3, 0x22);
778
779 rtl_write_dword(rtlpriv, REG_INT_MIG, 0);
780
781 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
782 rtl_write_byte(rtlpriv, REG_APSD_CTRL, bytetmp & ~BIT(6));
783 do {
784 retry++;
785 bytetmp = rtl_read_byte(rtlpriv, REG_APSD_CTRL);
786 } while ((retry < 200) && (bytetmp & BIT(7)));
787
788 _rtl92ce_gen_refresh_led_state(hw);
789
790 rtl_write_dword(rtlpriv, REG_MCUTST_1, 0x0);
791
Justin P. Mattock6eab04a2011-04-08 19:49:08 -0700792 return true;
Larry Finger0c817332010-12-08 11:12:31 -0600793}
794
795static void _rtl92ce_hw_configure(struct ieee80211_hw *hw)
796{
797 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
798 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500799 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600800 u8 reg_bw_opmode;
Larry Finger6c0d4982011-05-22 20:54:37 -0500801 u32 reg_prsr;
Larry Finger0c817332010-12-08 11:12:31 -0600802
803 reg_bw_opmode = BW_OPMODE_20MHZ;
Larry Finger0c817332010-12-08 11:12:31 -0600804 reg_prsr = RATE_ALL_CCK | RATE_ALL_OFDM_AG;
805
806 rtl_write_byte(rtlpriv, REG_INIRTS_RATE_SEL, 0x8);
807
808 rtl_write_byte(rtlpriv, REG_BWOPMODE, reg_bw_opmode);
809
810 rtl_write_dword(rtlpriv, REG_RRSR, reg_prsr);
811
812 rtl_write_byte(rtlpriv, REG_SLOT, 0x09);
813
814 rtl_write_byte(rtlpriv, REG_AMPDU_MIN_SPACE, 0x0);
815
816 rtl_write_word(rtlpriv, REG_FWHW_TXQ_CTRL, 0x1F80);
817
818 rtl_write_word(rtlpriv, REG_RL, 0x0707);
819
820 rtl_write_dword(rtlpriv, REG_BAR_MODE_CTRL, 0x02012802);
821
822 rtl_write_byte(rtlpriv, REG_HWSEQ_CTRL, 0xFF);
823
824 rtl_write_dword(rtlpriv, REG_DARFRC, 0x01000000);
825 rtl_write_dword(rtlpriv, REG_DARFRC + 4, 0x07060504);
826 rtl_write_dword(rtlpriv, REG_RARFRC, 0x01000000);
827 rtl_write_dword(rtlpriv, REG_RARFRC + 4, 0x07060504);
828
Chaoming_Lif73b2792011-04-25 12:53:50 -0500829 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
830 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
831 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0x97427431);
832 else
833 rtl_write_dword(rtlpriv, REG_AGGLEN_LMT, 0xb972a841);
Larry Finger0c817332010-12-08 11:12:31 -0600834
835 rtl_write_byte(rtlpriv, REG_ATIMWND, 0x2);
836
837 rtl_write_byte(rtlpriv, REG_BCN_MAX_ERR, 0xff);
838
839 rtlpci->reg_bcn_ctrl_val = 0x1f;
840 rtl_write_byte(rtlpriv, REG_BCN_CTRL, rtlpci->reg_bcn_ctrl_val);
841
842 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
843
844 rtl_write_byte(rtlpriv, REG_TBTT_PROHIBIT + 1, 0xff);
845
846 rtl_write_byte(rtlpriv, REG_PIFS, 0x1C);
847 rtl_write_byte(rtlpriv, REG_AGGR_BREAK_TIME, 0x16);
848
Chaoming_Lif73b2792011-04-25 12:53:50 -0500849 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
850 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4)) {
851 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
852 rtl_write_word(rtlpriv, REG_PROT_MODE_CTRL, 0x0402);
853 } else {
854 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
855 rtl_write_word(rtlpriv, REG_NAV_PROT_LEN, 0x0020);
856 }
Larry Finger0c817332010-12-08 11:12:31 -0600857
Chaoming_Lif73b2792011-04-25 12:53:50 -0500858 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
859 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4))
860 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x03086666);
861 else
862 rtl_write_dword(rtlpriv, REG_FAST_EDCA_CTRL, 0x086666);
Larry Finger0c817332010-12-08 11:12:31 -0600863
864 rtl_write_byte(rtlpriv, REG_ACKTO, 0x40);
865
866 rtl_write_word(rtlpriv, REG_SPEC_SIFS, 0x1010);
867 rtl_write_word(rtlpriv, REG_MAC_SPEC_SIFS, 0x1010);
868
869 rtl_write_word(rtlpriv, REG_SIFS_CTX, 0x1010);
870
871 rtl_write_word(rtlpriv, REG_SIFS_TRX, 0x1010);
872
873 rtl_write_dword(rtlpriv, REG_MAR, 0xffffffff);
874 rtl_write_dword(rtlpriv, REG_MAR + 4, 0xffffffff);
875
876}
877
878static void _rtl92ce_enable_aspm_back_door(struct ieee80211_hw *hw)
879{
880 struct rtl_priv *rtlpriv = rtl_priv(hw);
881 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
882
883 rtl_write_byte(rtlpriv, 0x34b, 0x93);
884 rtl_write_word(rtlpriv, 0x350, 0x870c);
885 rtl_write_byte(rtlpriv, 0x352, 0x1);
886
Larry Finger7ea47242011-02-19 16:28:57 -0600887 if (ppsc->support_backdoor)
Larry Finger0c817332010-12-08 11:12:31 -0600888 rtl_write_byte(rtlpriv, 0x349, 0x1b);
889 else
890 rtl_write_byte(rtlpriv, 0x349, 0x03);
891
892 rtl_write_word(rtlpriv, 0x350, 0x2718);
893 rtl_write_byte(rtlpriv, 0x352, 0x1);
894}
895
896void rtl92ce_enable_hw_security_config(struct ieee80211_hw *hw)
897{
898 struct rtl_priv *rtlpriv = rtl_priv(hw);
899 u8 sec_reg_value;
900
901 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800902 "PairwiseEncAlgorithm = %d GroupEncAlgorithm = %d\n",
903 rtlpriv->sec.pairwise_enc_algorithm,
904 rtlpriv->sec.group_enc_algorithm);
Larry Finger0c817332010-12-08 11:12:31 -0600905
906 if (rtlpriv->cfg->mod_params->sw_crypto || rtlpriv->sec.use_sw_sec) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800907 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
908 "not open hw encryption\n");
Larry Finger0c817332010-12-08 11:12:31 -0600909 return;
910 }
911
912 sec_reg_value = SCR_TxEncEnable | SCR_RxDecEnable;
913
914 if (rtlpriv->sec.use_defaultkey) {
915 sec_reg_value |= SCR_TxUseDK;
916 sec_reg_value |= SCR_RxUseDK;
917 }
918
919 sec_reg_value |= (SCR_RXBCUSEDK | SCR_TXBCUSEDK);
920
921 rtl_write_byte(rtlpriv, REG_CR + 1, 0x02);
922
923 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -0800924 "The SECR-value %x\n", sec_reg_value);
Larry Finger0c817332010-12-08 11:12:31 -0600925
926 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_WPA_CONFIG, &sec_reg_value);
927
928}
929
930int rtl92ce_hw_init(struct ieee80211_hw *hw)
931{
932 struct rtl_priv *rtlpriv = rtl_priv(hw);
933 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
934 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
935 struct rtl_phy *rtlphy = &(rtlpriv->phy);
936 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
937 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
Larry Finger0c817332010-12-08 11:12:31 -0600938 bool rtstatus = true;
939 bool is92c;
940 int err;
941 u8 tmp_u1b;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500942 unsigned long flags;
Larry Finger0c817332010-12-08 11:12:31 -0600943
944 rtlpci->being_init_adapter = true;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500945
946 /* Since this function can take a very long time (up to 350 ms)
947 * and can be called with irqs disabled, reenable the irqs
948 * to let the other devices continue being serviced.
949 *
950 * It is safe doing so since our own interrupts will only be enabled
951 * in a subsequent step.
952 */
953 local_save_flags(flags);
954 local_irq_enable();
955
Larry Finger0c817332010-12-08 11:12:31 -0600956 rtlpriv->intf_ops->disable_aspm(hw);
957 rtstatus = _rtl92ce_init_mac(hw);
Joe Perches23677ce2012-02-09 11:17:23 +0000958 if (!rtstatus) {
Joe Perchesf30d7502012-01-04 19:40:41 -0800959 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Init MAC failed\n");
Larry Finger0c817332010-12-08 11:12:31 -0600960 err = 1;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500961 goto exit;
Larry Finger0c817332010-12-08 11:12:31 -0600962 }
963
964 err = rtl92c_download_fw(hw);
965 if (err) {
966 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -0800967 "Failed to download FW. Init HW without FW now..\n");
Larry Finger0c817332010-12-08 11:12:31 -0600968 err = 1;
Olivier Langloisf78bccd2014-02-01 01:11:09 -0500969 goto exit;
Larry Finger0c817332010-12-08 11:12:31 -0600970 }
971
972 rtlhal->last_hmeboxnum = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -0500973 rtl92c_phy_mac_config(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -0500974 /* because last function modify RCR, so we update
975 * rcr var here, or TP will unstable for receive_config
976 * is wrong, RX RCR_ACRC32 will cause TP unstabel & Rx
977 * RCR_APP_ICV will cause mac80211 unassoc for cisco 1252*/
978 rtlpci->receive_config = rtl_read_dword(rtlpriv, REG_RCR);
979 rtlpci->receive_config &= ~(RCR_ACRC32 | RCR_AICV);
980 rtl_write_dword(rtlpriv, REG_RCR, rtlpci->receive_config);
Chaoming_Lif73b2792011-04-25 12:53:50 -0500981 rtl92c_phy_bb_config(hw);
Larry Finger0c817332010-12-08 11:12:31 -0600982 rtlphy->rf_mode = RF_OP_BY_SW_3WIRE;
983 rtl92c_phy_rf_config(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -0500984 if (IS_VENDOR_UMC_A_CUT(rtlhal->version) &&
985 !IS_92C_SERIAL(rtlhal->version)) {
986 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G1, MASKDWORD, 0x30255);
987 rtl_set_rfreg(hw, RF90_PATH_A, RF_RX_G2, MASKDWORD, 0x50a00);
988 } else if (IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version)) {
989 rtl_set_rfreg(hw, RF90_PATH_A, 0x0C, MASKDWORD, 0x894AE);
990 rtl_set_rfreg(hw, RF90_PATH_A, 0x0A, MASKDWORD, 0x1AF31);
991 rtl_set_rfreg(hw, RF90_PATH_A, RF_IPA, MASKDWORD, 0x8F425);
992 rtl_set_rfreg(hw, RF90_PATH_A, RF_SYN_G2, MASKDWORD, 0x4F200);
993 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK1, MASKDWORD, 0x44053);
994 rtl_set_rfreg(hw, RF90_PATH_A, RF_RCK2, MASKDWORD, 0x80201);
995 }
Larry Finger0c817332010-12-08 11:12:31 -0600996 rtlphy->rfreg_chnlval[0] = rtl_get_rfreg(hw, (enum radio_path)0,
997 RF_CHNLBW, RFREG_OFFSET_MASK);
998 rtlphy->rfreg_chnlval[1] = rtl_get_rfreg(hw, (enum radio_path)1,
999 RF_CHNLBW, RFREG_OFFSET_MASK);
1000 rtl_set_bbreg(hw, RFPGA0_RFMOD, BCCKEN, 0x1);
1001 rtl_set_bbreg(hw, RFPGA0_RFMOD, BOFDMEN, 0x1);
1002 rtl_set_bbreg(hw, RFPGA0_ANALOGPARAMETER2, BIT(10), 1);
1003 _rtl92ce_hw_configure(hw);
1004 rtl_cam_reset_all_entry(hw);
1005 rtl92ce_enable_hw_security_config(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001006
Larry Finger0c817332010-12-08 11:12:31 -06001007 ppsc->rfpwr_state = ERFON;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001008
Larry Finger0c817332010-12-08 11:12:31 -06001009 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_ETHER_ADDR, mac->mac_addr);
1010 _rtl92ce_enable_aspm_back_door(hw);
1011 rtlpriv->intf_ops->enable_aspm(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001012
1013 rtl8192ce_bt_hw_init(hw);
1014
Larry Finger0c817332010-12-08 11:12:31 -06001015 if (ppsc->rfpwr_state == ERFON) {
1016 rtl92c_phy_set_rfpath_switch(hw, 1);
Larry Finger0bd899e2012-10-25 13:46:30 -05001017 if (rtlphy->iqk_initialized) {
Larry Finger0c817332010-12-08 11:12:31 -06001018 rtl92c_phy_iq_calibrate(hw, true);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001019 } else {
Larry Finger0c817332010-12-08 11:12:31 -06001020 rtl92c_phy_iq_calibrate(hw, false);
Larry Finger0bd899e2012-10-25 13:46:30 -05001021 rtlphy->iqk_initialized = true;
Larry Finger0c817332010-12-08 11:12:31 -06001022 }
1023
1024 rtl92c_dm_check_txpower_tracking(hw);
1025 rtl92c_phy_lc_calibrate(hw);
1026 }
1027
1028 is92c = IS_92C_SERIAL(rtlhal->version);
1029 tmp_u1b = efuse_read_1byte(hw, 0x1FA);
1030 if (!(tmp_u1b & BIT(0))) {
1031 rtl_set_rfreg(hw, RF90_PATH_A, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -08001032 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path A\n");
Larry Finger0c817332010-12-08 11:12:31 -06001033 }
1034
1035 if (!(tmp_u1b & BIT(1)) && is92c) {
1036 rtl_set_rfreg(hw, RF90_PATH_B, 0x15, 0x0F, 0x05);
Joe Perchesf30d7502012-01-04 19:40:41 -08001037 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "PA BIAS path B\n");
Larry Finger0c817332010-12-08 11:12:31 -06001038 }
1039
1040 if (!(tmp_u1b & BIT(4))) {
1041 tmp_u1b = rtl_read_byte(rtlpriv, 0x16);
1042 tmp_u1b &= 0x0F;
1043 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x80);
1044 udelay(10);
1045 rtl_write_byte(rtlpriv, 0x16, tmp_u1b | 0x90);
Joe Perchesf30d7502012-01-04 19:40:41 -08001046 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "under 1.5V\n");
Larry Finger0c817332010-12-08 11:12:31 -06001047 }
1048 rtl92c_dm_init(hw);
Olivier Langloisf78bccd2014-02-01 01:11:09 -05001049exit:
1050 local_irq_restore(flags);
Larry Finger0c817332010-12-08 11:12:31 -06001051 rtlpci->being_init_adapter = false;
1052 return err;
1053}
1054
1055static enum version_8192c _rtl92ce_read_chip_version(struct ieee80211_hw *hw)
1056{
1057 struct rtl_priv *rtlpriv = rtl_priv(hw);
1058 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1059 enum version_8192c version = VERSION_UNKNOWN;
1060 u32 value32;
Joe Perches07839b12012-01-06 11:31:43 -08001061 const char *versionid;
Larry Finger0c817332010-12-08 11:12:31 -06001062
1063 value32 = rtl_read_dword(rtlpriv, REG_SYS_CFG);
1064 if (value32 & TRP_VAUX_EN) {
1065 version = (value32 & TYPE_ID) ? VERSION_A_CHIP_92C :
1066 VERSION_A_CHIP_88C;
1067 } else {
Larry Finger022e1d02012-09-11 11:11:13 -05001068 version = (enum version_8192c) (CHIP_VER_B |
1069 ((value32 & TYPE_ID) ? CHIP_92C_BITMASK : 0) |
1070 ((value32 & VENDOR_ID) ? CHIP_VENDOR_UMC : 0));
1071 if ((!IS_CHIP_VENDOR_UMC(version)) && (value32 &
1072 CHIP_VER_RTL_MASK)) {
1073 version = (enum version_8192c)(version |
1074 ((((value32 & CHIP_VER_RTL_MASK) == BIT(12))
1075 ? CHIP_VENDOR_UMC_B_CUT : CHIP_UNKNOWN) |
1076 CHIP_VENDOR_UMC));
1077 }
Larry Finger0bd899e2012-10-25 13:46:30 -05001078 if (IS_92C_SERIAL(version)) {
1079 value32 = rtl_read_dword(rtlpriv, REG_HPON_FSM);
1080 version = (enum version_8192c)(version |
1081 ((CHIP_BONDING_IDENTIFIER(value32)
1082 == CHIP_BONDING_92C_1T2R) ?
1083 RF_TYPE_1T2R : 0));
1084 }
Larry Finger0c817332010-12-08 11:12:31 -06001085 }
1086
1087 switch (version) {
1088 case VERSION_B_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001089 versionid = "B_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001090 break;
1091 case VERSION_B_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001092 versionid = "B_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001093 break;
1094 case VERSION_A_CHIP_92C:
Joe Perches07839b12012-01-06 11:31:43 -08001095 versionid = "A_CHIP_92C";
Larry Finger0c817332010-12-08 11:12:31 -06001096 break;
1097 case VERSION_A_CHIP_88C:
Joe Perches07839b12012-01-06 11:31:43 -08001098 versionid = "A_CHIP_88C";
Larry Finger0c817332010-12-08 11:12:31 -06001099 break;
Larry Finger0bd899e2012-10-25 13:46:30 -05001100 case VERSION_NORMAL_UMC_CHIP_92C_1T2R_A_CUT:
1101 versionid = "A_CUT_92C_1T2R";
1102 break;
1103 case VERSION_NORMAL_UMC_CHIP_92C_A_CUT:
1104 versionid = "A_CUT_92C";
1105 break;
1106 case VERSION_NORMAL_UMC_CHIP_88C_A_CUT:
1107 versionid = "A_CUT_88C";
1108 break;
1109 case VERSION_NORMAL_UMC_CHIP_92C_1T2R_B_CUT:
1110 versionid = "B_CUT_92C_1T2R";
1111 break;
1112 case VERSION_NORMAL_UMC_CHIP_92C_B_CUT:
1113 versionid = "B_CUT_92C";
1114 break;
1115 case VERSION_NORMAL_UMC_CHIP_88C_B_CUT:
1116 versionid = "B_CUT_88C";
1117 break;
Larry Finger0c817332010-12-08 11:12:31 -06001118 default:
Joe Perches07839b12012-01-06 11:31:43 -08001119 versionid = "Unknown. Bug?";
Larry Finger0c817332010-12-08 11:12:31 -06001120 break;
1121 }
1122
Larry Finger0bd899e2012-10-25 13:46:30 -05001123 RT_TRACE(rtlpriv, COMP_INIT, DBG_EMERG,
Joe Perches07839b12012-01-06 11:31:43 -08001124 "Chip Version ID: %s\n", versionid);
1125
Larry Finger0c817332010-12-08 11:12:31 -06001126 switch (version & 0x3) {
1127 case CHIP_88C:
1128 rtlphy->rf_type = RF_1T1R;
1129 break;
1130 case CHIP_92C:
1131 rtlphy->rf_type = RF_2T2R;
1132 break;
1133 case CHIP_92C_1T2R:
1134 rtlphy->rf_type = RF_1T2R;
1135 break;
1136 default:
1137 rtlphy->rf_type = RF_1T1R;
1138 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001139 "ERROR RF_Type is set!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001140 break;
1141 }
1142
Joe Perchesf30d7502012-01-04 19:40:41 -08001143 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Chip RF Type: %s\n",
1144 rtlphy->rf_type == RF_2T2R ? "RF_2T2R" : "RF_1T1R");
Larry Finger0c817332010-12-08 11:12:31 -06001145
1146 return version;
1147}
1148
1149static int _rtl92ce_set_media_status(struct ieee80211_hw *hw,
1150 enum nl80211_iftype type)
1151{
1152 struct rtl_priv *rtlpriv = rtl_priv(hw);
1153 u8 bt_msr = rtl_read_byte(rtlpriv, MSR);
1154 enum led_ctl_mode ledaction = LED_CTL_NO_LINK;
1155 bt_msr &= 0xfc;
1156
1157 if (type == NL80211_IFTYPE_UNSPECIFIED ||
1158 type == NL80211_IFTYPE_STATION) {
1159 _rtl92ce_stop_tx_beacon(hw);
1160 _rtl92ce_enable_bcn_sub_func(hw);
Larry Finger3a16b412013-03-24 22:06:40 -05001161 } else if (type == NL80211_IFTYPE_ADHOC || type == NL80211_IFTYPE_AP ||
1162 type == NL80211_IFTYPE_MESH_POINT) {
Larry Finger0c817332010-12-08 11:12:31 -06001163 _rtl92ce_resume_tx_beacon(hw);
1164 _rtl92ce_disable_bcn_sub_func(hw);
1165 } else {
1166 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001167 "Set HW_VAR_MEDIA_STATUS: No such media status(%x)\n",
1168 type);
Larry Finger0c817332010-12-08 11:12:31 -06001169 }
1170
1171 switch (type) {
1172 case NL80211_IFTYPE_UNSPECIFIED:
1173 bt_msr |= MSR_NOLINK;
1174 ledaction = LED_CTL_LINK;
1175 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001176 "Set Network type to NO LINK!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001177 break;
1178 case NL80211_IFTYPE_ADHOC:
1179 bt_msr |= MSR_ADHOC;
1180 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001181 "Set Network type to Ad Hoc!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001182 break;
1183 case NL80211_IFTYPE_STATION:
1184 bt_msr |= MSR_INFRA;
1185 ledaction = LED_CTL_LINK;
1186 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001187 "Set Network type to STA!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001188 break;
1189 case NL80211_IFTYPE_AP:
1190 bt_msr |= MSR_AP;
1191 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
Joe Perchesf30d7502012-01-04 19:40:41 -08001192 "Set Network type to AP!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001193 break;
Larry Finger3a16b412013-03-24 22:06:40 -05001194 case NL80211_IFTYPE_MESH_POINT:
1195 bt_msr |= MSR_ADHOC;
1196 RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
1197 "Set Network type to Mesh Point!\n");
1198 break;
Larry Finger0c817332010-12-08 11:12:31 -06001199 default:
1200 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001201 "Network type %d not supported!\n", type);
Larry Finger0c817332010-12-08 11:12:31 -06001202 return 1;
Larry Finger0c817332010-12-08 11:12:31 -06001203
1204 }
1205
1206 rtl_write_byte(rtlpriv, (MSR), bt_msr);
1207 rtlpriv->cfg->ops->led_control(hw, ledaction);
Rickard Strandqvist965ec742014-06-23 23:53:55 +02001208 if ((bt_msr & MSR_MASK) == MSR_AP)
Larry Finger0c817332010-12-08 11:12:31 -06001209 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x00);
1210 else
1211 rtl_write_byte(rtlpriv, REG_BCNTCFG + 1, 0x66);
1212 return 0;
1213}
1214
Chaoming_Lif73b2792011-04-25 12:53:50 -05001215void rtl92ce_set_check_bssid(struct ieee80211_hw *hw, bool check_bssid)
Larry Finger0c817332010-12-08 11:12:31 -06001216{
1217 struct rtl_priv *rtlpriv = rtl_priv(hw);
Peter Wue51048c2014-02-14 19:03:44 +01001218 u32 reg_rcr;
Larry Finger0c817332010-12-08 11:12:31 -06001219
Chaoming_Lif73b2792011-04-25 12:53:50 -05001220 if (rtlpriv->psc.rfpwr_state != ERFON)
1221 return;
Larry Finger0c817332010-12-08 11:12:31 -06001222
Peter Wue51048c2014-02-14 19:03:44 +01001223 rtlpriv->cfg->ops->get_hw_reg(hw, HW_VAR_RCR, (u8 *)(&reg_rcr));
1224
Mike McCormacke10542c2011-06-20 10:47:51 +09001225 if (check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001226 reg_rcr |= (RCR_CBSSID_DATA | RCR_CBSSID_BCN);
1227 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_RCR,
1228 (u8 *) (&reg_rcr));
1229 _rtl92ce_set_bcn_ctrl_reg(hw, 0, BIT(4));
Joe Perches23677ce2012-02-09 11:17:23 +00001230 } else if (!check_bssid) {
Larry Finger0c817332010-12-08 11:12:31 -06001231 reg_rcr &= (~(RCR_CBSSID_DATA | RCR_CBSSID_BCN));
1232 _rtl92ce_set_bcn_ctrl_reg(hw, BIT(4), 0);
1233 rtlpriv->cfg->ops->set_hw_reg(hw,
1234 HW_VAR_RCR, (u8 *) (&reg_rcr));
1235 }
Chaoming_Lif73b2792011-04-25 12:53:50 -05001236
Larry Finger0c817332010-12-08 11:12:31 -06001237}
1238
1239int rtl92ce_set_network_type(struct ieee80211_hw *hw, enum nl80211_iftype type)
1240{
Chaoming_Lif73b2792011-04-25 12:53:50 -05001241 struct rtl_priv *rtlpriv = rtl_priv(hw);
1242
Larry Finger0c817332010-12-08 11:12:31 -06001243 if (_rtl92ce_set_media_status(hw, type))
1244 return -EOPNOTSUPP;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001245
1246 if (rtlpriv->mac80211.link_state == MAC80211_LINKED) {
Larry Finger3a16b412013-03-24 22:06:40 -05001247 if (type != NL80211_IFTYPE_AP &&
1248 type != NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05001249 rtl92ce_set_check_bssid(hw, true);
1250 } else {
1251 rtl92ce_set_check_bssid(hw, false);
1252 }
1253
Larry Finger0c817332010-12-08 11:12:31 -06001254 return 0;
1255}
1256
Chaoming_Lif73b2792011-04-25 12:53:50 -05001257/* don't set REG_EDCA_BE_PARAM here because mac80211 will send pkt when scan */
Larry Finger0c817332010-12-08 11:12:31 -06001258void rtl92ce_set_qos(struct ieee80211_hw *hw, int aci)
1259{
1260 struct rtl_priv *rtlpriv = rtl_priv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001261 rtl92c_dm_init_edca_turbo(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001262 switch (aci) {
1263 case AC1_BK:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001264 rtl_write_dword(rtlpriv, REG_EDCA_BK_PARAM, 0xa44f);
Larry Finger0c817332010-12-08 11:12:31 -06001265 break;
1266 case AC0_BE:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001267 /* rtl_write_dword(rtlpriv, REG_EDCA_BE_PARAM, u4b_ac_param); */
Larry Finger0c817332010-12-08 11:12:31 -06001268 break;
1269 case AC2_VI:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001270 rtl_write_dword(rtlpriv, REG_EDCA_VI_PARAM, 0x5e4322);
Larry Finger0c817332010-12-08 11:12:31 -06001271 break;
1272 case AC3_VO:
Chaoming_Lif73b2792011-04-25 12:53:50 -05001273 rtl_write_dword(rtlpriv, REG_EDCA_VO_PARAM, 0x2f3222);
Larry Finger0c817332010-12-08 11:12:31 -06001274 break;
1275 default:
Joe Perches9d833ed2012-01-04 19:40:43 -08001276 RT_ASSERT(false, "invalid aci: %d !\n", aci);
Larry Finger0c817332010-12-08 11:12:31 -06001277 break;
1278 }
1279}
1280
1281void rtl92ce_enable_interrupt(struct ieee80211_hw *hw)
1282{
1283 struct rtl_priv *rtlpriv = rtl_priv(hw);
1284 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1285
1286 rtl_write_dword(rtlpriv, REG_HIMR, rtlpci->irq_mask[0] & 0xFFFFFFFF);
1287 rtl_write_dword(rtlpriv, REG_HIMRE, rtlpci->irq_mask[1] & 0xFFFFFFFF);
Larry Finger0c817332010-12-08 11:12:31 -06001288}
1289
1290void rtl92ce_disable_interrupt(struct ieee80211_hw *hw)
1291{
1292 struct rtl_priv *rtlpriv = rtl_priv(hw);
1293 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1294
1295 rtl_write_dword(rtlpriv, REG_HIMR, IMR8190_DISABLED);
1296 rtl_write_dword(rtlpriv, REG_HIMRE, IMR8190_DISABLED);
Mike McCormack2e691672011-05-31 08:48:23 +09001297 synchronize_irq(rtlpci->pdev->irq);
Larry Finger0c817332010-12-08 11:12:31 -06001298}
1299
1300static void _rtl92ce_poweroff_adapter(struct ieee80211_hw *hw)
1301{
1302 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001303 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -05001304 struct rtl_hal *rtlhal = rtl_hal(rtlpriv);
Larry Finger0c817332010-12-08 11:12:31 -06001305 u8 u1b_tmp;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001306 u32 u4b_tmp;
Larry Finger0c817332010-12-08 11:12:31 -06001307
1308 rtlpriv->intf_ops->enable_aspm(hw);
1309 rtl_write_byte(rtlpriv, REG_TXPAUSE, 0xFF);
1310 rtl_set_rfreg(hw, RF90_PATH_A, 0x00, RFREG_OFFSET_MASK, 0x00);
1311 rtl_write_byte(rtlpriv, REG_RF_CTRL, 0x00);
1312 rtl_write_byte(rtlpriv, REG_APSD_CTRL, 0x40);
1313 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE2);
1314 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN, 0xE0);
Larry Fingerb0302ab2012-01-30 09:54:49 -06001315 if (rtl_read_byte(rtlpriv, REG_MCUFWDL) & BIT(7))
Larry Finger0c817332010-12-08 11:12:31 -06001316 rtl92c_firmware_selfreset(hw);
1317 rtl_write_byte(rtlpriv, REG_SYS_FUNC_EN + 1, 0x51);
1318 rtl_write_byte(rtlpriv, REG_MCUFWDL, 0x00);
1319 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00000000);
1320 u1b_tmp = rtl_read_byte(rtlpriv, REG_GPIO_PIN_CTRL);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001321 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1322 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
1323 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8))) {
1324 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00F30000 |
1325 (u1b_tmp << 8));
1326 } else {
1327 rtl_write_dword(rtlpriv, REG_GPIO_PIN_CTRL, 0x00FF0000 |
1328 (u1b_tmp << 8));
1329 }
Larry Finger0c817332010-12-08 11:12:31 -06001330 rtl_write_word(rtlpriv, REG_GPIO_IO_SEL, 0x0790);
1331 rtl_write_word(rtlpriv, REG_LEDCFG0, 0x8080);
1332 rtl_write_byte(rtlpriv, REG_AFE_PLL_CTRL, 0x80);
Larry Finger0bd899e2012-10-25 13:46:30 -05001333 if (!IS_81xxC_VENDOR_UMC_B_CUT(rtlhal->version))
1334 rtl_write_byte(rtlpriv, REG_SPS0_CTRL, 0x23);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001335 if (rtlpcipriv->bt_coexist.bt_coexistence) {
1336 u4b_tmp = rtl_read_dword(rtlpriv, REG_AFE_XTAL_CTRL);
1337 u4b_tmp |= 0x03824800;
1338 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, u4b_tmp);
1339 } else {
1340 rtl_write_dword(rtlpriv, REG_AFE_XTAL_CTRL, 0x0e);
1341 }
1342
Larry Finger0c817332010-12-08 11:12:31 -06001343 rtl_write_byte(rtlpriv, REG_RSV_CTRL, 0x0e);
1344 rtl_write_byte(rtlpriv, REG_APS_FSMCO + 1, 0x10);
1345}
1346
1347void rtl92ce_card_disable(struct ieee80211_hw *hw)
1348{
1349 struct rtl_priv *rtlpriv = rtl_priv(hw);
1350 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
1351 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1352 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1353 enum nl80211_iftype opmode;
1354
1355 mac->link_state = MAC80211_NOLINK;
1356 opmode = NL80211_IFTYPE_UNSPECIFIED;
1357 _rtl92ce_set_media_status(hw, opmode);
1358 if (rtlpci->driver_is_goingto_unload ||
1359 ppsc->rfoff_reason > RF_CHANGE_BY_PS)
1360 rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
1361 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
1362 _rtl92ce_poweroff_adapter(hw);
Larry Finger0bd899e2012-10-25 13:46:30 -05001363
1364 /* after power off we should do iqk again */
1365 rtlpriv->phy.iqk_initialized = false;
Larry Finger0c817332010-12-08 11:12:31 -06001366}
1367
1368void rtl92ce_interrupt_recognized(struct ieee80211_hw *hw,
1369 u32 *p_inta, u32 *p_intb)
1370{
1371 struct rtl_priv *rtlpriv = rtl_priv(hw);
1372 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1373
1374 *p_inta = rtl_read_dword(rtlpriv, ISR) & rtlpci->irq_mask[0];
1375 rtl_write_dword(rtlpriv, ISR, *p_inta);
1376
1377 /*
1378 * *p_intb = rtl_read_dword(rtlpriv, REG_HISRE) & rtlpci->irq_mask[1];
1379 * rtl_write_dword(rtlpriv, ISR + 4, *p_intb);
1380 */
1381}
1382
1383void rtl92ce_set_beacon_related_registers(struct ieee80211_hw *hw)
1384{
1385
1386 struct rtl_priv *rtlpriv = rtl_priv(hw);
1387 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1388 u16 bcn_interval, atim_window;
1389
1390 bcn_interval = mac->beacon_interval;
1391 atim_window = 2; /*FIX MERGE */
1392 rtl92ce_disable_interrupt(hw);
1393 rtl_write_word(rtlpriv, REG_ATIMWND, atim_window);
1394 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1395 rtl_write_word(rtlpriv, REG_BCNTCFG, 0x660f);
1396 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_CCK, 0x18);
1397 rtl_write_byte(rtlpriv, REG_RXTSF_OFFSET_OFDM, 0x18);
1398 rtl_write_byte(rtlpriv, 0x606, 0x30);
1399 rtl92ce_enable_interrupt(hw);
1400}
1401
1402void rtl92ce_set_beacon_interval(struct ieee80211_hw *hw)
1403{
1404 struct rtl_priv *rtlpriv = rtl_priv(hw);
1405 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
1406 u16 bcn_interval = mac->beacon_interval;
1407
1408 RT_TRACE(rtlpriv, COMP_BEACON, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001409 "beacon_interval:%d\n", bcn_interval);
Larry Finger0c817332010-12-08 11:12:31 -06001410 rtl92ce_disable_interrupt(hw);
1411 rtl_write_word(rtlpriv, REG_BCN_INTERVAL, bcn_interval);
1412 rtl92ce_enable_interrupt(hw);
1413}
1414
1415void rtl92ce_update_interrupt_mask(struct ieee80211_hw *hw,
1416 u32 add_msr, u32 rm_msr)
1417{
1418 struct rtl_priv *rtlpriv = rtl_priv(hw);
1419 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
1420
Joe Perchesf30d7502012-01-04 19:40:41 -08001421 RT_TRACE(rtlpriv, COMP_INTR, DBG_LOUD, "add_msr:%x, rm_msr:%x\n",
1422 add_msr, rm_msr);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001423
Larry Finger0c817332010-12-08 11:12:31 -06001424 if (add_msr)
1425 rtlpci->irq_mask[0] |= add_msr;
1426 if (rm_msr)
1427 rtlpci->irq_mask[0] &= (~rm_msr);
1428 rtl92ce_disable_interrupt(hw);
1429 rtl92ce_enable_interrupt(hw);
1430}
1431
Larry Finger0c817332010-12-08 11:12:31 -06001432static void _rtl92ce_read_txpower_info_from_hwpg(struct ieee80211_hw *hw,
1433 bool autoload_fail,
1434 u8 *hwinfo)
1435{
1436 struct rtl_priv *rtlpriv = rtl_priv(hw);
1437 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1438 u8 rf_path, index, tempval;
1439 u16 i;
1440
1441 for (rf_path = 0; rf_path < 2; rf_path++) {
1442 for (i = 0; i < 3; i++) {
1443 if (!autoload_fail) {
1444 rtlefuse->
1445 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1446 hwinfo[EEPROM_TXPOWERCCK + rf_path * 3 + i];
1447 rtlefuse->
1448 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1449 hwinfo[EEPROM_TXPOWERHT40_1S + rf_path * 3 +
1450 i];
1451 } else {
1452 rtlefuse->
1453 eeprom_chnlarea_txpwr_cck[rf_path][i] =
1454 EEPROM_DEFAULT_TXPOWERLEVEL;
1455 rtlefuse->
1456 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i] =
1457 EEPROM_DEFAULT_TXPOWERLEVEL;
1458 }
1459 }
1460 }
1461
1462 for (i = 0; i < 3; i++) {
1463 if (!autoload_fail)
1464 tempval = hwinfo[EEPROM_TXPOWERHT40_2SDIFF + i];
1465 else
1466 tempval = EEPROM_DEFAULT_HT40_2SDIFF;
Larry Fingerda17fcf2012-10-25 13:46:31 -05001467 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_A][i] =
Larry Finger0c817332010-12-08 11:12:31 -06001468 (tempval & 0xf);
Larry Fingerda17fcf2012-10-25 13:46:31 -05001469 rtlefuse->eprom_chnl_txpwr_ht40_2sdf[RF90_PATH_B][i] =
Larry Finger0c817332010-12-08 11:12:31 -06001470 ((tempval & 0xf0) >> 4);
1471 }
1472
1473 for (rf_path = 0; rf_path < 2; rf_path++)
1474 for (i = 0; i < 3; i++)
1475 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001476 "RF(%d) EEPROM CCK Area(%d) = 0x%x\n",
1477 rf_path, i,
1478 rtlefuse->
1479 eeprom_chnlarea_txpwr_cck[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001480 for (rf_path = 0; rf_path < 2; rf_path++)
1481 for (i = 0; i < 3; i++)
1482 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001483 "RF(%d) EEPROM HT40 1S Area(%d) = 0x%x\n",
1484 rf_path, i,
1485 rtlefuse->
1486 eeprom_chnlarea_txpwr_ht40_1s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001487 for (rf_path = 0; rf_path < 2; rf_path++)
1488 for (i = 0; i < 3; i++)
1489 RTPRINT(rtlpriv, FINIT, INIT_EEPROM,
Joe Perches4c488692012-01-04 19:40:42 -08001490 "RF(%d) EEPROM HT40 2S Diff Area(%d) = 0x%x\n",
1491 rf_path, i,
1492 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001493 eprom_chnl_txpwr_ht40_2sdf[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001494
1495 for (rf_path = 0; rf_path < 2; rf_path++) {
1496 for (i = 0; i < 14; i++) {
1497 index = _rtl92c_get_chnl_group((u8) i);
1498
1499 rtlefuse->txpwrlevel_cck[rf_path][i] =
1500 rtlefuse->eeprom_chnlarea_txpwr_cck[rf_path][index];
1501 rtlefuse->txpwrlevel_ht40_1s[rf_path][i] =
1502 rtlefuse->
1503 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index];
1504
1505 if ((rtlefuse->
1506 eeprom_chnlarea_txpwr_ht40_1s[rf_path][index] -
1507 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001508 eprom_chnl_txpwr_ht40_2sdf[rf_path][index])
Larry Finger0c817332010-12-08 11:12:31 -06001509 > 0) {
1510 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] =
1511 rtlefuse->
1512 eeprom_chnlarea_txpwr_ht40_1s[rf_path]
1513 [index] -
1514 rtlefuse->
Larry Fingerda17fcf2012-10-25 13:46:31 -05001515 eprom_chnl_txpwr_ht40_2sdf[rf_path]
Larry Finger0c817332010-12-08 11:12:31 -06001516 [index];
1517 } else {
1518 rtlefuse->txpwrlevel_ht40_2s[rf_path][i] = 0;
1519 }
1520 }
1521
1522 for (i = 0; i < 14; i++) {
Larry Fingere6deaf82013-03-24 22:06:55 -05001523 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001524 "RF(%d)-Ch(%d) [CCK / HT40_1S / HT40_2S] = [0x%x / 0x%x / 0x%x]\n",
1525 rf_path, i,
1526 rtlefuse->txpwrlevel_cck[rf_path][i],
1527 rtlefuse->txpwrlevel_ht40_1s[rf_path][i],
1528 rtlefuse->txpwrlevel_ht40_2s[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001529 }
1530 }
1531
1532 for (i = 0; i < 3; i++) {
1533 if (!autoload_fail) {
1534 rtlefuse->eeprom_pwrlimit_ht40[i] =
1535 hwinfo[EEPROM_TXPWR_GROUP + i];
1536 rtlefuse->eeprom_pwrlimit_ht20[i] =
1537 hwinfo[EEPROM_TXPWR_GROUP + 3 + i];
1538 } else {
1539 rtlefuse->eeprom_pwrlimit_ht40[i] = 0;
1540 rtlefuse->eeprom_pwrlimit_ht20[i] = 0;
1541 }
1542 }
1543
1544 for (rf_path = 0; rf_path < 2; rf_path++) {
1545 for (i = 0; i < 14; i++) {
1546 index = _rtl92c_get_chnl_group((u8) i);
1547
1548 if (rf_path == RF90_PATH_A) {
1549 rtlefuse->pwrgroup_ht20[rf_path][i] =
1550 (rtlefuse->eeprom_pwrlimit_ht20[index]
1551 & 0xf);
1552 rtlefuse->pwrgroup_ht40[rf_path][i] =
1553 (rtlefuse->eeprom_pwrlimit_ht40[index]
1554 & 0xf);
1555 } else if (rf_path == RF90_PATH_B) {
1556 rtlefuse->pwrgroup_ht20[rf_path][i] =
1557 ((rtlefuse->eeprom_pwrlimit_ht20[index]
1558 & 0xf0) >> 4);
1559 rtlefuse->pwrgroup_ht40[rf_path][i] =
1560 ((rtlefuse->eeprom_pwrlimit_ht40[index]
1561 & 0xf0) >> 4);
1562 }
1563
Larry Fingere6deaf82013-03-24 22:06:55 -05001564 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001565 "RF-%d pwrgroup_ht20[%d] = 0x%x\n",
1566 rf_path, i,
1567 rtlefuse->pwrgroup_ht20[rf_path][i]);
Larry Fingere6deaf82013-03-24 22:06:55 -05001568 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001569 "RF-%d pwrgroup_ht40[%d] = 0x%x\n",
1570 rf_path, i,
1571 rtlefuse->pwrgroup_ht40[rf_path][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001572 }
1573 }
1574
1575 for (i = 0; i < 14; i++) {
1576 index = _rtl92c_get_chnl_group((u8) i);
1577
1578 if (!autoload_fail)
1579 tempval = hwinfo[EEPROM_TXPOWERHT20DIFF + index];
1580 else
1581 tempval = EEPROM_DEFAULT_HT20_DIFF;
1582
1583 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] = (tempval & 0xF);
1584 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] =
1585 ((tempval >> 4) & 0xF);
1586
1587 if (rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] & BIT(3))
1588 rtlefuse->txpwr_ht20diff[RF90_PATH_A][i] |= 0xF0;
1589
1590 if (rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] & BIT(3))
1591 rtlefuse->txpwr_ht20diff[RF90_PATH_B][i] |= 0xF0;
1592
1593 index = _rtl92c_get_chnl_group((u8) i);
1594
1595 if (!autoload_fail)
1596 tempval = hwinfo[EEPROM_TXPOWER_OFDMDIFF + index];
1597 else
1598 tempval = EEPROM_DEFAULT_LEGACYHTTXPOWERDIFF;
1599
1600 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i] = (tempval & 0xF);
1601 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i] =
1602 ((tempval >> 4) & 0xF);
1603 }
1604
1605 rtlefuse->legacy_ht_txpowerdiff =
1606 rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][7];
1607
1608 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001609 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001610 "RF-A Ht20 to HT40 Diff[%d] = 0x%x\n",
1611 i, rtlefuse->txpwr_ht20diff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001612 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001613 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001614 "RF-A Legacy to Ht40 Diff[%d] = 0x%x\n",
1615 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_A][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001616 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001617 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001618 "RF-B Ht20 to HT40 Diff[%d] = 0x%x\n",
1619 i, rtlefuse->txpwr_ht20diff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001620 for (i = 0; i < 14; i++)
Larry Fingere6deaf82013-03-24 22:06:55 -05001621 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001622 "RF-B Legacy to HT40 Diff[%d] = 0x%x\n",
1623 i, rtlefuse->txpwr_legacyhtdiff[RF90_PATH_B][i]);
Larry Finger0c817332010-12-08 11:12:31 -06001624
1625 if (!autoload_fail)
1626 rtlefuse->eeprom_regulatory = (hwinfo[RF_OPTION1] & 0x7);
1627 else
1628 rtlefuse->eeprom_regulatory = 0;
Larry Fingere6deaf82013-03-24 22:06:55 -05001629 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001630 "eeprom_regulatory = 0x%x\n", rtlefuse->eeprom_regulatory);
Larry Finger0c817332010-12-08 11:12:31 -06001631
1632 if (!autoload_fail) {
1633 rtlefuse->eeprom_tssi[RF90_PATH_A] = hwinfo[EEPROM_TSSI_A];
1634 rtlefuse->eeprom_tssi[RF90_PATH_B] = hwinfo[EEPROM_TSSI_B];
1635 } else {
1636 rtlefuse->eeprom_tssi[RF90_PATH_A] = EEPROM_DEFAULT_TSSI;
1637 rtlefuse->eeprom_tssi[RF90_PATH_B] = EEPROM_DEFAULT_TSSI;
1638 }
Larry Fingere6deaf82013-03-24 22:06:55 -05001639 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER, "TSSI_A = 0x%x, TSSI_B = 0x%x\n",
Joe Perches4c488692012-01-04 19:40:42 -08001640 rtlefuse->eeprom_tssi[RF90_PATH_A],
1641 rtlefuse->eeprom_tssi[RF90_PATH_B]);
Larry Finger0c817332010-12-08 11:12:31 -06001642
1643 if (!autoload_fail)
1644 tempval = hwinfo[EEPROM_THERMAL_METER];
1645 else
1646 tempval = EEPROM_DEFAULT_THERMALMETER;
1647 rtlefuse->eeprom_thermalmeter = (tempval & 0x1f);
1648
1649 if (rtlefuse->eeprom_thermalmeter == 0x1f || autoload_fail)
Larry Finger7ea47242011-02-19 16:28:57 -06001650 rtlefuse->apk_thermalmeterignore = true;
Larry Finger0c817332010-12-08 11:12:31 -06001651
1652 rtlefuse->thermalmeter[0] = rtlefuse->eeprom_thermalmeter;
Larry Fingere6deaf82013-03-24 22:06:55 -05001653 RTPRINT(rtlpriv, FINIT, INIT_TXPOWER,
Joe Perches4c488692012-01-04 19:40:42 -08001654 "thermalmeter = 0x%x\n", rtlefuse->eeprom_thermalmeter);
Larry Finger0c817332010-12-08 11:12:31 -06001655}
1656
1657static void _rtl92ce_read_adapter_info(struct ieee80211_hw *hw)
1658{
1659 struct rtl_priv *rtlpriv = rtl_priv(hw);
1660 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1661 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1662 u16 i, usvalue;
1663 u8 hwinfo[HWSET_MAX_SIZE];
1664 u16 eeprom_id;
1665
1666 if (rtlefuse->epromtype == EEPROM_BOOT_EFUSE) {
1667 rtl_efuse_shadow_map_update(hw);
1668
1669 memcpy((void *)hwinfo,
1670 (void *)&rtlefuse->efuse_map[EFUSE_INIT_MAP][0],
1671 HWSET_MAX_SIZE);
1672 } else if (rtlefuse->epromtype == EEPROM_93C46) {
1673 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001674 "RTL819X Not boot from eeprom, check it !!");
Larry Finger0c817332010-12-08 11:12:31 -06001675 }
1676
Joe Perchesaf086872012-01-04 19:40:40 -08001677 RT_PRINT_DATA(rtlpriv, COMP_INIT, DBG_DMESG, "MAP",
Larry Finger0c817332010-12-08 11:12:31 -06001678 hwinfo, HWSET_MAX_SIZE);
1679
1680 eeprom_id = *((u16 *)&hwinfo[0]);
1681 if (eeprom_id != RTL8190_EEPROM_ID) {
1682 RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
Joe Perchesf30d7502012-01-04 19:40:41 -08001683 "EEPROM ID(%#x) is invalid!!\n", eeprom_id);
Larry Finger0c817332010-12-08 11:12:31 -06001684 rtlefuse->autoload_failflag = true;
1685 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001686 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001687 rtlefuse->autoload_failflag = false;
1688 }
1689
Mike McCormacke10542c2011-06-20 10:47:51 +09001690 if (rtlefuse->autoload_failflag)
Larry Finger0c817332010-12-08 11:12:31 -06001691 return;
1692
Larry Finger3a16b412013-03-24 22:06:40 -05001693 rtlefuse->eeprom_vid = *(u16 *)&hwinfo[EEPROM_VID];
1694 rtlefuse->eeprom_did = *(u16 *)&hwinfo[EEPROM_DID];
1695 rtlefuse->eeprom_svid = *(u16 *)&hwinfo[EEPROM_SVID];
1696 rtlefuse->eeprom_smid = *(u16 *)&hwinfo[EEPROM_SMID];
1697 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1698 "EEPROMId = 0x%4x\n", eeprom_id);
1699 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1700 "EEPROM VID = 0x%4x\n", rtlefuse->eeprom_vid);
1701 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1702 "EEPROM DID = 0x%4x\n", rtlefuse->eeprom_did);
1703 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1704 "EEPROM SVID = 0x%4x\n", rtlefuse->eeprom_svid);
1705 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
1706 "EEPROM SMID = 0x%4x\n", rtlefuse->eeprom_smid);
1707
Larry Finger0c817332010-12-08 11:12:31 -06001708 for (i = 0; i < 6; i += 2) {
1709 usvalue = *(u16 *)&hwinfo[EEPROM_MAC_ADDR + i];
1710 *((u16 *) (&rtlefuse->dev_addr[i])) = usvalue;
1711 }
1712
Joe Perchesf30d7502012-01-04 19:40:41 -08001713 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "%pM\n", rtlefuse->dev_addr);
Larry Finger0c817332010-12-08 11:12:31 -06001714
1715 _rtl92ce_read_txpower_info_from_hwpg(hw,
1716 rtlefuse->autoload_failflag,
1717 hwinfo);
1718
Chaoming_Lif73b2792011-04-25 12:53:50 -05001719 rtl8192ce_read_bt_coexist_info_from_hwpg(hw,
1720 rtlefuse->autoload_failflag,
1721 hwinfo);
1722
Joe Perches2c208892012-06-04 12:44:17 +00001723 rtlefuse->eeprom_channelplan = *&hwinfo[EEPROM_CHANNELPLAN];
Larry Finger0c817332010-12-08 11:12:31 -06001724 rtlefuse->eeprom_version = *(u16 *)&hwinfo[EEPROM_VERSION];
Larry Finger7ea47242011-02-19 16:28:57 -06001725 rtlefuse->txpwr_fromeprom = true;
Joe Perches2c208892012-06-04 12:44:17 +00001726 rtlefuse->eeprom_oemid = *&hwinfo[EEPROM_CUSTOMER_ID];
Larry Finger0c817332010-12-08 11:12:31 -06001727
1728 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08001729 "EEPROM Customer ID: 0x%2x\n", rtlefuse->eeprom_oemid);
Larry Finger0c817332010-12-08 11:12:31 -06001730
Chaoming_Lif73b2792011-04-25 12:53:50 -05001731 /* set channel paln to world wide 13 */
1732 rtlefuse->channel_plan = COUNTRY_CODE_WORLD_WIDE_13;
1733
Larry Finger0c817332010-12-08 11:12:31 -06001734 if (rtlhal->oem_id == RT_CID_DEFAULT) {
1735 switch (rtlefuse->eeprom_oemid) {
1736 case EEPROM_CID_DEFAULT:
1737 if (rtlefuse->eeprom_did == 0x8176) {
1738 if ((rtlefuse->eeprom_svid == 0x103C &&
1739 rtlefuse->eeprom_smid == 0x1629))
Larry Finger2cddad32014-02-28 15:16:46 -06001740 rtlhal->oem_id = RT_CID_819X_HP;
Larry Finger0c817332010-12-08 11:12:31 -06001741 else
1742 rtlhal->oem_id = RT_CID_DEFAULT;
1743 } else {
1744 rtlhal->oem_id = RT_CID_DEFAULT;
1745 }
1746 break;
1747 case EEPROM_CID_TOSHIBA:
1748 rtlhal->oem_id = RT_CID_TOSHIBA;
1749 break;
1750 case EEPROM_CID_QMI:
Larry Finger2cddad32014-02-28 15:16:46 -06001751 rtlhal->oem_id = RT_CID_819X_QMI;
Larry Finger0c817332010-12-08 11:12:31 -06001752 break;
1753 case EEPROM_CID_WHQL:
1754 default:
1755 rtlhal->oem_id = RT_CID_DEFAULT;
1756 break;
1757
1758 }
1759 }
1760
1761}
1762
1763static void _rtl92ce_hal_customized_behavior(struct ieee80211_hw *hw)
1764{
1765 struct rtl_priv *rtlpriv = rtl_priv(hw);
1766 struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
1767 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1768
1769 switch (rtlhal->oem_id) {
Larry Finger2cddad32014-02-28 15:16:46 -06001770 case RT_CID_819X_HP:
Larry Finger7ea47242011-02-19 16:28:57 -06001771 pcipriv->ledctl.led_opendrain = true;
Larry Finger0c817332010-12-08 11:12:31 -06001772 break;
Larry Finger2cddad32014-02-28 15:16:46 -06001773 case RT_CID_819X_LENOVO:
Larry Finger0c817332010-12-08 11:12:31 -06001774 case RT_CID_DEFAULT:
1775 case RT_CID_TOSHIBA:
1776 case RT_CID_CCX:
Larry Finger2cddad32014-02-28 15:16:46 -06001777 case RT_CID_819X_ACER:
Larry Finger0c817332010-12-08 11:12:31 -06001778 case RT_CID_WHQL:
1779 default:
1780 break;
1781 }
1782 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08001783 "RT Customized ID: 0x%02X\n", rtlhal->oem_id);
Larry Finger0c817332010-12-08 11:12:31 -06001784}
1785
1786void rtl92ce_read_eeprom_info(struct ieee80211_hw *hw)
1787{
1788 struct rtl_priv *rtlpriv = rtl_priv(hw);
1789 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
1790 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1791 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1792 u8 tmp_u1b;
1793
1794 rtlhal->version = _rtl92ce_read_chip_version(hw);
1795 if (get_rf_type(rtlphy) == RF_1T1R)
Larry Finger7ea47242011-02-19 16:28:57 -06001796 rtlpriv->dm.rfpath_rxenable[0] = true;
Larry Finger0c817332010-12-08 11:12:31 -06001797 else
Larry Finger7ea47242011-02-19 16:28:57 -06001798 rtlpriv->dm.rfpath_rxenable[0] =
1799 rtlpriv->dm.rfpath_rxenable[1] = true;
Joe Perchesf30d7502012-01-04 19:40:41 -08001800 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "VersionID = 0x%4x\n",
1801 rtlhal->version);
Larry Finger0c817332010-12-08 11:12:31 -06001802 tmp_u1b = rtl_read_byte(rtlpriv, REG_9346CR);
1803 if (tmp_u1b & BIT(4)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001804 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EEPROM\n");
Larry Finger0c817332010-12-08 11:12:31 -06001805 rtlefuse->epromtype = EEPROM_93C46;
1806 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001807 RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "Boot from EFUSE\n");
Larry Finger0c817332010-12-08 11:12:31 -06001808 rtlefuse->epromtype = EEPROM_BOOT_EFUSE;
1809 }
1810 if (tmp_u1b & BIT(5)) {
Joe Perchesf30d7502012-01-04 19:40:41 -08001811 RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "Autoload OK\n");
Larry Finger0c817332010-12-08 11:12:31 -06001812 rtlefuse->autoload_failflag = false;
1813 _rtl92ce_read_adapter_info(hw);
1814 } else {
Joe Perchesf30d7502012-01-04 19:40:41 -08001815 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Autoload ERR!!\n");
Larry Finger0c817332010-12-08 11:12:31 -06001816 }
Larry Finger0c817332010-12-08 11:12:31 -06001817 _rtl92ce_hal_customized_behavior(hw);
1818}
1819
Chaoming_Lif73b2792011-04-25 12:53:50 -05001820static void rtl92ce_update_hal_rate_table(struct ieee80211_hw *hw,
1821 struct ieee80211_sta *sta)
Larry Finger0c817332010-12-08 11:12:31 -06001822{
1823 struct rtl_priv *rtlpriv = rtl_priv(hw);
Chaoming_Lif73b2792011-04-25 12:53:50 -05001824 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Finger0c817332010-12-08 11:12:31 -06001825 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1826 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001827 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1828 u32 ratr_value;
Larry Finger0c817332010-12-08 11:12:31 -06001829 u8 ratr_index = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001830 u8 nmode = mac->ht_enable;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001831 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001832 u16 shortgi_rate;
1833 u32 tmp_ratr_value;
Larry Finger7ea47242011-02-19 16:28:57 -06001834 u8 curtxbw_40mhz = mac->bw_40;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001835 u8 curshortgi_40mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
1836 1 : 0;
1837 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1838 1 : 0;
Larry Finger0c817332010-12-08 11:12:31 -06001839 enum wireless_mode wirelessmode = mac->mode;
1840
Chaoming_Lif73b2792011-04-25 12:53:50 -05001841 if (rtlhal->current_bandtype == BAND_ON_5G)
1842 ratr_value = sta->supp_rates[1] << 4;
1843 else
1844 ratr_value = sta->supp_rates[0];
Larry Finger3a16b412013-03-24 22:06:40 -05001845 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1846 ratr_value = 0xfff;
1847
Chaoming_Lif73b2792011-04-25 12:53:50 -05001848 ratr_value |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1849 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001850 switch (wirelessmode) {
1851 case WIRELESS_MODE_B:
1852 if (ratr_value & 0x0000000c)
1853 ratr_value &= 0x0000000d;
1854 else
1855 ratr_value &= 0x0000000f;
1856 break;
1857 case WIRELESS_MODE_G:
1858 ratr_value &= 0x00000FF5;
1859 break;
1860 case WIRELESS_MODE_N_24G:
1861 case WIRELESS_MODE_N_5G:
Larry Finger7ea47242011-02-19 16:28:57 -06001862 nmode = 1;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001863 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001864 ratr_value &= 0x0007F005;
1865 } else {
1866 u32 ratr_mask;
1867
1868 if (get_rf_type(rtlphy) == RF_1T2R ||
1869 get_rf_type(rtlphy) == RF_1T1R)
1870 ratr_mask = 0x000ff005;
1871 else
1872 ratr_mask = 0x0f0ff005;
1873
1874 ratr_value &= ratr_mask;
1875 }
1876 break;
1877 default:
1878 if (rtlphy->rf_type == RF_1T2R)
1879 ratr_value &= 0x000ff0ff;
1880 else
1881 ratr_value &= 0x0f0ff0ff;
1882
1883 break;
1884 }
1885
Chaoming_Lif73b2792011-04-25 12:53:50 -05001886 if ((rtlpcipriv->bt_coexist.bt_coexistence) &&
1887 (rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) &&
1888 (rtlpcipriv->bt_coexist.bt_cur_state) &&
1889 (rtlpcipriv->bt_coexist.bt_ant_isolation) &&
1890 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ||
1891 (rtlpcipriv->bt_coexist.bt_service == BT_BUSY)))
1892 ratr_value &= 0x0fffcfc0;
1893 else
1894 ratr_value &= 0x0FFFFFFF;
Larry Finger0c817332010-12-08 11:12:31 -06001895
Chaoming_Lif73b2792011-04-25 12:53:50 -05001896 if (nmode && ((curtxbw_40mhz &&
1897 curshortgi_40mhz) || (!curtxbw_40mhz &&
1898 curshortgi_20mhz))) {
Larry Finger0c817332010-12-08 11:12:31 -06001899
1900 ratr_value |= 0x10000000;
1901 tmp_ratr_value = (ratr_value >> 12);
1902
1903 for (shortgi_rate = 15; shortgi_rate > 0; shortgi_rate--) {
1904 if ((1 << shortgi_rate) & tmp_ratr_value)
1905 break;
1906 }
1907
1908 shortgi_rate = (shortgi_rate << 12) | (shortgi_rate << 8) |
1909 (shortgi_rate << 4) | (shortgi_rate);
1910 }
1911
1912 rtl_write_dword(rtlpriv, REG_ARFR0 + ratr_index * 4, ratr_value);
1913
Joe Perchesf30d7502012-01-04 19:40:41 -08001914 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG, "%x\n",
1915 rtl_read_dword(rtlpriv, REG_ARFR0));
Larry Finger0c817332010-12-08 11:12:31 -06001916}
1917
Chaoming_Lif73b2792011-04-25 12:53:50 -05001918static void rtl92ce_update_hal_rate_mask(struct ieee80211_hw *hw,
1919 struct ieee80211_sta *sta, u8 rssi_level)
Larry Finger0c817332010-12-08 11:12:31 -06001920{
1921 struct rtl_priv *rtlpriv = rtl_priv(hw);
1922 struct rtl_phy *rtlphy = &(rtlpriv->phy);
1923 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
Chaoming_Lif73b2792011-04-25 12:53:50 -05001924 struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
1925 struct rtl_sta_info *sta_entry = NULL;
1926 u32 ratr_bitmap;
Larry Finger0c817332010-12-08 11:12:31 -06001927 u8 ratr_index;
Johannes Berge1a0c6b2013-02-07 11:47:44 +01001928 u8 curtxbw_40mhz = (sta->bandwidth >= IEEE80211_STA_RX_BW_40) ? 1 : 0;
1929 u8 curshortgi_40mhz = curtxbw_40mhz &&
1930 (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_40) ?
Chaoming_Lif73b2792011-04-25 12:53:50 -05001931 1 : 0;
1932 u8 curshortgi_20mhz = (sta->ht_cap.cap & IEEE80211_HT_CAP_SGI_20) ?
1933 1 : 0;
1934 enum wireless_mode wirelessmode = 0;
Larry Finger7ea47242011-02-19 16:28:57 -06001935 bool shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06001936 u8 rate_mask[5];
1937 u8 macid = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001938 u8 mimo_ps = IEEE80211_SMPS_OFF;
Larry Finger0c817332010-12-08 11:12:31 -06001939
Chaoming_Lif73b2792011-04-25 12:53:50 -05001940 sta_entry = (struct rtl_sta_info *) sta->drv_priv;
1941 wirelessmode = sta_entry->wireless_mode;
Larry Finger3a16b412013-03-24 22:06:40 -05001942 if (mac->opmode == NL80211_IFTYPE_STATION ||
1943 mac->opmode == NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05001944 curtxbw_40mhz = mac->bw_40;
1945 else if (mac->opmode == NL80211_IFTYPE_AP ||
1946 mac->opmode == NL80211_IFTYPE_ADHOC)
1947 macid = sta->aid + 1;
1948
1949 if (rtlhal->current_bandtype == BAND_ON_5G)
1950 ratr_bitmap = sta->supp_rates[1] << 4;
1951 else
1952 ratr_bitmap = sta->supp_rates[0];
Larry Finger3a16b412013-03-24 22:06:40 -05001953 if (mac->opmode == NL80211_IFTYPE_ADHOC)
1954 ratr_bitmap = 0xfff;
Chaoming_Lif73b2792011-04-25 12:53:50 -05001955 ratr_bitmap |= (sta->ht_cap.mcs.rx_mask[1] << 20 |
1956 sta->ht_cap.mcs.rx_mask[0] << 12);
Larry Finger0c817332010-12-08 11:12:31 -06001957 switch (wirelessmode) {
1958 case WIRELESS_MODE_B:
1959 ratr_index = RATR_INX_WIRELESS_B;
1960 if (ratr_bitmap & 0x0000000c)
1961 ratr_bitmap &= 0x0000000d;
1962 else
1963 ratr_bitmap &= 0x0000000f;
1964 break;
1965 case WIRELESS_MODE_G:
1966 ratr_index = RATR_INX_WIRELESS_GB;
1967
1968 if (rssi_level == 1)
1969 ratr_bitmap &= 0x00000f00;
1970 else if (rssi_level == 2)
1971 ratr_bitmap &= 0x00000ff0;
1972 else
1973 ratr_bitmap &= 0x00000ff5;
1974 break;
1975 case WIRELESS_MODE_A:
1976 ratr_index = RATR_INX_WIRELESS_A;
1977 ratr_bitmap &= 0x00000ff0;
1978 break;
1979 case WIRELESS_MODE_N_24G:
1980 case WIRELESS_MODE_N_5G:
1981 ratr_index = RATR_INX_WIRELESS_NGB;
1982
Chaoming_Lif73b2792011-04-25 12:53:50 -05001983 if (mimo_ps == IEEE80211_SMPS_STATIC) {
Larry Finger0c817332010-12-08 11:12:31 -06001984 if (rssi_level == 1)
1985 ratr_bitmap &= 0x00070000;
1986 else if (rssi_level == 2)
1987 ratr_bitmap &= 0x0007f000;
1988 else
1989 ratr_bitmap &= 0x0007f005;
1990 } else {
1991 if (rtlphy->rf_type == RF_1T2R ||
1992 rtlphy->rf_type == RF_1T1R) {
Larry Finger7ea47242011-02-19 16:28:57 -06001993 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06001994 if (rssi_level == 1)
1995 ratr_bitmap &= 0x000f0000;
1996 else if (rssi_level == 2)
1997 ratr_bitmap &= 0x000ff000;
1998 else
1999 ratr_bitmap &= 0x000ff015;
2000 } else {
2001 if (rssi_level == 1)
2002 ratr_bitmap &= 0x000f0000;
2003 else if (rssi_level == 2)
2004 ratr_bitmap &= 0x000ff000;
2005 else
2006 ratr_bitmap &= 0x000ff005;
2007 }
2008 } else {
Larry Finger7ea47242011-02-19 16:28:57 -06002009 if (curtxbw_40mhz) {
Larry Finger0c817332010-12-08 11:12:31 -06002010 if (rssi_level == 1)
2011 ratr_bitmap &= 0x0f0f0000;
2012 else if (rssi_level == 2)
2013 ratr_bitmap &= 0x0f0ff000;
2014 else
2015 ratr_bitmap &= 0x0f0ff015;
2016 } else {
2017 if (rssi_level == 1)
2018 ratr_bitmap &= 0x0f0f0000;
2019 else if (rssi_level == 2)
2020 ratr_bitmap &= 0x0f0ff000;
2021 else
2022 ratr_bitmap &= 0x0f0ff005;
2023 }
2024 }
2025 }
2026
Larry Finger7ea47242011-02-19 16:28:57 -06002027 if ((curtxbw_40mhz && curshortgi_40mhz) ||
2028 (!curtxbw_40mhz && curshortgi_20mhz)) {
Larry Finger0c817332010-12-08 11:12:31 -06002029
2030 if (macid == 0)
Larry Finger7ea47242011-02-19 16:28:57 -06002031 shortgi = true;
Larry Finger0c817332010-12-08 11:12:31 -06002032 else if (macid == 1)
Larry Finger7ea47242011-02-19 16:28:57 -06002033 shortgi = false;
Larry Finger0c817332010-12-08 11:12:31 -06002034 }
2035 break;
2036 default:
2037 ratr_index = RATR_INX_WIRELESS_NGB;
2038
2039 if (rtlphy->rf_type == RF_1T2R)
2040 ratr_bitmap &= 0x000ff0ff;
2041 else
2042 ratr_bitmap &= 0x0f0ff0ff;
2043 break;
2044 }
Larry Finger0bd899e2012-10-25 13:46:30 -05002045 sta_entry->ratr_index = ratr_index;
2046
Larry Finger0c817332010-12-08 11:12:31 -06002047 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002048 "ratr_bitmap :%x\n", ratr_bitmap);
Larry Finger8e2c4062012-08-31 15:39:00 -05002049 *(u32 *)&rate_mask = (ratr_bitmap & 0x0fffffff) |
2050 (ratr_index << 28);
Larry Finger7ea47242011-02-19 16:28:57 -06002051 rate_mask[4] = macid | (shortgi ? 0x20 : 0x00) | 0x80;
Joe Perchesf30d7502012-01-04 19:40:41 -08002052 RT_TRACE(rtlpriv, COMP_RATR, DBG_DMESG,
Andy Shevchenkoed9f0ed2012-10-02 17:19:44 +03002053 "Rate_index:%x, ratr_val:%x, %5phC\n",
2054 ratr_index, ratr_bitmap, rate_mask);
Larry Finger0c817332010-12-08 11:12:31 -06002055 rtl92c_fill_h2c_cmd(hw, H2C_RA_MASK, 5, rate_mask);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002056
2057 if (macid != 0)
2058 sta_entry->ratr_index = ratr_index;
2059}
2060
2061void rtl92ce_update_hal_rate_tbl(struct ieee80211_hw *hw,
2062 struct ieee80211_sta *sta, u8 rssi_level)
2063{
2064 struct rtl_priv *rtlpriv = rtl_priv(hw);
2065
2066 if (rtlpriv->dm.useramask)
2067 rtl92ce_update_hal_rate_mask(hw, sta, rssi_level);
2068 else
2069 rtl92ce_update_hal_rate_table(hw, sta);
Larry Finger0c817332010-12-08 11:12:31 -06002070}
2071
2072void rtl92ce_update_channel_access_setting(struct ieee80211_hw *hw)
2073{
2074 struct rtl_priv *rtlpriv = rtl_priv(hw);
2075 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2076 u16 sifs_timer;
2077
2078 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SLOT_TIME,
Joe Perches2c208892012-06-04 12:44:17 +00002079 &mac->slot_time);
Larry Finger0c817332010-12-08 11:12:31 -06002080 if (!mac->ht_enable)
2081 sifs_timer = 0x0a0a;
2082 else
2083 sifs_timer = 0x1010;
2084 rtlpriv->cfg->ops->set_hw_reg(hw, HW_VAR_SIFS, (u8 *)&sifs_timer);
2085}
2086
Chaoming_Lif73b2792011-04-25 12:53:50 -05002087bool rtl92ce_gpio_radio_on_off_checking(struct ieee80211_hw *hw, u8 *valid)
Larry Finger0c817332010-12-08 11:12:31 -06002088{
2089 struct rtl_priv *rtlpriv = rtl_priv(hw);
2090 struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
2091 struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
Larry Finger6c0d4982011-05-22 20:54:37 -05002092 enum rf_pwrstate e_rfpowerstate_toset;
Larry Finger0c817332010-12-08 11:12:31 -06002093 u8 u1tmp;
Larry Finger7ea47242011-02-19 16:28:57 -06002094 bool actuallyset = false;
Larry Finger0c817332010-12-08 11:12:31 -06002095 unsigned long flag;
2096
Chaoming_Lif73b2792011-04-25 12:53:50 -05002097 if (rtlpci->being_init_adapter)
Larry Finger0c817332010-12-08 11:12:31 -06002098 return false;
2099
Larry Finger7ea47242011-02-19 16:28:57 -06002100 if (ppsc->swrf_processing)
Larry Finger0c817332010-12-08 11:12:31 -06002101 return false;
2102
2103 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2104 if (ppsc->rfchange_inprogress) {
2105 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2106 return false;
2107 } else {
2108 ppsc->rfchange_inprogress = true;
2109 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2110 }
2111
Larry Finger0c817332010-12-08 11:12:31 -06002112 rtl_write_byte(rtlpriv, REG_MAC_PINMUX_CFG, rtl_read_byte(rtlpriv,
2113 REG_MAC_PINMUX_CFG)&~(BIT(3)));
2114
2115 u1tmp = rtl_read_byte(rtlpriv, REG_GPIO_IO_SEL);
2116 e_rfpowerstate_toset = (u1tmp & BIT(3)) ? ERFON : ERFOFF;
2117
Mike McCormacke10542c2011-06-20 10:47:51 +09002118 if ((ppsc->hwradiooff) && (e_rfpowerstate_toset == ERFON)) {
Larry Finger0c817332010-12-08 11:12:31 -06002119 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002120 "GPIOChangeRF - HW Radio ON, RF ON\n");
Larry Finger0c817332010-12-08 11:12:31 -06002121
2122 e_rfpowerstate_toset = ERFON;
Larry Finger7ea47242011-02-19 16:28:57 -06002123 ppsc->hwradiooff = false;
2124 actuallyset = true;
Joe Perches23677ce2012-02-09 11:17:23 +00002125 } else if (!ppsc->hwradiooff && (e_rfpowerstate_toset == ERFOFF)) {
Larry Finger0c817332010-12-08 11:12:31 -06002126 RT_TRACE(rtlpriv, COMP_RF, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002127 "GPIOChangeRF - HW Radio OFF, RF OFF\n");
Larry Finger0c817332010-12-08 11:12:31 -06002128
2129 e_rfpowerstate_toset = ERFOFF;
Larry Finger7ea47242011-02-19 16:28:57 -06002130 ppsc->hwradiooff = true;
2131 actuallyset = true;
Larry Finger0c817332010-12-08 11:12:31 -06002132 }
2133
Larry Finger7ea47242011-02-19 16:28:57 -06002134 if (actuallyset) {
Larry Finger0c817332010-12-08 11:12:31 -06002135 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2136 ppsc->rfchange_inprogress = false;
2137 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2138 } else {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002139 if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_HALT_NIC)
2140 RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
2141
Larry Finger0c817332010-12-08 11:12:31 -06002142 spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flag);
2143 ppsc->rfchange_inprogress = false;
2144 spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flag);
2145 }
2146
2147 *valid = 1;
Larry Finger7ea47242011-02-19 16:28:57 -06002148 return !ppsc->hwradiooff;
Larry Finger0c817332010-12-08 11:12:31 -06002149
2150}
2151
2152void rtl92ce_set_key(struct ieee80211_hw *hw, u32 key_index,
2153 u8 *p_macaddr, bool is_group, u8 enc_algo,
2154 bool is_wepkey, bool clear_all)
2155{
2156 struct rtl_priv *rtlpriv = rtl_priv(hw);
2157 struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
2158 struct rtl_efuse *rtlefuse = rtl_efuse(rtl_priv(hw));
2159 u8 *macaddr = p_macaddr;
2160 u32 entry_id = 0;
2161 bool is_pairwise = false;
2162
2163 static u8 cam_const_addr[4][6] = {
2164 {0x00, 0x00, 0x00, 0x00, 0x00, 0x00},
2165 {0x00, 0x00, 0x00, 0x00, 0x00, 0x01},
2166 {0x00, 0x00, 0x00, 0x00, 0x00, 0x02},
2167 {0x00, 0x00, 0x00, 0x00, 0x00, 0x03}
2168 };
2169 static u8 cam_const_broad[] = {
2170 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
2171 };
2172
2173 if (clear_all) {
2174 u8 idx = 0;
2175 u8 cam_offset = 0;
2176 u8 clear_number = 5;
2177
Joe Perchesf30d7502012-01-04 19:40:41 -08002178 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG, "clear_all\n");
Larry Finger0c817332010-12-08 11:12:31 -06002179
2180 for (idx = 0; idx < clear_number; idx++) {
2181 rtl_cam_mark_invalid(hw, cam_offset + idx);
2182 rtl_cam_empty_entry(hw, cam_offset + idx);
2183
2184 if (idx < 5) {
2185 memset(rtlpriv->sec.key_buf[idx], 0,
2186 MAX_KEY_LEN);
2187 rtlpriv->sec.key_len[idx] = 0;
2188 }
2189 }
2190
2191 } else {
2192 switch (enc_algo) {
2193 case WEP40_ENCRYPTION:
2194 enc_algo = CAM_WEP40;
2195 break;
2196 case WEP104_ENCRYPTION:
2197 enc_algo = CAM_WEP104;
2198 break;
2199 case TKIP_ENCRYPTION:
2200 enc_algo = CAM_TKIP;
2201 break;
2202 case AESCCMP_ENCRYPTION:
2203 enc_algo = CAM_AES;
2204 break;
2205 default:
Joe Perchesf30d7502012-01-04 19:40:41 -08002206 RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
2207 "switch case not processed\n");
Larry Finger0c817332010-12-08 11:12:31 -06002208 enc_algo = CAM_TKIP;
2209 break;
2210 }
2211
2212 if (is_wepkey || rtlpriv->sec.use_defaultkey) {
2213 macaddr = cam_const_addr[key_index];
2214 entry_id = key_index;
2215 } else {
2216 if (is_group) {
2217 macaddr = cam_const_broad;
2218 entry_id = key_index;
2219 } else {
Larry Finger3a16b412013-03-24 22:06:40 -05002220 if (mac->opmode == NL80211_IFTYPE_AP ||
2221 mac->opmode == NL80211_IFTYPE_MESH_POINT) {
Chaoming_Lif73b2792011-04-25 12:53:50 -05002222 entry_id = rtl_cam_get_free_entry(hw,
2223 p_macaddr);
2224 if (entry_id >= TOTAL_CAM_ENTRY) {
2225 RT_TRACE(rtlpriv, COMP_SEC,
Joe Perchesf30d7502012-01-04 19:40:41 -08002226 DBG_EMERG,
2227 "Can not find free hw security cam entry\n");
Chaoming_Lif73b2792011-04-25 12:53:50 -05002228 return;
2229 }
2230 } else {
2231 entry_id = CAM_PAIRWISE_KEY_POSITION;
2232 }
2233
Larry Finger0c817332010-12-08 11:12:31 -06002234 key_index = PAIRWISE_KEYIDX;
Larry Finger0c817332010-12-08 11:12:31 -06002235 is_pairwise = true;
2236 }
2237 }
2238
2239 if (rtlpriv->sec.key_len[key_index] == 0) {
2240 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002241 "delete one entry, entry_id is %d\n",
2242 entry_id);
Larry Finger3a16b412013-03-24 22:06:40 -05002243 if (mac->opmode == NL80211_IFTYPE_AP ||
2244 mac->opmode == NL80211_IFTYPE_MESH_POINT)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002245 rtl_cam_del_entry(hw, p_macaddr);
Larry Finger0c817332010-12-08 11:12:31 -06002246 rtl_cam_delete_one_entry(hw, p_macaddr, entry_id);
2247 } else {
2248 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002249 "The insert KEY length is %d\n",
2250 rtlpriv->sec.key_len[PAIRWISE_KEYIDX]);
Larry Finger0c817332010-12-08 11:12:31 -06002251 RT_TRACE(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesf30d7502012-01-04 19:40:41 -08002252 "The insert KEY is %x %x\n",
2253 rtlpriv->sec.key_buf[0][0],
2254 rtlpriv->sec.key_buf[0][1]);
Larry Finger0c817332010-12-08 11:12:31 -06002255
2256 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002257 "add one entry\n");
Larry Finger0c817332010-12-08 11:12:31 -06002258 if (is_pairwise) {
2259 RT_PRINT_DATA(rtlpriv, COMP_SEC, DBG_LOUD,
Joe Perchesaf086872012-01-04 19:40:40 -08002260 "Pairwise Key content",
Larry Finger0c817332010-12-08 11:12:31 -06002261 rtlpriv->sec.pairwise_key,
2262 rtlpriv->sec.
2263 key_len[PAIRWISE_KEYIDX]);
2264
2265 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002266 "set Pairwise key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002267
2268 rtl_cam_add_one_entry(hw, macaddr, key_index,
2269 entry_id, enc_algo,
2270 CAM_CONFIG_NO_USEDK,
2271 rtlpriv->sec.
2272 key_buf[key_index]);
2273 } else {
2274 RT_TRACE(rtlpriv, COMP_SEC, DBG_DMESG,
Joe Perchesf30d7502012-01-04 19:40:41 -08002275 "set group key\n");
Larry Finger0c817332010-12-08 11:12:31 -06002276
2277 if (mac->opmode == NL80211_IFTYPE_ADHOC) {
2278 rtl_cam_add_one_entry(hw,
2279 rtlefuse->dev_addr,
2280 PAIRWISE_KEYIDX,
2281 CAM_PAIRWISE_KEY_POSITION,
2282 enc_algo,
2283 CAM_CONFIG_NO_USEDK,
2284 rtlpriv->sec.key_buf
2285 [entry_id]);
2286 }
2287
2288 rtl_cam_add_one_entry(hw, macaddr, key_index,
2289 entry_id, enc_algo,
2290 CAM_CONFIG_NO_USEDK,
2291 rtlpriv->sec.key_buf[entry_id]);
2292 }
2293
2294 }
2295 }
2296}
Chaoming_Lif73b2792011-04-25 12:53:50 -05002297
Larry Fingerd3bb1422011-04-25 13:23:20 -05002298static void rtl8192ce_bt_var_init(struct ieee80211_hw *hw)
Chaoming_Lif73b2792011-04-25 12:53:50 -05002299{
2300 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2301
2302 rtlpcipriv->bt_coexist.bt_coexistence =
2303 rtlpcipriv->bt_coexist.eeprom_bt_coexist;
2304 rtlpcipriv->bt_coexist.bt_ant_num =
2305 rtlpcipriv->bt_coexist.eeprom_bt_ant_num;
2306 rtlpcipriv->bt_coexist.bt_coexist_type =
2307 rtlpcipriv->bt_coexist.eeprom_bt_type;
2308
2309 if (rtlpcipriv->bt_coexist.reg_bt_iso == 2)
2310 rtlpcipriv->bt_coexist.bt_ant_isolation =
Larry Fingerda17fcf2012-10-25 13:46:31 -05002311 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002312 else
2313 rtlpcipriv->bt_coexist.bt_ant_isolation =
2314 rtlpcipriv->bt_coexist.reg_bt_iso;
2315
2316 rtlpcipriv->bt_coexist.bt_radio_shared_type =
2317 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared;
2318
2319 if (rtlpcipriv->bt_coexist.bt_coexistence) {
2320
2321 if (rtlpcipriv->bt_coexist.reg_bt_sco == 1)
2322 rtlpcipriv->bt_coexist.bt_service = BT_OTHER_ACTION;
2323 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 2)
2324 rtlpcipriv->bt_coexist.bt_service = BT_SCO;
2325 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 4)
2326 rtlpcipriv->bt_coexist.bt_service = BT_BUSY;
2327 else if (rtlpcipriv->bt_coexist.reg_bt_sco == 5)
2328 rtlpcipriv->bt_coexist.bt_service = BT_OTHERBUSY;
2329 else
2330 rtlpcipriv->bt_coexist.bt_service = BT_IDLE;
2331
2332 rtlpcipriv->bt_coexist.bt_edca_ul = 0;
2333 rtlpcipriv->bt_coexist.bt_edca_dl = 0;
2334 rtlpcipriv->bt_coexist.bt_rssi_state = 0xff;
2335 }
2336}
2337
2338void rtl8192ce_read_bt_coexist_info_from_hwpg(struct ieee80211_hw *hw,
2339 bool auto_load_fail, u8 *hwinfo)
2340{
2341 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002342 u8 val;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002343
2344 if (!auto_load_fail) {
2345 rtlpcipriv->bt_coexist.eeprom_bt_coexist =
2346 ((hwinfo[RF_OPTION1] & 0xe0) >> 5);
Larry Fingerda17fcf2012-10-25 13:46:31 -05002347 val = hwinfo[RF_OPTION4];
2348 rtlpcipriv->bt_coexist.eeprom_bt_type = ((val & 0xe) >> 1);
2349 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = (val & 0x1);
2350 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = ((val & 0x10) >> 4);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002351 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared =
Larry Fingerda17fcf2012-10-25 13:46:31 -05002352 ((val & 0x20) >> 5);
Chaoming_Lif73b2792011-04-25 12:53:50 -05002353 } else {
2354 rtlpcipriv->bt_coexist.eeprom_bt_coexist = 0;
2355 rtlpcipriv->bt_coexist.eeprom_bt_type = BT_2WIRE;
2356 rtlpcipriv->bt_coexist.eeprom_bt_ant_num = ANT_X2;
Larry Fingerda17fcf2012-10-25 13:46:31 -05002357 rtlpcipriv->bt_coexist.eeprom_bt_ant_isol = 0;
Chaoming_Lif73b2792011-04-25 12:53:50 -05002358 rtlpcipriv->bt_coexist.eeprom_bt_radio_shared = BT_RADIO_SHARED;
2359 }
2360
2361 rtl8192ce_bt_var_init(hw);
2362}
2363
2364void rtl8192ce_bt_reg_init(struct ieee80211_hw *hw)
2365{
2366 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2367
2368 /* 0:Low, 1:High, 2:From Efuse. */
2369 rtlpcipriv->bt_coexist.reg_bt_iso = 2;
2370 /* 0:Idle, 1:None-SCO, 2:SCO, 3:From Counter. */
2371 rtlpcipriv->bt_coexist.reg_bt_sco = 3;
2372 /* 0:Disable BT control A-MPDU, 1:Enable BT control A-MPDU. */
2373 rtlpcipriv->bt_coexist.reg_bt_sco = 0;
2374}
2375
2376
2377void rtl8192ce_bt_hw_init(struct ieee80211_hw *hw)
2378{
2379 struct rtl_priv *rtlpriv = rtl_priv(hw);
2380 struct rtl_phy *rtlphy = &(rtlpriv->phy);
2381 struct rtl_pci_priv *rtlpcipriv = rtl_pcipriv(hw);
2382
2383 u8 u1_tmp;
2384
2385 if (rtlpcipriv->bt_coexist.bt_coexistence &&
2386 ((rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC4) ||
2387 rtlpcipriv->bt_coexist.bt_coexist_type == BT_CSR_BC8)) {
2388
2389 if (rtlpcipriv->bt_coexist.bt_ant_isolation)
2390 rtl_write_byte(rtlpriv, REG_GPIO_MUXCFG, 0xa0);
2391
2392 u1_tmp = rtl_read_byte(rtlpriv, 0x4fd) &
2393 BIT_OFFSET_LEN_MASK_32(0, 1);
2394 u1_tmp = u1_tmp |
2395 ((rtlpcipriv->bt_coexist.bt_ant_isolation == 1) ?
2396 0 : BIT_OFFSET_LEN_MASK_32(1, 1)) |
2397 ((rtlpcipriv->bt_coexist.bt_service == BT_SCO) ?
2398 0 : BIT_OFFSET_LEN_MASK_32(2, 1));
2399 rtl_write_byte(rtlpriv, 0x4fd, u1_tmp);
2400
2401 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+4, 0xaaaa9aaa);
2402 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+8, 0xffbd0040);
2403 rtl_write_dword(rtlpriv, REG_BT_COEX_TABLE+0xc, 0x40000010);
2404
2405 /* Config to 1T1R. */
2406 if (rtlphy->rf_type == RF_1T1R) {
2407 u1_tmp = rtl_read_byte(rtlpriv, ROFDM0_TRXPATHENABLE);
2408 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2409 rtl_write_byte(rtlpriv, ROFDM0_TRXPATHENABLE, u1_tmp);
2410
2411 u1_tmp = rtl_read_byte(rtlpriv, ROFDM1_TRXPATHENABLE);
2412 u1_tmp &= ~(BIT_OFFSET_LEN_MASK_32(1, 1));
2413 rtl_write_byte(rtlpriv, ROFDM1_TRXPATHENABLE, u1_tmp);
2414 }
2415 }
2416}
2417
2418void rtl92ce_suspend(struct ieee80211_hw *hw)
2419{
2420}
2421
2422void rtl92ce_resume(struct ieee80211_hw *hw)
2423{
2424}