blob: 1e4e8b245cd55e8cc6cf6a001a168b73d98ca2ba [file] [log] [blame]
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001/*
2 * AMD 10Gb Ethernet driver
3 *
4 * This file is available to you under your choice of the following two
5 * licenses:
6 *
7 * License 1: GPLv2
8 *
Lendacky, Thomas491aefb2016-02-17 11:48:19 -06009 * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -050010 *
11 * This file is free software; you may copy, redistribute and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation, either version 2 of the License, or (at
14 * your option) any later version.
15 *
16 * This file is distributed in the hope that it will be useful, but
17 * WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
19 * General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program. If not, see <http://www.gnu.org/licenses/>.
23 *
24 * This file incorporates work covered by the following copyright and
25 * permission notice:
26 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
27 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
28 * Inc. unless otherwise expressly agreed to in writing between Synopsys
29 * and you.
30 *
31 * The Software IS NOT an item of Licensed Software or Licensed Product
32 * under any End User Software License Agreement or Agreement for Licensed
33 * Product with Synopsys or any supplement thereto. Permission is hereby
34 * granted, free of charge, to any person obtaining a copy of this software
35 * annotated with this license and the Software, to deal in the Software
36 * without restriction, including without limitation the rights to use,
37 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
38 * of the Software, and to permit persons to whom the Software is furnished
39 * to do so, subject to the following conditions:
40 *
41 * The above copyright notice and this permission notice shall be included
42 * in all copies or substantial portions of the Software.
43 *
44 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
45 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
46 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
47 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
48 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
49 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
50 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
51 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
52 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
53 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
54 * THE POSSIBILITY OF SUCH DAMAGE.
55 *
56 *
57 * License 2: Modified BSD
58 *
Lendacky, Thomas491aefb2016-02-17 11:48:19 -060059 * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -050060 * All rights reserved.
61 *
62 * Redistribution and use in source and binary forms, with or without
63 * modification, are permitted provided that the following conditions are met:
64 * * Redistributions of source code must retain the above copyright
65 * notice, this list of conditions and the following disclaimer.
66 * * Redistributions in binary form must reproduce the above copyright
67 * notice, this list of conditions and the following disclaimer in the
68 * documentation and/or other materials provided with the distribution.
69 * * Neither the name of Advanced Micro Devices, Inc. nor the
70 * names of its contributors may be used to endorse or promote products
71 * derived from this software without specific prior written permission.
72 *
73 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
74 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
75 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
76 * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
77 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
78 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
79 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
80 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
81 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
82 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
83 *
84 * This file incorporates work covered by the following copyright and
85 * permission notice:
86 * The Synopsys DWC ETHER XGMAC Software Driver and documentation
87 * (hereinafter "Software") is an unsupported proprietary work of Synopsys,
88 * Inc. unless otherwise expressly agreed to in writing between Synopsys
89 * and you.
90 *
91 * The Software IS NOT an item of Licensed Software or Licensed Product
92 * under any End User Software License Agreement or Agreement for Licensed
93 * Product with Synopsys or any supplement thereto. Permission is hereby
94 * granted, free of charge, to any person obtaining a copy of this software
95 * annotated with this license and the Software, to deal in the Software
96 * without restriction, including without limitation the rights to use,
97 * copy, modify, merge, publish, distribute, sublicense, and/or sell copies
98 * of the Software, and to permit persons to whom the Software is furnished
99 * to do so, subject to the following conditions:
100 *
101 * The above copyright notice and this permission notice shall be included
102 * in all copies or substantial portions of the Software.
103 *
104 * THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
105 * BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
106 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
107 * PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
108 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
109 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
110 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
111 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
112 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
113 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
114 * THE POSSIBILITY OF SUCH DAMAGE.
115 */
116
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600117#include <linux/platform_device.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500118#include <linux/spinlock.h>
119#include <linux/tcp.h>
120#include <linux/if_vlan.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500121#include <net/busy_poll.h>
122#include <linux/clk.h>
123#include <linux/if_ether.h>
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500124#include <linux/net_tstamp.h>
Lendacky, Thomas88131a82014-08-05 13:30:44 -0500125#include <linux/phy.h>
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500126
127#include "xgbe.h"
128#include "xgbe-common.h"
129
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600130static int xgbe_one_poll(struct napi_struct *, int);
131static int xgbe_all_poll(struct napi_struct *, int);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500132
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600133static int xgbe_alloc_channels(struct xgbe_prv_data *pdata)
134{
135 struct xgbe_channel *channel_mem, *channel;
136 struct xgbe_ring *tx_ring, *rx_ring;
137 unsigned int count, i;
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600138 int ret = -ENOMEM;
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600139
140 count = max_t(unsigned int, pdata->tx_ring_count, pdata->rx_ring_count);
141
142 channel_mem = kcalloc(count, sizeof(struct xgbe_channel), GFP_KERNEL);
143 if (!channel_mem)
144 goto err_channel;
145
146 tx_ring = kcalloc(pdata->tx_ring_count, sizeof(struct xgbe_ring),
147 GFP_KERNEL);
148 if (!tx_ring)
149 goto err_tx_ring;
150
151 rx_ring = kcalloc(pdata->rx_ring_count, sizeof(struct xgbe_ring),
152 GFP_KERNEL);
153 if (!rx_ring)
154 goto err_rx_ring;
155
156 for (i = 0, channel = channel_mem; i < count; i++, channel++) {
xypron.glpk@gmx.defb160eb2016-07-31 10:07:18 +0200157 snprintf(channel->name, sizeof(channel->name), "channel-%u", i);
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600158 channel->pdata = pdata;
159 channel->queue_index = i;
160 channel->dma_regs = pdata->xgmac_regs + DMA_CH_BASE +
161 (DMA_CH_INC * i);
162
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600163 if (pdata->per_channel_irq) {
164 /* Get the DMA interrupt (offset 1) */
165 ret = platform_get_irq(pdata->pdev, i + 1);
166 if (ret < 0) {
167 netdev_err(pdata->netdev,
168 "platform_get_irq %u failed\n",
169 i + 1);
170 goto err_irq;
171 }
172
173 channel->dma_irq = ret;
174 }
175
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600176 if (i < pdata->tx_ring_count) {
177 spin_lock_init(&tx_ring->lock);
178 channel->tx_ring = tx_ring++;
179 }
180
181 if (i < pdata->rx_ring_count) {
182 spin_lock_init(&rx_ring->lock);
183 channel->rx_ring = rx_ring++;
184 }
185
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500186 netif_dbg(pdata, drv, pdata->netdev,
187 "%s: dma_regs=%p, dma_irq=%d, tx=%p, rx=%p\n",
188 channel->name, channel->dma_regs, channel->dma_irq,
189 channel->tx_ring, channel->rx_ring);
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600190 }
191
192 pdata->channel = channel_mem;
193 pdata->channel_count = count;
194
195 return 0;
196
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600197err_irq:
198 kfree(rx_ring);
199
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600200err_rx_ring:
201 kfree(tx_ring);
202
203err_tx_ring:
204 kfree(channel_mem);
205
206err_channel:
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600207 return ret;
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -0600208}
209
210static void xgbe_free_channels(struct xgbe_prv_data *pdata)
211{
212 if (!pdata->channel)
213 return;
214
215 kfree(pdata->channel->rx_ring);
216 kfree(pdata->channel->tx_ring);
217 kfree(pdata->channel);
218
219 pdata->channel = NULL;
220 pdata->channel_count = 0;
221}
222
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500223static inline unsigned int xgbe_tx_avail_desc(struct xgbe_ring *ring)
224{
225 return (ring->rdesc_count - (ring->cur - ring->dirty));
226}
227
Lendacky, Thomas270894e2015-01-16 12:46:50 -0600228static inline unsigned int xgbe_rx_dirty_desc(struct xgbe_ring *ring)
229{
230 return (ring->cur - ring->dirty);
231}
232
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600233static int xgbe_maybe_stop_tx_queue(struct xgbe_channel *channel,
234 struct xgbe_ring *ring, unsigned int count)
235{
236 struct xgbe_prv_data *pdata = channel->pdata;
237
238 if (count > xgbe_tx_avail_desc(ring)) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500239 netif_info(pdata, drv, pdata->netdev,
240 "Tx queue stopped, not enough descriptors available\n");
Lendacky, Thomas16958a22014-11-20 11:04:08 -0600241 netif_stop_subqueue(pdata->netdev, channel->queue_index);
242 ring->tx.queue_stopped = 1;
243
244 /* If we haven't notified the hardware because of xmit_more
245 * support, tell it now
246 */
247 if (ring->tx.xmit_more)
248 pdata->hw_if.tx_start_xmit(channel, ring);
249
250 return NETDEV_TX_BUSY;
251 }
252
253 return 0;
254}
255
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500256static int xgbe_calc_rx_buf_size(struct net_device *netdev, unsigned int mtu)
257{
258 unsigned int rx_buf_size;
259
260 if (mtu > XGMAC_JUMBO_PACKET_MTU) {
261 netdev_alert(netdev, "MTU exceeds maximum supported value\n");
262 return -EINVAL;
263 }
264
265 rx_buf_size = mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600266 rx_buf_size = clamp_val(rx_buf_size, XGBE_RX_MIN_BUF_SIZE, PAGE_SIZE);
267
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500268 rx_buf_size = (rx_buf_size + XGBE_RX_BUF_ALIGN - 1) &
269 ~(XGBE_RX_BUF_ALIGN - 1);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500270
271 return rx_buf_size;
272}
273
274static void xgbe_enable_rx_tx_ints(struct xgbe_prv_data *pdata)
275{
276 struct xgbe_hw_if *hw_if = &pdata->hw_if;
277 struct xgbe_channel *channel;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500278 enum xgbe_int int_id;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500279 unsigned int i;
280
281 channel = pdata->channel;
282 for (i = 0; i < pdata->channel_count; i++, channel++) {
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500283 if (channel->tx_ring && channel->rx_ring)
284 int_id = XGMAC_INT_DMA_CH_SR_TI_RI;
285 else if (channel->tx_ring)
286 int_id = XGMAC_INT_DMA_CH_SR_TI;
287 else if (channel->rx_ring)
288 int_id = XGMAC_INT_DMA_CH_SR_RI;
289 else
290 continue;
291
292 hw_if->enable_int(channel, int_id);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500293 }
294}
295
296static void xgbe_disable_rx_tx_ints(struct xgbe_prv_data *pdata)
297{
298 struct xgbe_hw_if *hw_if = &pdata->hw_if;
299 struct xgbe_channel *channel;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500300 enum xgbe_int int_id;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500301 unsigned int i;
302
303 channel = pdata->channel;
304 for (i = 0; i < pdata->channel_count; i++, channel++) {
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -0500305 if (channel->tx_ring && channel->rx_ring)
306 int_id = XGMAC_INT_DMA_CH_SR_TI_RI;
307 else if (channel->tx_ring)
308 int_id = XGMAC_INT_DMA_CH_SR_TI;
309 else if (channel->rx_ring)
310 int_id = XGMAC_INT_DMA_CH_SR_RI;
311 else
312 continue;
313
314 hw_if->disable_int(channel, int_id);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500315 }
316}
317
318static irqreturn_t xgbe_isr(int irq, void *data)
319{
320 struct xgbe_prv_data *pdata = data;
321 struct xgbe_hw_if *hw_if = &pdata->hw_if;
322 struct xgbe_channel *channel;
323 unsigned int dma_isr, dma_ch_isr;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500324 unsigned int mac_isr, mac_tssr;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500325 unsigned int i;
326
327 /* The DMA interrupt status register also reports MAC and MTL
328 * interrupts. So for polling mode, we just need to check for
329 * this register to be non-zero
330 */
331 dma_isr = XGMAC_IOREAD(pdata, DMA_ISR);
332 if (!dma_isr)
333 goto isr_done;
334
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500335 netif_dbg(pdata, intr, pdata->netdev, "DMA_ISR=%#010x\n", dma_isr);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500336
337 for (i = 0; i < pdata->channel_count; i++) {
338 if (!(dma_isr & (1 << i)))
339 continue;
340
341 channel = pdata->channel + i;
342
343 dma_ch_isr = XGMAC_DMA_IOREAD(channel, DMA_CH_SR);
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -0500344 netif_dbg(pdata, intr, pdata->netdev, "DMA_CH%u_ISR=%#010x\n",
345 i, dma_ch_isr);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500346
Lendacky, Thomasfd972b72015-02-05 19:17:14 -0600347 /* The TI or RI interrupt bits may still be set even if using
348 * per channel DMA interrupts. Check to be sure those are not
349 * enabled before using the private data napi structure.
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600350 */
Lendacky, Thomasfd972b72015-02-05 19:17:14 -0600351 if (!pdata->per_channel_irq &&
352 (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, TI) ||
353 XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, RI))) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500354 if (napi_schedule_prep(&pdata->napi)) {
355 /* Disable Tx and Rx interrupts */
356 xgbe_disable_rx_tx_ints(pdata);
357
358 /* Turn on polling */
Lendacky, Thomas79349422016-02-17 11:48:29 -0600359 __napi_schedule_irqoff(&pdata->napi);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500360 }
361 }
362
Lendacky, Thomas72c9ac42015-09-30 08:53:10 -0500363 if (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, RBU))
364 pdata->ext_stats.rx_buffer_unavailable++;
365
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500366 /* Restart the device on a Fatal Bus Error */
367 if (XGMAC_GET_BITS(dma_ch_isr, DMA_CH_SR, FBE))
Lendacky, Thomas96aec912015-10-14 12:37:32 -0500368 schedule_work(&pdata->restart_work);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500369
370 /* Clear all interrupt signals */
371 XGMAC_DMA_IOWRITE(channel, DMA_CH_SR, dma_ch_isr);
372 }
373
374 if (XGMAC_GET_BITS(dma_isr, DMA_ISR, MACIS)) {
375 mac_isr = XGMAC_IOREAD(pdata, MAC_ISR);
376
377 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, MMCTXIS))
378 hw_if->tx_mmc_int(pdata);
379
380 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, MMCRXIS))
381 hw_if->rx_mmc_int(pdata);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500382
383 if (XGMAC_GET_BITS(mac_isr, MAC_ISR, TSIS)) {
384 mac_tssr = XGMAC_IOREAD(pdata, MAC_TSSR);
385
386 if (XGMAC_GET_BITS(mac_tssr, MAC_TSSR, TXTSC)) {
387 /* Read Tx Timestamp to clear interrupt */
388 pdata->tx_tstamp =
389 hw_if->get_tx_tstamp(pdata);
Lendacky, Thomasafb43e82015-09-30 08:53:16 -0500390 queue_work(pdata->dev_workqueue,
391 &pdata->tx_tstamp_work);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500392 }
393 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500394 }
395
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500396isr_done:
397 return IRQ_HANDLED;
398}
399
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600400static irqreturn_t xgbe_dma_isr(int irq, void *data)
401{
402 struct xgbe_channel *channel = data;
403
404 /* Per channel DMA interrupts are enabled, so we use the per
405 * channel napi structure and not the private data napi structure
406 */
407 if (napi_schedule_prep(&channel->napi)) {
408 /* Disable Tx and Rx interrupts */
Lendacky, Thomasf9c5c622014-12-09 14:54:08 -0600409 disable_irq_nosync(channel->dma_irq);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600410
411 /* Turn on polling */
Lendacky, Thomas79349422016-02-17 11:48:29 -0600412 __napi_schedule_irqoff(&channel->napi);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600413 }
414
415 return IRQ_HANDLED;
416}
417
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500418static void xgbe_tx_timer(unsigned long data)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500419{
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500420 struct xgbe_channel *channel = (struct xgbe_channel *)data;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500421 struct xgbe_prv_data *pdata = channel->pdata;
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600422 struct napi_struct *napi;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500423
424 DBGPR("-->xgbe_tx_timer\n");
425
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600426 napi = (pdata->per_channel_irq) ? &channel->napi : &pdata->napi;
427
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600428 if (napi_schedule_prep(napi)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500429 /* Disable Tx and Rx interrupts */
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600430 if (pdata->per_channel_irq)
Lendacky, Thomas078b29d2015-06-05 16:02:26 -0500431 disable_irq_nosync(channel->dma_irq);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600432 else
433 xgbe_disable_rx_tx_ints(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500434
435 /* Turn on polling */
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600436 __napi_schedule(napi);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500437 }
438
439 channel->tx_timer_active = 0;
440
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500441 DBGPR("<--xgbe_tx_timer\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500442}
443
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500444static void xgbe_service(struct work_struct *work)
445{
446 struct xgbe_prv_data *pdata = container_of(work,
447 struct xgbe_prv_data,
448 service_work);
449
450 pdata->phy_if.phy_status(pdata);
451}
452
453static void xgbe_service_timer(unsigned long data)
454{
455 struct xgbe_prv_data *pdata = (struct xgbe_prv_data *)data;
456
Lendacky, Thomasafb43e82015-09-30 08:53:16 -0500457 queue_work(pdata->dev_workqueue, &pdata->service_work);
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500458
459 mod_timer(&pdata->service_timer, jiffies + HZ);
460}
461
462static void xgbe_init_timers(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500463{
464 struct xgbe_channel *channel;
465 unsigned int i;
466
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500467 setup_timer(&pdata->service_timer, xgbe_service_timer,
468 (unsigned long)pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500469
470 channel = pdata->channel;
471 for (i = 0; i < pdata->channel_count; i++, channel++) {
472 if (!channel->tx_ring)
473 break;
474
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500475 setup_timer(&channel->tx_timer, xgbe_tx_timer,
476 (unsigned long)channel);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500477 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500478}
479
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500480static void xgbe_start_timers(struct xgbe_prv_data *pdata)
481{
482 mod_timer(&pdata->service_timer, jiffies + HZ);
483}
484
485static void xgbe_stop_timers(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500486{
487 struct xgbe_channel *channel;
488 unsigned int i;
489
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500490 del_timer_sync(&pdata->service_timer);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500491
492 channel = pdata->channel;
493 for (i = 0; i < pdata->channel_count; i++, channel++) {
494 if (!channel->tx_ring)
495 break;
496
Lendacky, Thomasc635eaa2015-03-20 11:50:28 -0500497 del_timer_sync(&channel->tx_timer);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500498 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500499}
500
501void xgbe_get_all_hw_features(struct xgbe_prv_data *pdata)
502{
503 unsigned int mac_hfr0, mac_hfr1, mac_hfr2;
504 struct xgbe_hw_features *hw_feat = &pdata->hw_feat;
505
506 DBGPR("-->xgbe_get_all_hw_features\n");
507
508 mac_hfr0 = XGMAC_IOREAD(pdata, MAC_HWF0R);
509 mac_hfr1 = XGMAC_IOREAD(pdata, MAC_HWF1R);
510 mac_hfr2 = XGMAC_IOREAD(pdata, MAC_HWF2R);
511
512 memset(hw_feat, 0, sizeof(*hw_feat));
513
Lendacky, Thomasa9a4a2d2014-08-29 13:16:50 -0500514 hw_feat->version = XGMAC_IOREAD(pdata, MAC_VR);
515
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500516 /* Hardware feature register 0 */
517 hw_feat->gmii = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, GMIISEL);
518 hw_feat->vlhash = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, VLHASH);
519 hw_feat->sma = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, SMASEL);
520 hw_feat->rwk = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, RWKSEL);
521 hw_feat->mgk = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, MGKSEL);
522 hw_feat->mmc = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, MMCSEL);
523 hw_feat->aoe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, ARPOFFSEL);
524 hw_feat->ts = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TSSEL);
525 hw_feat->eee = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, EEESEL);
526 hw_feat->tx_coe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TXCOESEL);
527 hw_feat->rx_coe = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, RXCOESEL);
528 hw_feat->addn_mac = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R,
529 ADDMACADRSEL);
530 hw_feat->ts_src = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, TSSTSSEL);
531 hw_feat->sa_vlan_ins = XGMAC_GET_BITS(mac_hfr0, MAC_HWF0R, SAVLANINS);
532
533 /* Hardware feature register 1 */
534 hw_feat->rx_fifo_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
535 RXFIFOSIZE);
536 hw_feat->tx_fifo_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
537 TXFIFOSIZE);
Lendacky, Thomas73c259162015-05-22 16:32:09 -0500538 hw_feat->adv_ts_hi = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, ADVTHWORD);
Lendacky, Thomas386d3252015-03-20 11:50:22 -0500539 hw_feat->dma_width = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, ADDR64);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500540 hw_feat->dcb = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, DCBEN);
541 hw_feat->sph = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, SPHEN);
542 hw_feat->tso = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, TSOEN);
543 hw_feat->dma_debug = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, DBGMEMA);
Lendacky, Thomascf180b82015-02-03 14:14:32 -0600544 hw_feat->rss = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, RSSEN);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -0500545 hw_feat->tc_cnt = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R, NUMTC);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500546 hw_feat->hash_table_size = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
547 HASHTBLSZ);
548 hw_feat->l3l4_filter_num = XGMAC_GET_BITS(mac_hfr1, MAC_HWF1R,
549 L3L4FNUM);
550
551 /* Hardware feature register 2 */
552 hw_feat->rx_q_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, RXQCNT);
553 hw_feat->tx_q_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, TXQCNT);
554 hw_feat->rx_ch_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, RXCHCNT);
555 hw_feat->tx_ch_cnt = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, TXCHCNT);
556 hw_feat->pps_out_num = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, PPSOUTNUM);
557 hw_feat->aux_snap_num = XGMAC_GET_BITS(mac_hfr2, MAC_HWF2R, AUXSNAPNUM);
558
Lendacky, Thomasb85e4d82014-06-24 16:19:29 -0500559 /* Translate the Hash Table size into actual number */
560 switch (hw_feat->hash_table_size) {
561 case 0:
562 break;
563 case 1:
564 hw_feat->hash_table_size = 64;
565 break;
566 case 2:
567 hw_feat->hash_table_size = 128;
568 break;
569 case 3:
570 hw_feat->hash_table_size = 256;
571 break;
572 }
573
Lendacky, Thomas386d3252015-03-20 11:50:22 -0500574 /* Translate the address width setting into actual number */
575 switch (hw_feat->dma_width) {
576 case 0:
577 hw_feat->dma_width = 32;
578 break;
579 case 1:
580 hw_feat->dma_width = 40;
581 break;
582 case 2:
583 hw_feat->dma_width = 48;
584 break;
585 default:
586 hw_feat->dma_width = 32;
587 }
588
Lendacky, Thomas211fcf62015-02-03 12:49:55 -0600589 /* The Queue, Channel and TC counts are zero based so increment them
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500590 * to get the actual number
591 */
592 hw_feat->rx_q_cnt++;
593 hw_feat->tx_q_cnt++;
594 hw_feat->rx_ch_cnt++;
595 hw_feat->tx_ch_cnt++;
Lendacky, Thomas211fcf62015-02-03 12:49:55 -0600596 hw_feat->tc_cnt++;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500597
598 DBGPR("<--xgbe_get_all_hw_features\n");
599}
600
601static void xgbe_napi_enable(struct xgbe_prv_data *pdata, unsigned int add)
602{
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600603 struct xgbe_channel *channel;
604 unsigned int i;
605
606 if (pdata->per_channel_irq) {
607 channel = pdata->channel;
608 for (i = 0; i < pdata->channel_count; i++, channel++) {
609 if (add)
610 netif_napi_add(pdata->netdev, &channel->napi,
611 xgbe_one_poll, NAPI_POLL_WEIGHT);
612
613 napi_enable(&channel->napi);
614 }
615 } else {
616 if (add)
617 netif_napi_add(pdata->netdev, &pdata->napi,
618 xgbe_all_poll, NAPI_POLL_WEIGHT);
619
620 napi_enable(&pdata->napi);
621 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500622}
623
Lendacky, Thomasff426062014-07-02 13:04:40 -0500624static void xgbe_napi_disable(struct xgbe_prv_data *pdata, unsigned int del)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500625{
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600626 struct xgbe_channel *channel;
627 unsigned int i;
Lendacky, Thomasff426062014-07-02 13:04:40 -0500628
Lendacky, Thomas9227dc52014-11-04 16:06:56 -0600629 if (pdata->per_channel_irq) {
630 channel = pdata->channel;
631 for (i = 0; i < pdata->channel_count; i++, channel++) {
632 napi_disable(&channel->napi);
633
634 if (del)
635 netif_napi_del(&channel->napi);
636 }
637 } else {
638 napi_disable(&pdata->napi);
639
640 if (del)
641 netif_napi_del(&pdata->napi);
642 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500643}
644
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600645static int xgbe_request_irqs(struct xgbe_prv_data *pdata)
646{
647 struct xgbe_channel *channel;
648 struct net_device *netdev = pdata->netdev;
649 unsigned int i;
650 int ret;
651
652 ret = devm_request_irq(pdata->dev, pdata->dev_irq, xgbe_isr, 0,
653 netdev->name, pdata);
654 if (ret) {
655 netdev_alert(netdev, "error requesting irq %d\n",
656 pdata->dev_irq);
657 return ret;
658 }
659
660 if (!pdata->per_channel_irq)
661 return 0;
662
663 channel = pdata->channel;
664 for (i = 0; i < pdata->channel_count; i++, channel++) {
665 snprintf(channel->dma_irq_name,
666 sizeof(channel->dma_irq_name) - 1,
667 "%s-TxRx-%u", netdev_name(netdev),
668 channel->queue_index);
669
670 ret = devm_request_irq(pdata->dev, channel->dma_irq,
671 xgbe_dma_isr, 0,
672 channel->dma_irq_name, channel);
673 if (ret) {
674 netdev_alert(netdev, "error requesting irq %d\n",
675 channel->dma_irq);
676 goto err_irq;
677 }
678 }
679
680 return 0;
681
682err_irq:
683 /* Using an unsigned int, 'i' will go to UINT_MAX and exit */
684 for (i--, channel--; i < pdata->channel_count; i--, channel--)
685 devm_free_irq(pdata->dev, channel->dma_irq, channel);
686
687 devm_free_irq(pdata->dev, pdata->dev_irq, pdata);
688
689 return ret;
690}
691
692static void xgbe_free_irqs(struct xgbe_prv_data *pdata)
693{
694 struct xgbe_channel *channel;
695 unsigned int i;
696
697 devm_free_irq(pdata->dev, pdata->dev_irq, pdata);
698
699 if (!pdata->per_channel_irq)
700 return;
701
702 channel = pdata->channel;
703 for (i = 0; i < pdata->channel_count; i++, channel++)
704 devm_free_irq(pdata->dev, channel->dma_irq, channel);
705}
706
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500707void xgbe_init_tx_coalesce(struct xgbe_prv_data *pdata)
708{
709 struct xgbe_hw_if *hw_if = &pdata->hw_if;
710
711 DBGPR("-->xgbe_init_tx_coalesce\n");
712
713 pdata->tx_usecs = XGMAC_INIT_DMA_TX_USECS;
714 pdata->tx_frames = XGMAC_INIT_DMA_TX_FRAMES;
715
716 hw_if->config_tx_coalesce(pdata);
717
718 DBGPR("<--xgbe_init_tx_coalesce\n");
719}
720
721void xgbe_init_rx_coalesce(struct xgbe_prv_data *pdata)
722{
723 struct xgbe_hw_if *hw_if = &pdata->hw_if;
724
725 DBGPR("-->xgbe_init_rx_coalesce\n");
726
727 pdata->rx_riwt = hw_if->usec_to_riwt(pdata, XGMAC_INIT_DMA_RX_USECS);
Lendacky, Thomas4a57ebc2015-03-20 11:50:34 -0500728 pdata->rx_usecs = XGMAC_INIT_DMA_RX_USECS;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500729 pdata->rx_frames = XGMAC_INIT_DMA_RX_FRAMES;
730
731 hw_if->config_rx_coalesce(pdata);
732
733 DBGPR("<--xgbe_init_rx_coalesce\n");
734}
735
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600736static void xgbe_free_tx_data(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500737{
738 struct xgbe_desc_if *desc_if = &pdata->desc_if;
739 struct xgbe_channel *channel;
740 struct xgbe_ring *ring;
741 struct xgbe_ring_data *rdata;
742 unsigned int i, j;
743
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600744 DBGPR("-->xgbe_free_tx_data\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500745
746 channel = pdata->channel;
747 for (i = 0; i < pdata->channel_count; i++, channel++) {
748 ring = channel->tx_ring;
749 if (!ring)
750 break;
751
752 for (j = 0; j < ring->rdesc_count; j++) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500753 rdata = XGBE_GET_DESC_DATA(ring, j);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600754 desc_if->unmap_rdata(pdata, rdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500755 }
756 }
757
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600758 DBGPR("<--xgbe_free_tx_data\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500759}
760
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600761static void xgbe_free_rx_data(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500762{
763 struct xgbe_desc_if *desc_if = &pdata->desc_if;
764 struct xgbe_channel *channel;
765 struct xgbe_ring *ring;
766 struct xgbe_ring_data *rdata;
767 unsigned int i, j;
768
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600769 DBGPR("-->xgbe_free_rx_data\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500770
771 channel = pdata->channel;
772 for (i = 0; i < pdata->channel_count; i++, channel++) {
773 ring = channel->rx_ring;
774 if (!ring)
775 break;
776
777 for (j = 0; j < ring->rdesc_count; j++) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -0500778 rdata = XGBE_GET_DESC_DATA(ring, j);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600779 desc_if->unmap_rdata(pdata, rdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500780 }
781 }
782
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600783 DBGPR("<--xgbe_free_rx_data\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500784}
785
Lendacky, Thomas88131a82014-08-05 13:30:44 -0500786static int xgbe_phy_init(struct xgbe_prv_data *pdata)
787{
Lendacky, Thomas88131a82014-08-05 13:30:44 -0500788 pdata->phy_link = -1;
789 pdata->phy_speed = SPEED_UNKNOWN;
Lendacky, Thomas88131a82014-08-05 13:30:44 -0500790
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500791 return pdata->phy_if.phy_reset(pdata);
Lendacky, Thomas88131a82014-08-05 13:30:44 -0500792}
793
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500794int xgbe_powerdown(struct net_device *netdev, unsigned int caller)
795{
796 struct xgbe_prv_data *pdata = netdev_priv(netdev);
797 struct xgbe_hw_if *hw_if = &pdata->hw_if;
798 unsigned long flags;
799
800 DBGPR("-->xgbe_powerdown\n");
801
802 if (!netif_running(netdev) ||
803 (caller == XGMAC_IOCTL_CONTEXT && pdata->power_down)) {
804 netdev_alert(netdev, "Device is already powered down\n");
805 DBGPR("<--xgbe_powerdown\n");
806 return -EINVAL;
807 }
808
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500809 spin_lock_irqsave(&pdata->lock, flags);
810
811 if (caller == XGMAC_DRIVER_CONTEXT)
812 netif_device_detach(netdev);
813
814 netif_tx_stop_all_queues(netdev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500815
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500816 xgbe_stop_timers(pdata);
817 flush_workqueue(pdata->dev_workqueue);
818
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500819 hw_if->powerdown_tx(pdata);
820 hw_if->powerdown_rx(pdata);
821
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600822 xgbe_napi_disable(pdata, 0);
823
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500824 pdata->power_down = 1;
825
826 spin_unlock_irqrestore(&pdata->lock, flags);
827
828 DBGPR("<--xgbe_powerdown\n");
829
830 return 0;
831}
832
833int xgbe_powerup(struct net_device *netdev, unsigned int caller)
834{
835 struct xgbe_prv_data *pdata = netdev_priv(netdev);
836 struct xgbe_hw_if *hw_if = &pdata->hw_if;
837 unsigned long flags;
838
839 DBGPR("-->xgbe_powerup\n");
840
841 if (!netif_running(netdev) ||
842 (caller == XGMAC_IOCTL_CONTEXT && !pdata->power_down)) {
843 netdev_alert(netdev, "Device is already powered up\n");
844 DBGPR("<--xgbe_powerup\n");
845 return -EINVAL;
846 }
847
848 spin_lock_irqsave(&pdata->lock, flags);
849
850 pdata->power_down = 0;
851
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600852 xgbe_napi_enable(pdata, 0);
853
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500854 hw_if->powerup_tx(pdata);
855 hw_if->powerup_rx(pdata);
856
857 if (caller == XGMAC_DRIVER_CONTEXT)
858 netif_device_attach(netdev);
859
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500860 netif_tx_start_all_queues(netdev);
861
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500862 xgbe_start_timers(pdata);
863
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500864 spin_unlock_irqrestore(&pdata->lock, flags);
865
866 DBGPR("<--xgbe_powerup\n");
867
868 return 0;
869}
870
871static int xgbe_start(struct xgbe_prv_data *pdata)
872{
873 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500874 struct xgbe_phy_if *phy_if = &pdata->phy_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500875 struct net_device *netdev = pdata->netdev;
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600876 int ret;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500877
878 DBGPR("-->xgbe_start\n");
879
Lendacky, Thomasc6f28482017-01-20 12:14:13 -0600880 ret = hw_if->init(pdata);
881 if (ret)
882 return ret;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500883
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500884 ret = phy_if->phy_start(pdata);
885 if (ret)
886 goto err_phy;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500887
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600888 xgbe_napi_enable(pdata, 1);
889
890 ret = xgbe_request_irqs(pdata);
891 if (ret)
892 goto err_napi;
893
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500894 hw_if->enable_tx(pdata);
895 hw_if->enable_rx(pdata);
896
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500897 netif_tx_start_all_queues(netdev);
898
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500899 xgbe_start_timers(pdata);
Lendacky, Thomasafb43e82015-09-30 08:53:16 -0500900 queue_work(pdata->dev_workqueue, &pdata->service_work);
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500901
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500902 DBGPR("<--xgbe_start\n");
903
904 return 0;
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600905
906err_napi:
907 xgbe_napi_disable(pdata, 1);
908
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500909 phy_if->phy_stop(pdata);
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600910
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500911err_phy:
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600912 hw_if->exit(pdata);
913
914 return ret;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500915}
916
917static void xgbe_stop(struct xgbe_prv_data *pdata)
918{
919 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500920 struct xgbe_phy_if *phy_if = &pdata->phy_if;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -0600921 struct xgbe_channel *channel;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500922 struct net_device *netdev = pdata->netdev;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -0600923 struct netdev_queue *txq;
924 unsigned int i;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500925
926 DBGPR("-->xgbe_stop\n");
927
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500928 netif_tx_stop_all_queues(netdev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500929
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500930 xgbe_stop_timers(pdata);
931 flush_workqueue(pdata->dev_workqueue);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500932
933 hw_if->disable_tx(pdata);
934 hw_if->disable_rx(pdata);
935
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600936 xgbe_free_irqs(pdata);
937
938 xgbe_napi_disable(pdata, 1);
939
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -0500940 phy_if->phy_stop(pdata);
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -0600941
942 hw_if->exit(pdata);
943
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -0600944 channel = pdata->channel;
945 for (i = 0; i < pdata->channel_count; i++, channel++) {
946 if (!channel->tx_ring)
947 continue;
948
949 txq = netdev_get_tx_queue(netdev, channel->queue_index);
950 netdev_tx_reset_queue(txq);
951 }
952
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500953 DBGPR("<--xgbe_stop\n");
954}
955
Lendacky, Thomas916102c2015-01-16 12:46:45 -0600956static void xgbe_restart_dev(struct xgbe_prv_data *pdata)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500957{
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500958 DBGPR("-->xgbe_restart_dev\n");
959
960 /* If not running, "restart" will happen on open */
961 if (!netif_running(pdata->netdev))
962 return;
963
964 xgbe_stop(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500965
Lendacky, Thomas08dcc472014-11-04 16:06:44 -0600966 xgbe_free_tx_data(pdata);
967 xgbe_free_rx_data(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500968
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500969 xgbe_start(pdata);
970
971 DBGPR("<--xgbe_restart_dev\n");
972}
973
974static void xgbe_restart(struct work_struct *work)
975{
976 struct xgbe_prv_data *pdata = container_of(work,
977 struct xgbe_prv_data,
978 restart_work);
979
980 rtnl_lock();
981
Lendacky, Thomas916102c2015-01-16 12:46:45 -0600982 xgbe_restart_dev(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -0500983
984 rtnl_unlock();
985}
986
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -0500987static void xgbe_tx_tstamp(struct work_struct *work)
988{
989 struct xgbe_prv_data *pdata = container_of(work,
990 struct xgbe_prv_data,
991 tx_tstamp_work);
992 struct skb_shared_hwtstamps hwtstamps;
993 u64 nsec;
994 unsigned long flags;
995
996 if (pdata->tx_tstamp) {
997 nsec = timecounter_cyc2time(&pdata->tstamp_tc,
998 pdata->tx_tstamp);
999
1000 memset(&hwtstamps, 0, sizeof(hwtstamps));
1001 hwtstamps.hwtstamp = ns_to_ktime(nsec);
1002 skb_tstamp_tx(pdata->tx_tstamp_skb, &hwtstamps);
1003 }
1004
1005 dev_kfree_skb_any(pdata->tx_tstamp_skb);
1006
1007 spin_lock_irqsave(&pdata->tstamp_lock, flags);
1008 pdata->tx_tstamp_skb = NULL;
1009 spin_unlock_irqrestore(&pdata->tstamp_lock, flags);
1010}
1011
1012static int xgbe_get_hwtstamp_settings(struct xgbe_prv_data *pdata,
1013 struct ifreq *ifreq)
1014{
1015 if (copy_to_user(ifreq->ifr_data, &pdata->tstamp_config,
1016 sizeof(pdata->tstamp_config)))
1017 return -EFAULT;
1018
1019 return 0;
1020}
1021
1022static int xgbe_set_hwtstamp_settings(struct xgbe_prv_data *pdata,
1023 struct ifreq *ifreq)
1024{
1025 struct hwtstamp_config config;
1026 unsigned int mac_tscr;
1027
1028 if (copy_from_user(&config, ifreq->ifr_data, sizeof(config)))
1029 return -EFAULT;
1030
1031 if (config.flags)
1032 return -EINVAL;
1033
1034 mac_tscr = 0;
1035
1036 switch (config.tx_type) {
1037 case HWTSTAMP_TX_OFF:
1038 break;
1039
1040 case HWTSTAMP_TX_ON:
1041 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1042 break;
1043
1044 default:
1045 return -ERANGE;
1046 }
1047
1048 switch (config.rx_filter) {
1049 case HWTSTAMP_FILTER_NONE:
1050 break;
1051
1052 case HWTSTAMP_FILTER_ALL:
1053 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENALL, 1);
1054 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1055 break;
1056
1057 /* PTP v2, UDP, any kind of event packet */
1058 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
1059 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1060 /* PTP v1, UDP, any kind of event packet */
1061 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
1062 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1063 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1064 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1065 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1066 break;
1067
1068 /* PTP v2, UDP, Sync packet */
1069 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
1070 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1071 /* PTP v1, UDP, Sync packet */
1072 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
1073 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1074 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1075 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1076 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1077 break;
1078
1079 /* PTP v2, UDP, Delay_req packet */
1080 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
1081 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1082 /* PTP v1, UDP, Delay_req packet */
1083 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
1084 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1085 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1086 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1087 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1088 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1089 break;
1090
1091 /* 802.AS1, Ethernet, any kind of event packet */
1092 case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
1093 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1094 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1095 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1096 break;
1097
1098 /* 802.AS1, Ethernet, Sync packet */
1099 case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
1100 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1101 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1102 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1103 break;
1104
1105 /* 802.AS1, Ethernet, Delay_req packet */
1106 case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
1107 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, AV8021ASMEN, 1);
1108 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1109 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1110 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1111 break;
1112
1113 /* PTP v2/802.AS1, any layer, any kind of event packet */
1114 case HWTSTAMP_FILTER_PTP_V2_EVENT:
1115 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1116 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1117 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1118 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1119 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, SNAPTYPSEL, 1);
1120 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1121 break;
1122
1123 /* PTP v2/802.AS1, any layer, Sync packet */
1124 case HWTSTAMP_FILTER_PTP_V2_SYNC:
1125 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1126 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1127 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1128 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1129 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1130 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1131 break;
1132
1133 /* PTP v2/802.AS1, any layer, Delay_req packet */
1134 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
1135 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSVER2ENA, 1);
1136 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPENA, 1);
1137 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV4ENA, 1);
1138 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSIPV6ENA, 1);
1139 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSMSTRENA, 1);
1140 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSEVNTENA, 1);
1141 XGMAC_SET_BITS(mac_tscr, MAC_TSCR, TSENA, 1);
1142 break;
1143
1144 default:
1145 return -ERANGE;
1146 }
1147
1148 pdata->hw_if.config_tstamp(pdata, mac_tscr);
1149
1150 memcpy(&pdata->tstamp_config, &config, sizeof(config));
1151
1152 return 0;
1153}
1154
1155static void xgbe_prep_tx_tstamp(struct xgbe_prv_data *pdata,
1156 struct sk_buff *skb,
1157 struct xgbe_packet_data *packet)
1158{
1159 unsigned long flags;
1160
1161 if (XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, PTP)) {
1162 spin_lock_irqsave(&pdata->tstamp_lock, flags);
1163 if (pdata->tx_tstamp_skb) {
1164 /* Another timestamp in progress, ignore this one */
1165 XGMAC_SET_BITS(packet->attributes,
1166 TX_PACKET_ATTRIBUTES, PTP, 0);
1167 } else {
1168 pdata->tx_tstamp_skb = skb_get(skb);
1169 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
1170 }
1171 spin_unlock_irqrestore(&pdata->tstamp_lock, flags);
1172 }
1173
1174 if (!XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES, PTP))
1175 skb_tx_timestamp(skb);
1176}
1177
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001178static void xgbe_prep_vlan(struct sk_buff *skb, struct xgbe_packet_data *packet)
1179{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001180 if (skb_vlan_tag_present(skb))
1181 packet->vlan_ctag = skb_vlan_tag_get(skb);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001182}
1183
1184static int xgbe_prep_tso(struct sk_buff *skb, struct xgbe_packet_data *packet)
1185{
1186 int ret;
1187
1188 if (!XGMAC_GET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1189 TSO_ENABLE))
1190 return 0;
1191
1192 ret = skb_cow_head(skb, 0);
1193 if (ret)
1194 return ret;
1195
1196 packet->header_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1197 packet->tcp_header_len = tcp_hdrlen(skb);
1198 packet->tcp_payload_len = skb->len - packet->header_len;
1199 packet->mss = skb_shinfo(skb)->gso_size;
1200 DBGPR(" packet->header_len=%u\n", packet->header_len);
1201 DBGPR(" packet->tcp_header_len=%u, packet->tcp_payload_len=%u\n",
1202 packet->tcp_header_len, packet->tcp_payload_len);
1203 DBGPR(" packet->mss=%u\n", packet->mss);
1204
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001205 /* Update the number of packets that will ultimately be transmitted
1206 * along with the extra bytes for each extra packet
1207 */
1208 packet->tx_packets = skb_shinfo(skb)->gso_segs;
1209 packet->tx_bytes += (packet->tx_packets - 1) * packet->header_len;
1210
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001211 return 0;
1212}
1213
1214static int xgbe_is_tso(struct sk_buff *skb)
1215{
1216 if (skb->ip_summed != CHECKSUM_PARTIAL)
1217 return 0;
1218
1219 if (!skb_is_gso(skb))
1220 return 0;
1221
1222 DBGPR(" TSO packet to be processed\n");
1223
1224 return 1;
1225}
1226
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001227static void xgbe_packet_info(struct xgbe_prv_data *pdata,
1228 struct xgbe_ring *ring, struct sk_buff *skb,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001229 struct xgbe_packet_data *packet)
1230{
1231 struct skb_frag_struct *frag;
1232 unsigned int context_desc;
1233 unsigned int len;
1234 unsigned int i;
1235
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001236 packet->skb = skb;
1237
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001238 context_desc = 0;
1239 packet->rdesc_count = 0;
1240
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001241 packet->tx_packets = 1;
1242 packet->tx_bytes = skb->len;
1243
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001244 if (xgbe_is_tso(skb)) {
Lendacky, Thomasa7beaf22014-11-04 16:07:29 -06001245 /* TSO requires an extra descriptor if mss is different */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001246 if (skb_shinfo(skb)->gso_size != ring->tx.cur_mss) {
1247 context_desc = 1;
1248 packet->rdesc_count++;
1249 }
1250
Lendacky, Thomasa7beaf22014-11-04 16:07:29 -06001251 /* TSO requires an extra descriptor for TSO header */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001252 packet->rdesc_count++;
1253
1254 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1255 TSO_ENABLE, 1);
1256 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1257 CSUM_ENABLE, 1);
1258 } else if (skb->ip_summed == CHECKSUM_PARTIAL)
1259 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1260 CSUM_ENABLE, 1);
1261
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001262 if (skb_vlan_tag_present(skb)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001263 /* VLAN requires an extra descriptor if tag is different */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001264 if (skb_vlan_tag_get(skb) != ring->tx.cur_vlan_ctag)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001265 /* We can share with the TSO context descriptor */
1266 if (!context_desc) {
1267 context_desc = 1;
1268 packet->rdesc_count++;
1269 }
1270
1271 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1272 VLAN_CTAG, 1);
1273 }
1274
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001275 if ((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
1276 (pdata->tstamp_config.tx_type == HWTSTAMP_TX_ON))
1277 XGMAC_SET_BITS(packet->attributes, TX_PACKET_ATTRIBUTES,
1278 PTP, 1);
1279
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001280 for (len = skb_headlen(skb); len;) {
1281 packet->rdesc_count++;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001282 len -= min_t(unsigned int, len, XGBE_TX_MAX_BUF_SIZE);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001283 }
1284
1285 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1286 frag = &skb_shinfo(skb)->frags[i];
1287 for (len = skb_frag_size(frag); len; ) {
1288 packet->rdesc_count++;
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001289 len -= min_t(unsigned int, len, XGBE_TX_MAX_BUF_SIZE);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001290 }
1291 }
1292}
1293
1294static int xgbe_open(struct net_device *netdev)
1295{
1296 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001297 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1298 int ret;
1299
1300 DBGPR("-->xgbe_open\n");
1301
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001302 /* Initialize the phy */
1303 ret = xgbe_phy_init(pdata);
1304 if (ret)
1305 return ret;
1306
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001307 /* Enable the clocks */
1308 ret = clk_prepare_enable(pdata->sysclk);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001309 if (ret) {
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001310 netdev_alert(netdev, "dma clk_prepare_enable failed\n");
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001311 return ret;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001312 }
1313
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001314 ret = clk_prepare_enable(pdata->ptpclk);
1315 if (ret) {
1316 netdev_alert(netdev, "ptp clk_prepare_enable failed\n");
1317 goto err_sysclk;
1318 }
1319
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001320 /* Calculate the Rx buffer size before allocating rings */
1321 ret = xgbe_calc_rx_buf_size(netdev, netdev->mtu);
1322 if (ret < 0)
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001323 goto err_ptpclk;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001324 pdata->rx_buf_size = ret;
1325
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -06001326 /* Allocate the channel and ring structures */
1327 ret = xgbe_alloc_channels(pdata);
1328 if (ret)
1329 goto err_ptpclk;
1330
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001331 /* Allocate the ring descriptors and buffers */
1332 ret = desc_if->alloc_ring_resources(pdata);
1333 if (ret)
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -06001334 goto err_channels;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001335
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001336 INIT_WORK(&pdata->service_work, xgbe_service);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001337 INIT_WORK(&pdata->restart_work, xgbe_restart);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001338 INIT_WORK(&pdata->tx_tstamp_work, xgbe_tx_tstamp);
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001339 xgbe_init_timers(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001340
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001341 ret = xgbe_start(pdata);
1342 if (ret)
Lendacky, Thomasc30e76a2015-02-25 13:50:12 -06001343 goto err_rings;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001344
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001345 clear_bit(XGBE_DOWN, &pdata->dev_state);
1346
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001347 DBGPR("<--xgbe_open\n");
1348
1349 return 0;
1350
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -06001351err_rings:
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001352 desc_if->free_ring_resources(pdata);
1353
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -06001354err_channels:
1355 xgbe_free_channels(pdata);
1356
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001357err_ptpclk:
1358 clk_disable_unprepare(pdata->ptpclk);
1359
1360err_sysclk:
1361 clk_disable_unprepare(pdata->sysclk);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001362
1363 return ret;
1364}
1365
1366static int xgbe_close(struct net_device *netdev)
1367{
1368 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001369 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1370
1371 DBGPR("-->xgbe_close\n");
1372
1373 /* Stop the device */
1374 xgbe_stop(pdata);
1375
Lendacky, Thomas4780b7c2014-11-04 16:06:26 -06001376 /* Free the ring descriptors and buffers */
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001377 desc_if->free_ring_resources(pdata);
1378
Lendacky, Thomase98c72c2014-11-06 17:02:13 -06001379 /* Free the channel and ring structures */
1380 xgbe_free_channels(pdata);
1381
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001382 /* Disable the clocks */
1383 clk_disable_unprepare(pdata->ptpclk);
1384 clk_disable_unprepare(pdata->sysclk);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001385
Lendacky, Thomas7c12aa02015-05-14 11:44:15 -05001386 set_bit(XGBE_DOWN, &pdata->dev_state);
Lendacky, Thomas88131a82014-08-05 13:30:44 -05001387
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001388 DBGPR("<--xgbe_close\n");
1389
1390 return 0;
1391}
1392
1393static int xgbe_xmit(struct sk_buff *skb, struct net_device *netdev)
1394{
1395 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1396 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1397 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1398 struct xgbe_channel *channel;
1399 struct xgbe_ring *ring;
1400 struct xgbe_packet_data *packet;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001401 struct netdev_queue *txq;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001402 int ret;
1403
1404 DBGPR("-->xgbe_xmit: skb->len = %d\n", skb->len);
1405
1406 channel = pdata->channel + skb->queue_mapping;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001407 txq = netdev_get_tx_queue(netdev, channel->queue_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001408 ring = channel->tx_ring;
1409 packet = &ring->packet_data;
1410
1411 ret = NETDEV_TX_OK;
1412
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001413 if (skb->len == 0) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001414 netif_err(pdata, tx_err, netdev,
1415 "empty skb received from stack\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001416 dev_kfree_skb_any(skb);
1417 goto tx_netdev_return;
1418 }
1419
1420 /* Calculate preliminary packet info */
1421 memset(packet, 0, sizeof(*packet));
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001422 xgbe_packet_info(pdata, ring, skb, packet);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001423
1424 /* Check that there are enough descriptors available */
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001425 ret = xgbe_maybe_stop_tx_queue(channel, ring, packet->rdesc_count);
1426 if (ret)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001427 goto tx_netdev_return;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001428
1429 ret = xgbe_prep_tso(skb, packet);
1430 if (ret) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001431 netif_err(pdata, tx_err, netdev,
1432 "error processing TSO packet\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001433 dev_kfree_skb_any(skb);
1434 goto tx_netdev_return;
1435 }
1436 xgbe_prep_vlan(skb, packet);
1437
1438 if (!desc_if->map_tx_skb(channel, skb)) {
1439 dev_kfree_skb_any(skb);
1440 goto tx_netdev_return;
1441 }
1442
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001443 xgbe_prep_tx_tstamp(pdata, skb, packet);
1444
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001445 /* Report on the actual number of bytes (to be) sent */
1446 netdev_tx_sent_queue(txq, packet->tx_bytes);
1447
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001448 /* Configure required descriptor fields for transmission */
Lendacky, Thomasa9d41982014-11-04 16:06:32 -06001449 hw_if->dev_xmit(channel);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001450
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001451 if (netif_msg_pktdata(pdata))
1452 xgbe_print_pkt(netdev, skb, true);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001453
Lendacky, Thomas16958a22014-11-20 11:04:08 -06001454 /* Stop the queue in advance if there may not be enough descriptors */
1455 xgbe_maybe_stop_tx_queue(channel, ring, XGBE_TX_MAX_DESCS);
1456
1457 ret = NETDEV_TX_OK;
1458
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001459tx_netdev_return:
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001460 return ret;
1461}
1462
1463static void xgbe_set_rx_mode(struct net_device *netdev)
1464{
1465 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1466 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001467
1468 DBGPR("-->xgbe_set_rx_mode\n");
1469
Lendacky, Thomasb8763822015-04-09 12:11:57 -05001470 hw_if->config_rx_mode(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001471
1472 DBGPR("<--xgbe_set_rx_mode\n");
1473}
1474
1475static int xgbe_set_mac_address(struct net_device *netdev, void *addr)
1476{
1477 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1478 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1479 struct sockaddr *saddr = addr;
1480
1481 DBGPR("-->xgbe_set_mac_address\n");
1482
1483 if (!is_valid_ether_addr(saddr->sa_data))
1484 return -EADDRNOTAVAIL;
1485
1486 memcpy(netdev->dev_addr, saddr->sa_data, netdev->addr_len);
1487
1488 hw_if->set_mac_address(pdata, netdev->dev_addr);
1489
1490 DBGPR("<--xgbe_set_mac_address\n");
1491
1492 return 0;
1493}
1494
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001495static int xgbe_ioctl(struct net_device *netdev, struct ifreq *ifreq, int cmd)
1496{
1497 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1498 int ret;
1499
1500 switch (cmd) {
1501 case SIOCGHWTSTAMP:
1502 ret = xgbe_get_hwtstamp_settings(pdata, ifreq);
1503 break;
1504
1505 case SIOCSHWTSTAMP:
1506 ret = xgbe_set_hwtstamp_settings(pdata, ifreq);
1507 break;
1508
1509 default:
1510 ret = -EOPNOTSUPP;
1511 }
1512
1513 return ret;
1514}
1515
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001516static int xgbe_change_mtu(struct net_device *netdev, int mtu)
1517{
1518 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1519 int ret;
1520
1521 DBGPR("-->xgbe_change_mtu\n");
1522
1523 ret = xgbe_calc_rx_buf_size(netdev, mtu);
1524 if (ret < 0)
1525 return ret;
1526
1527 pdata->rx_buf_size = ret;
1528 netdev->mtu = mtu;
1529
Lendacky, Thomas916102c2015-01-16 12:46:45 -06001530 xgbe_restart_dev(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001531
1532 DBGPR("<--xgbe_change_mtu\n");
1533
1534 return 0;
1535}
1536
Lendacky, Thomasa8373f12015-04-09 12:12:03 -05001537static void xgbe_tx_timeout(struct net_device *netdev)
1538{
1539 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1540
1541 netdev_warn(netdev, "tx timeout, device restarting\n");
Lendacky, Thomas96aec912015-10-14 12:37:32 -05001542 schedule_work(&pdata->restart_work);
Lendacky, Thomasa8373f12015-04-09 12:12:03 -05001543}
1544
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001545static struct rtnl_link_stats64 *xgbe_get_stats64(struct net_device *netdev,
1546 struct rtnl_link_stats64 *s)
1547{
1548 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1549 struct xgbe_mmc_stats *pstats = &pdata->mmc_stats;
1550
1551 DBGPR("-->%s\n", __func__);
1552
1553 pdata->hw_if.read_mmc_stats(pdata);
1554
1555 s->rx_packets = pstats->rxframecount_gb;
1556 s->rx_bytes = pstats->rxoctetcount_gb;
1557 s->rx_errors = pstats->rxframecount_gb -
1558 pstats->rxbroadcastframes_g -
1559 pstats->rxmulticastframes_g -
1560 pstats->rxunicastframes_g;
1561 s->multicast = pstats->rxmulticastframes_g;
1562 s->rx_length_errors = pstats->rxlengtherror;
1563 s->rx_crc_errors = pstats->rxcrcerror;
1564 s->rx_fifo_errors = pstats->rxfifooverflow;
1565
1566 s->tx_packets = pstats->txframecount_gb;
1567 s->tx_bytes = pstats->txoctetcount_gb;
1568 s->tx_errors = pstats->txframecount_gb - pstats->txframecount_g;
1569 s->tx_dropped = netdev->stats.tx_dropped;
1570
1571 DBGPR("<--%s\n", __func__);
1572
1573 return s;
1574}
1575
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001576static int xgbe_vlan_rx_add_vid(struct net_device *netdev, __be16 proto,
1577 u16 vid)
1578{
1579 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1580 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1581
1582 DBGPR("-->%s\n", __func__);
1583
1584 set_bit(vid, pdata->active_vlans);
1585 hw_if->update_vlan_hash_table(pdata);
1586
1587 DBGPR("<--%s\n", __func__);
1588
1589 return 0;
1590}
1591
1592static int xgbe_vlan_rx_kill_vid(struct net_device *netdev, __be16 proto,
1593 u16 vid)
1594{
1595 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1596 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1597
1598 DBGPR("-->%s\n", __func__);
1599
1600 clear_bit(vid, pdata->active_vlans);
1601 hw_if->update_vlan_hash_table(pdata);
1602
1603 DBGPR("<--%s\n", __func__);
1604
1605 return 0;
1606}
1607
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001608#ifdef CONFIG_NET_POLL_CONTROLLER
1609static void xgbe_poll_controller(struct net_device *netdev)
1610{
1611 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06001612 struct xgbe_channel *channel;
1613 unsigned int i;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001614
1615 DBGPR("-->xgbe_poll_controller\n");
1616
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06001617 if (pdata->per_channel_irq) {
1618 channel = pdata->channel;
1619 for (i = 0; i < pdata->channel_count; i++, channel++)
1620 xgbe_dma_isr(channel->dma_irq, channel);
1621 } else {
1622 disable_irq(pdata->dev_irq);
1623 xgbe_isr(pdata->dev_irq, pdata);
1624 enable_irq(pdata->dev_irq);
1625 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001626
1627 DBGPR("<--xgbe_poll_controller\n");
1628}
1629#endif /* End CONFIG_NET_POLL_CONTROLLER */
1630
John Fastabend16e5cc62016-02-16 21:16:43 -08001631static int xgbe_setup_tc(struct net_device *netdev, u32 handle, __be16 proto,
1632 struct tc_to_netdev *tc_to_netdev)
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001633{
1634 struct xgbe_prv_data *pdata = netdev_priv(netdev);
Lendacky, Thomasb3b71592016-02-17 11:49:08 -06001635 u8 tc;
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001636
John Fastabend5eb4dce2016-02-29 11:26:13 -08001637 if (tc_to_netdev->type != TC_SETUP_MQPRIO)
John Fastabende4c67342016-02-16 21:16:15 -08001638 return -EINVAL;
1639
John Fastabend16e5cc62016-02-16 21:16:43 -08001640 tc = tc_to_netdev->tc;
1641
Lendacky, Thomasb3b71592016-02-17 11:49:08 -06001642 if (tc > pdata->hw_feat.tc_cnt)
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001643 return -EINVAL;
1644
Lendacky, Thomasb3b71592016-02-17 11:49:08 -06001645 pdata->num_tcs = tc;
1646 pdata->hw_if.config_tc(pdata);
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001647
1648 return 0;
1649}
1650
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001651static int xgbe_set_features(struct net_device *netdev,
1652 netdev_features_t features)
1653{
1654 struct xgbe_prv_data *pdata = netdev_priv(netdev);
1655 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06001656 netdev_features_t rxhash, rxcsum, rxvlan, rxvlan_filter;
1657 int ret = 0;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001658
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06001659 rxhash = pdata->netdev_features & NETIF_F_RXHASH;
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001660 rxcsum = pdata->netdev_features & NETIF_F_RXCSUM;
1661 rxvlan = pdata->netdev_features & NETIF_F_HW_VLAN_CTAG_RX;
1662 rxvlan_filter = pdata->netdev_features & NETIF_F_HW_VLAN_CTAG_FILTER;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001663
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06001664 if ((features & NETIF_F_RXHASH) && !rxhash)
1665 ret = hw_if->enable_rss(pdata);
1666 else if (!(features & NETIF_F_RXHASH) && rxhash)
1667 ret = hw_if->disable_rss(pdata);
1668 if (ret)
1669 return ret;
1670
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001671 if ((features & NETIF_F_RXCSUM) && !rxcsum)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001672 hw_if->enable_rx_csum(pdata);
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001673 else if (!(features & NETIF_F_RXCSUM) && rxcsum)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001674 hw_if->disable_rx_csum(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001675
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001676 if ((features & NETIF_F_HW_VLAN_CTAG_RX) && !rxvlan)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001677 hw_if->enable_rx_vlan_stripping(pdata);
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001678 else if (!(features & NETIF_F_HW_VLAN_CTAG_RX) && rxvlan)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001679 hw_if->disable_rx_vlan_stripping(pdata);
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001680
1681 if ((features & NETIF_F_HW_VLAN_CTAG_FILTER) && !rxvlan_filter)
1682 hw_if->enable_rx_vlan_filtering(pdata);
1683 else if (!(features & NETIF_F_HW_VLAN_CTAG_FILTER) && rxvlan_filter)
1684 hw_if->disable_rx_vlan_filtering(pdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001685
1686 pdata->netdev_features = features;
1687
1688 DBGPR("<--xgbe_set_features\n");
1689
1690 return 0;
1691}
1692
1693static const struct net_device_ops xgbe_netdev_ops = {
1694 .ndo_open = xgbe_open,
1695 .ndo_stop = xgbe_close,
1696 .ndo_start_xmit = xgbe_xmit,
1697 .ndo_set_rx_mode = xgbe_set_rx_mode,
1698 .ndo_set_mac_address = xgbe_set_mac_address,
1699 .ndo_validate_addr = eth_validate_addr,
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001700 .ndo_do_ioctl = xgbe_ioctl,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001701 .ndo_change_mtu = xgbe_change_mtu,
Lendacky, Thomasa8373f12015-04-09 12:12:03 -05001702 .ndo_tx_timeout = xgbe_tx_timeout,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001703 .ndo_get_stats64 = xgbe_get_stats64,
Lendacky, Thomas801c62d2014-06-24 16:19:24 -05001704 .ndo_vlan_rx_add_vid = xgbe_vlan_rx_add_vid,
1705 .ndo_vlan_rx_kill_vid = xgbe_vlan_rx_kill_vid,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001706#ifdef CONFIG_NET_POLL_CONTROLLER
1707 .ndo_poll_controller = xgbe_poll_controller,
1708#endif
Lendacky, Thomasfca2d992014-07-29 08:57:55 -05001709 .ndo_setup_tc = xgbe_setup_tc,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001710 .ndo_set_features = xgbe_set_features,
1711};
1712
stephen hemmingerce0b15d2016-08-31 08:57:36 -07001713const struct net_device_ops *xgbe_get_netdev_ops(void)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001714{
stephen hemmingerce0b15d2016-08-31 08:57:36 -07001715 return &xgbe_netdev_ops;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001716}
1717
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001718static void xgbe_rx_refresh(struct xgbe_channel *channel)
1719{
1720 struct xgbe_prv_data *pdata = channel->pdata;
Lendacky, Thomas270894e2015-01-16 12:46:50 -06001721 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001722 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1723 struct xgbe_ring *ring = channel->rx_ring;
1724 struct xgbe_ring_data *rdata;
1725
Lendacky, Thomas270894e2015-01-16 12:46:50 -06001726 while (ring->dirty != ring->cur) {
1727 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty);
1728
1729 /* Reset rdata values */
1730 desc_if->unmap_rdata(pdata, rdata);
1731
1732 if (desc_if->map_rx_buffer(pdata, ring, rdata))
1733 break;
1734
Lendacky, Thomas8dee19e2015-04-09 12:11:51 -05001735 hw_if->rx_desc_reset(pdata, rdata, ring->dirty);
Lendacky, Thomas270894e2015-01-16 12:46:50 -06001736
1737 ring->dirty++;
1738 }
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001739
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05001740 /* Make sure everything is written before the register write */
1741 wmb();
1742
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001743 /* Update the Rx Tail Pointer Register with address of
1744 * the last cleaned entry */
Lendacky, Thomas270894e2015-01-16 12:46:50 -06001745 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty - 1);
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001746 XGMAC_DMA_IOWRITE(channel, DMA_CH_RDTR_LO,
1747 lower_32_bits(rdata->rdesc_dma));
1748}
1749
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05001750static struct sk_buff *xgbe_create_skb(struct xgbe_prv_data *pdata,
1751 struct napi_struct *napi,
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001752 struct xgbe_ring_data *rdata,
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05001753 unsigned int len)
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001754{
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001755 struct sk_buff *skb;
1756 u8 *packet;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001757
Lendacky, Thomas385565a2015-03-20 11:50:41 -05001758 skb = napi_alloc_skb(napi, rdata->rx.hdr.dma_len);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001759 if (!skb)
1760 return NULL;
1761
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001762 /* Pull in the header buffer which may contain just the header
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05001763 * or the header plus data
1764 */
Lendacky, Thomascfbfd862015-07-06 11:57:37 -05001765 dma_sync_single_range_for_cpu(pdata->dev, rdata->rx.hdr.dma_base,
1766 rdata->rx.hdr.dma_off,
1767 rdata->rx.hdr.dma_len, DMA_FROM_DEVICE);
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05001768
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06001769 packet = page_address(rdata->rx.hdr.pa.pages) +
1770 rdata->rx.hdr.pa.pages_offset;
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001771 skb_copy_to_linear_data(skb, packet, len);
1772 skb_put(skb, len);
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001773
1774 return skb;
1775}
1776
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001777static unsigned int xgbe_rx_buf1_len(struct xgbe_ring_data *rdata,
1778 struct xgbe_packet_data *packet)
1779{
1780 /* Always zero if not the first descriptor */
1781 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, FIRST))
1782 return 0;
1783
1784 /* First descriptor with split header, return header length */
1785 if (rdata->rx.hdr_len)
1786 return rdata->rx.hdr_len;
1787
1788 /* First descriptor but not the last descriptor and no split header,
1789 * so the full buffer was used
1790 */
1791 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, LAST))
1792 return rdata->rx.hdr.dma_len;
1793
1794 /* First descriptor and last descriptor and no split header, so
1795 * calculate how much of the buffer was used
1796 */
1797 return min_t(unsigned int, rdata->rx.hdr.dma_len, rdata->rx.len);
1798}
1799
1800static unsigned int xgbe_rx_buf2_len(struct xgbe_ring_data *rdata,
1801 struct xgbe_packet_data *packet,
1802 unsigned int len)
1803{
1804 /* Always the full buffer if not the last descriptor */
1805 if (!XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES, LAST))
1806 return rdata->rx.buf.dma_len;
1807
1808 /* Last descriptor so calculate how much of the buffer was used
1809 * for the last bit of data
1810 */
1811 return rdata->rx.len - len;
1812}
1813
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001814static int xgbe_tx_poll(struct xgbe_channel *channel)
1815{
1816 struct xgbe_prv_data *pdata = channel->pdata;
1817 struct xgbe_hw_if *hw_if = &pdata->hw_if;
1818 struct xgbe_desc_if *desc_if = &pdata->desc_if;
1819 struct xgbe_ring *ring = channel->tx_ring;
1820 struct xgbe_ring_data *rdata;
1821 struct xgbe_ring_desc *rdesc;
1822 struct net_device *netdev = pdata->netdev;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001823 struct netdev_queue *txq;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001824 int processed = 0;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001825 unsigned int tx_packets = 0, tx_bytes = 0;
Lendacky, Thomas20a41fb2015-10-21 15:37:05 -05001826 unsigned int cur;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001827
1828 DBGPR("-->xgbe_tx_poll\n");
1829
1830 /* Nothing to do if there isn't a Tx ring for this channel */
1831 if (!ring)
1832 return 0;
1833
Lendacky, Thomas20a41fb2015-10-21 15:37:05 -05001834 cur = ring->cur;
Lendacky, Thomas20986ed2015-10-26 17:13:54 -05001835
1836 /* Be sure we get ring->cur before accessing descriptor data */
1837 smp_rmb();
1838
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001839 txq = netdev_get_tx_queue(netdev, channel->queue_index);
1840
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001841 while ((processed < XGBE_TX_DESC_MAX_PROC) &&
Lendacky, Thomas20a41fb2015-10-21 15:37:05 -05001842 (ring->dirty != cur)) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001843 rdata = XGBE_GET_DESC_DATA(ring, ring->dirty);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001844 rdesc = rdata->rdesc;
1845
1846 if (!hw_if->tx_complete(rdesc))
1847 break;
1848
Lendacky, Thomas5449e272014-11-20 11:03:26 -06001849 /* Make sure descriptor fields are read after reading the OWN
1850 * bit */
Lendacky, Thomasceb8f6b2015-03-20 11:50:16 -05001851 dma_rmb();
Lendacky, Thomas5449e272014-11-20 11:03:26 -06001852
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001853 if (netif_msg_tx_done(pdata))
1854 xgbe_dump_tx_desc(pdata, ring, ring->dirty, 1, 0);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001855
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001856 if (hw_if->is_last_desc(rdesc)) {
1857 tx_packets += rdata->tx.packets;
1858 tx_bytes += rdata->tx.bytes;
1859 }
1860
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001861 /* Free the SKB and reset the descriptor for re-use */
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001862 desc_if->unmap_rdata(pdata, rdata);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001863 hw_if->tx_desc_reset(rdata);
1864
1865 processed++;
1866 ring->dirty++;
1867 }
1868
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001869 if (!processed)
Lendacky, Thomasa83ef422015-01-16 12:46:55 -06001870 return 0;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001871
1872 netdev_tx_completed_queue(txq, tx_packets, tx_bytes);
1873
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001874 if ((ring->tx.queue_stopped == 1) &&
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05001875 (xgbe_tx_avail_desc(ring) > XGBE_TX_DESC_MIN_FREE)) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001876 ring->tx.queue_stopped = 0;
Lendacky, Thomas5fb4b862014-11-20 11:03:50 -06001877 netif_tx_wake_queue(txq);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001878 }
1879
1880 DBGPR("<--xgbe_tx_poll: processed=%d\n", processed);
1881
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001882 return processed;
1883}
1884
1885static int xgbe_rx_poll(struct xgbe_channel *channel, int budget)
1886{
1887 struct xgbe_prv_data *pdata = channel->pdata;
1888 struct xgbe_hw_if *hw_if = &pdata->hw_if;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001889 struct xgbe_ring *ring = channel->rx_ring;
1890 struct xgbe_ring_data *rdata;
1891 struct xgbe_packet_data *packet;
1892 struct net_device *netdev = pdata->netdev;
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06001893 struct napi_struct *napi;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001894 struct sk_buff *skb;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001895 struct skb_shared_hwtstamps *hwtstamps;
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001896 unsigned int last, error, context_next, context;
1897 unsigned int len, buf1_len, buf2_len, max_len;
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05001898 unsigned int received = 0;
1899 int packet_count = 0;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001900
1901 DBGPR("-->xgbe_rx_poll: budget=%d\n", budget);
1902
1903 /* Nothing to do if there isn't a Rx ring for this channel */
1904 if (!ring)
1905 return 0;
1906
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001907 last = 0;
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05001908 context_next = 0;
1909
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06001910 napi = (pdata->per_channel_irq) ? &channel->napi : &pdata->napi;
1911
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001912 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001913 packet = &ring->packet_data;
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05001914 while (packet_count < budget) {
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001915 DBGPR(" cur = %d\n", ring->cur);
1916
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001917 /* First time in loop see if we need to restore state */
1918 if (!received && rdata->state_saved) {
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001919 skb = rdata->state.skb;
1920 error = rdata->state.error;
1921 len = rdata->state.len;
1922 } else {
1923 memset(packet, 0, sizeof(*packet));
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001924 skb = NULL;
1925 error = 0;
1926 len = 0;
1927 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001928
1929read_again:
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001930 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
1931
Lendacky, Thomas270894e2015-01-16 12:46:50 -06001932 if (xgbe_rx_dirty_desc(ring) > (XGBE_RX_DESC_CNT >> 3))
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05001933 xgbe_rx_refresh(channel);
1934
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001935 if (hw_if->dev_read(channel))
1936 break;
1937
1938 received++;
1939 ring->cur++;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001940
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001941 last = XGMAC_GET_BITS(packet->attributes, RX_PACKET_ATTRIBUTES,
1942 LAST);
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001943 context_next = XGMAC_GET_BITS(packet->attributes,
1944 RX_PACKET_ATTRIBUTES,
1945 CONTEXT_NEXT);
1946 context = XGMAC_GET_BITS(packet->attributes,
1947 RX_PACKET_ATTRIBUTES,
1948 CONTEXT);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001949
1950 /* Earlier error, just drain the remaining data */
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001951 if ((!last || context_next) && error)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001952 goto read_again;
1953
1954 if (error || packet->errors) {
1955 if (packet->errors)
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05001956 netif_err(pdata, rx_err, netdev,
1957 "error in received packet\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001958 dev_kfree_skb(skb);
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05001959 goto next_packet;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001960 }
1961
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001962 if (!context) {
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001963 /* Get the data length in the descriptor buffers */
1964 buf1_len = xgbe_rx_buf1_len(rdata, packet);
1965 len += buf1_len;
1966 buf2_len = xgbe_rx_buf2_len(rdata, packet, len);
1967 len += buf2_len;
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001968
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001969 if (!skb) {
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05001970 skb = xgbe_create_skb(pdata, napi, rdata,
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001971 buf1_len);
1972 if (!skb) {
Lendacky, Thomas08dcc472014-11-04 16:06:44 -06001973 error = 1;
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001974 goto skip_data;
1975 }
1976 }
1977
1978 if (buf2_len) {
Lendacky, Thomascfbfd862015-07-06 11:57:37 -05001979 dma_sync_single_range_for_cpu(pdata->dev,
1980 rdata->rx.buf.dma_base,
1981 rdata->rx.buf.dma_off,
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06001982 rdata->rx.buf.dma_len,
Lendacky, Thomas174fd252014-11-04 16:06:50 -06001983 DMA_FROM_DEVICE);
1984
1985 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags,
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06001986 rdata->rx.buf.pa.pages,
1987 rdata->rx.buf.pa.pages_offset,
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001988 buf2_len,
Lendacky, Thomas7d9ca342015-05-14 11:44:09 -05001989 rdata->rx.buf.dma_len);
Lendacky, Thomasc9f140e2014-11-20 11:03:44 -06001990 rdata->rx.buf.pa.pages = NULL;
Lendacky, Thomas174fd252014-11-04 16:06:50 -06001991 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001992 }
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001993
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05001994skip_data:
1995 if (!last || context_next)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05001996 goto read_again;
1997
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05001998 if (!skb)
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05001999 goto next_packet;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002000
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002001 /* Be sure we don't exceed the configured MTU */
2002 max_len = netdev->mtu + ETH_HLEN;
2003 if (!(netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
2004 (skb->protocol == htons(ETH_P_8021Q)))
2005 max_len += VLAN_HLEN;
2006
2007 if (skb->len > max_len) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002008 netif_err(pdata, rx_err, netdev,
2009 "packet length exceeds configured MTU\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002010 dev_kfree_skb(skb);
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002011 goto next_packet;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002012 }
2013
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002014 if (netif_msg_pktdata(pdata))
2015 xgbe_print_pkt(netdev, skb, false);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002016
2017 skb_checksum_none_assert(skb);
2018 if (XGMAC_GET_BITS(packet->attributes,
2019 RX_PACKET_ATTRIBUTES, CSUM_DONE))
2020 skb->ip_summed = CHECKSUM_UNNECESSARY;
2021
2022 if (XGMAC_GET_BITS(packet->attributes,
2023 RX_PACKET_ATTRIBUTES, VLAN_CTAG))
2024 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q),
2025 packet->vlan_ctag);
2026
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002027 if (XGMAC_GET_BITS(packet->attributes,
2028 RX_PACKET_ATTRIBUTES, RX_TSTAMP)) {
2029 u64 nsec;
2030
2031 nsec = timecounter_cyc2time(&pdata->tstamp_tc,
2032 packet->rx_tstamp);
2033 hwtstamps = skb_hwtstamps(skb);
2034 hwtstamps->hwtstamp = ns_to_ktime(nsec);
2035 }
2036
Lendacky, Thomas5b9dfe22014-11-04 16:07:02 -06002037 if (XGMAC_GET_BITS(packet->attributes,
2038 RX_PACKET_ATTRIBUTES, RSS_HASH))
2039 skb_set_hash(skb, packet->rss_hash,
2040 packet->rss_hash_type);
2041
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002042 skb->dev = netdev;
2043 skb->protocol = eth_type_trans(skb, netdev);
2044 skb_record_rx_queue(skb, channel->queue_index);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002045
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002046 napi_gro_receive(napi, skb);
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002047
2048next_packet:
2049 packet_count++;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002050 }
2051
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002052 /* Check if we need to save state before leaving */
Lendacky, Thomasfafc9552017-03-15 15:11:23 -05002053 if (received && (!last || context_next)) {
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002054 rdata = XGBE_GET_DESC_DATA(ring, ring->cur);
2055 rdata->state_saved = 1;
Lendacky, Thomas23e4eef2014-07-29 08:57:19 -05002056 rdata->state.skb = skb;
2057 rdata->state.len = len;
2058 rdata->state.error = error;
2059 }
2060
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002061 DBGPR("<--xgbe_rx_poll: packet_count = %d\n", packet_count);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002062
Lendacky, Thomas55ca6bc2014-10-22 11:26:17 -05002063 return packet_count;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002064}
2065
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002066static int xgbe_one_poll(struct napi_struct *napi, int budget)
2067{
2068 struct xgbe_channel *channel = container_of(napi, struct xgbe_channel,
2069 napi);
2070 int processed = 0;
2071
2072 DBGPR("-->xgbe_one_poll: budget=%d\n", budget);
2073
2074 /* Cleanup Tx ring first */
2075 xgbe_tx_poll(channel);
2076
2077 /* Process Rx ring next */
2078 processed = xgbe_rx_poll(channel, budget);
2079
2080 /* If we processed everything, we are done */
2081 if (processed < budget) {
2082 /* Turn off polling */
Lendacky, Thomas491aefb2016-02-17 11:48:19 -06002083 napi_complete_done(napi, processed);
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002084
2085 /* Enable Tx and Rx interrupts */
2086 enable_irq(channel->dma_irq);
2087 }
2088
2089 DBGPR("<--xgbe_one_poll: received = %d\n", processed);
2090
2091 return processed;
2092}
2093
2094static int xgbe_all_poll(struct napi_struct *napi, int budget)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002095{
2096 struct xgbe_prv_data *pdata = container_of(napi, struct xgbe_prv_data,
2097 napi);
2098 struct xgbe_channel *channel;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002099 int ring_budget;
2100 int processed, last_processed;
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002101 unsigned int i;
2102
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002103 DBGPR("-->xgbe_all_poll: budget=%d\n", budget);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002104
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002105 processed = 0;
Lendacky, Thomas9867e8f2014-07-02 13:04:46 -05002106 ring_budget = budget / pdata->rx_ring_count;
2107 do {
2108 last_processed = processed;
2109
2110 channel = pdata->channel;
2111 for (i = 0; i < pdata->channel_count; i++, channel++) {
2112 /* Cleanup Tx ring first */
2113 xgbe_tx_poll(channel);
2114
2115 /* Process Rx ring next */
2116 if (ring_budget > (budget - processed))
2117 ring_budget = budget - processed;
2118 processed += xgbe_rx_poll(channel, ring_budget);
2119 }
2120 } while ((processed < budget) && (processed != last_processed));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002121
2122 /* If we processed everything, we are done */
2123 if (processed < budget) {
2124 /* Turn off polling */
Lendacky, Thomas491aefb2016-02-17 11:48:19 -06002125 napi_complete_done(napi, processed);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002126
2127 /* Enable Tx and Rx interrupts */
2128 xgbe_enable_rx_tx_ints(pdata);
2129 }
2130
Lendacky, Thomas9227dc52014-11-04 16:06:56 -06002131 DBGPR("<--xgbe_all_poll: received = %d\n", processed);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002132
2133 return processed;
2134}
2135
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002136void xgbe_dump_tx_desc(struct xgbe_prv_data *pdata, struct xgbe_ring *ring,
2137 unsigned int idx, unsigned int count, unsigned int flag)
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002138{
2139 struct xgbe_ring_data *rdata;
2140 struct xgbe_ring_desc *rdesc;
2141
2142 while (count--) {
Lendacky, Thomasd0a8ba62014-06-24 16:19:06 -05002143 rdata = XGBE_GET_DESC_DATA(ring, idx);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002144 rdesc = rdata->rdesc;
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002145 netdev_dbg(pdata->netdev,
2146 "TX_NORMAL_DESC[%d %s] = %08x:%08x:%08x:%08x\n", idx,
2147 (flag == 1) ? "QUEUED FOR TX" : "TX BY DEVICE",
2148 le32_to_cpu(rdesc->desc0),
2149 le32_to_cpu(rdesc->desc1),
2150 le32_to_cpu(rdesc->desc2),
2151 le32_to_cpu(rdesc->desc3));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002152 idx++;
2153 }
2154}
2155
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002156void xgbe_dump_rx_desc(struct xgbe_prv_data *pdata, struct xgbe_ring *ring,
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002157 unsigned int idx)
2158{
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002159 struct xgbe_ring_data *rdata;
2160 struct xgbe_ring_desc *rdesc;
2161
2162 rdata = XGBE_GET_DESC_DATA(ring, idx);
2163 rdesc = rdata->rdesc;
2164 netdev_dbg(pdata->netdev,
2165 "RX_NORMAL_DESC[%d RX BY DEVICE] = %08x:%08x:%08x:%08x\n",
2166 idx, le32_to_cpu(rdesc->desc0), le32_to_cpu(rdesc->desc1),
2167 le32_to_cpu(rdesc->desc2), le32_to_cpu(rdesc->desc3));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002168}
2169
2170void xgbe_print_pkt(struct net_device *netdev, struct sk_buff *skb, bool tx_rx)
2171{
2172 struct ethhdr *eth = (struct ethhdr *)skb->data;
2173 unsigned char *buf = skb->data;
2174 unsigned char buffer[128];
2175 unsigned int i, j;
2176
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002177 netdev_dbg(netdev, "\n************** SKB dump ****************\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002178
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002179 netdev_dbg(netdev, "%s packet of %d bytes\n",
2180 (tx_rx ? "TX" : "RX"), skb->len);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002181
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002182 netdev_dbg(netdev, "Dst MAC addr: %pM\n", eth->h_dest);
2183 netdev_dbg(netdev, "Src MAC addr: %pM\n", eth->h_source);
2184 netdev_dbg(netdev, "Protocol: %#06hx\n", ntohs(eth->h_proto));
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002185
2186 for (i = 0, j = 0; i < skb->len;) {
2187 j += snprintf(buffer + j, sizeof(buffer) - j, "%02hhx",
2188 buf[i++]);
2189
2190 if ((i % 32) == 0) {
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002191 netdev_dbg(netdev, " %#06x: %s\n", i - 32, buffer);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002192 j = 0;
2193 } else if ((i % 16) == 0) {
2194 buffer[j++] = ' ';
2195 buffer[j++] = ' ';
2196 } else if ((i % 4) == 0) {
2197 buffer[j++] = ' ';
2198 }
2199 }
2200 if (i % 32)
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002201 netdev_dbg(netdev, " %#06x: %s\n", i - (i % 32), buffer);
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002202
Lendacky, Thomas34bf65d2015-05-14 11:44:03 -05002203 netdev_dbg(netdev, "\n************** SKB dump ****************\n");
Lendacky, Thomasc5aa9e32014-06-05 09:15:06 -05002204}