blob: de1474ff0bc59fb26d2822c6793da608bb3194fb [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * pci.c - Low-Level PCI Access in IA-64
3 *
4 * Derived from bios32.c of i386 tree.
5 *
6 * (c) Copyright 2002, 2005 Hewlett-Packard Development Company, L.P.
7 * David Mosberger-Tang <davidm@hpl.hp.com>
8 * Bjorn Helgaas <bjorn.helgaas@hp.com>
9 * Copyright (C) 2004 Silicon Graphics, Inc.
10 *
11 * Note: Above list of copyright holders is incomplete...
12 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
14#include <linux/acpi.h>
15#include <linux/types.h>
16#include <linux/kernel.h>
17#include <linux/pci.h>
Jiang Liub02a4a12013-04-12 05:44:22 +000018#include <linux/pci-acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/init.h>
20#include <linux/ioport.h>
21#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/spinlock.h>
John Keller175add12008-11-24 16:47:17 -060023#include <linux/bootmem.h>
Paul Gortmakerbd3ff192011-07-31 18:33:21 -040024#include <linux/export.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
26#include <asm/machvec.h>
27#include <asm/page.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <asm/io.h>
29#include <asm/sal.h>
30#include <asm/smp.h>
31#include <asm/irq.h>
32#include <asm/hw_irq.h>
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034/*
35 * Low-level SAL-based PCI configuration access functions. Note that SAL
36 * calls are already serialized (via sal_lock), so we don't need another
37 * synchronization mechanism here.
38 */
39
40#define PCI_SAL_ADDRESS(seg, bus, devfn, reg) \
41 (((u64) seg << 24) | (bus << 16) | (devfn << 8) | (reg))
42
43/* SAL 3.2 adds support for extended config space. */
44
45#define PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg) \
46 (((u64) seg << 28) | (bus << 20) | (devfn << 12) | (reg))
47
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050048int raw_pci_read(unsigned int seg, unsigned int bus, unsigned int devfn,
Linus Torvalds1da177e2005-04-16 15:20:36 -070049 int reg, int len, u32 *value)
50{
51 u64 addr, data = 0;
52 int mode, result;
53
54 if (!value || (seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
55 return -EINVAL;
56
57 if ((seg | reg) <= 255) {
58 addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
59 mode = 0;
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060060 } else if (sal_revision >= SAL_VERSION_CODE(3,2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070061 addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
62 mode = 1;
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060063 } else {
64 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 }
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060066
Linus Torvalds1da177e2005-04-16 15:20:36 -070067 result = ia64_sal_pci_config_read(addr, mode, len, &data);
68 if (result != 0)
69 return -EINVAL;
70
71 *value = (u32) data;
72 return 0;
73}
74
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050075int raw_pci_write(unsigned int seg, unsigned int bus, unsigned int devfn,
Linus Torvalds1da177e2005-04-16 15:20:36 -070076 int reg, int len, u32 value)
77{
78 u64 addr;
79 int mode, result;
80
81 if ((seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
82 return -EINVAL;
83
84 if ((seg | reg) <= 255) {
85 addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
86 mode = 0;
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060087 } else if (sal_revision >= SAL_VERSION_CODE(3,2)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
89 mode = 1;
Matthew Wilcoxadcd7402009-10-12 08:24:30 -060090 } else {
91 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -070092 }
93 result = ia64_sal_pci_config_write(addr, mode, len, value);
94 if (result != 0)
95 return -EINVAL;
96 return 0;
97}
98
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050099static int pci_read(struct pci_bus *bus, unsigned int devfn, int where,
100 int size, u32 *value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101{
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -0500102 return raw_pci_read(pci_domain_nr(bus), bus->number,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700103 devfn, where, size, value);
104}
105
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -0500106static int pci_write(struct pci_bus *bus, unsigned int devfn, int where,
107 int size, u32 value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108{
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -0500109 return raw_pci_write(pci_domain_nr(bus), bus->number,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 devfn, where, size, value);
111}
112
113struct pci_ops pci_root_ops = {
114 .read = pci_read,
115 .write = pci_write,
116};
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118/* Called by ACPI when it finds a new root bus. */
119
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800120static struct pci_controller *alloc_pci_controller(int seg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
122 struct pci_controller *controller;
123
Yan Burman52fd9102006-12-04 14:58:35 -0800124 controller = kzalloc(sizeof(*controller), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 if (!controller)
126 return NULL;
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128 controller->segment = seg;
Christoph Lameter514604c2005-07-07 16:59:00 -0700129 controller->node = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130 return controller;
131}
132
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700133struct pci_root_info {
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600134 struct acpi_device *bridge;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700135 struct pci_controller *controller;
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600136 struct list_head resources;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700137 char *name;
138};
139
140static unsigned int
141new_space (u64 phys_base, int sparse)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700143 u64 mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 int i;
145
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700146 if (phys_base == 0)
147 return 0; /* legacy I/O port space */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700149 mmio_base = (u64) ioremap(phys_base, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 for (i = 0; i < num_io_spaces; i++)
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700151 if (io_space[i].mmio_base == mmio_base &&
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152 io_space[i].sparse == sparse)
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700153 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155 if (num_io_spaces == MAX_IO_SPACES) {
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700156 printk(KERN_ERR "PCI: Too many IO port spaces "
157 "(MAX_IO_SPACES=%lu)\n", MAX_IO_SPACES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 return ~0;
159 }
160
161 i = num_io_spaces++;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700162 io_space[i].mmio_base = mmio_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 io_space[i].sparse = sparse;
164
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700165 return i;
166}
167
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800168static u64 add_io_space(struct pci_root_info *info,
169 struct acpi_resource_address64 *addr)
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700170{
171 struct resource *resource;
172 char *name;
Matthew Wilcoxe088a4a2009-05-22 13:49:49 -0700173 unsigned long base, min, max, base_port;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700174 unsigned int sparse = 0, space_nr, len;
175
176 resource = kzalloc(sizeof(*resource), GFP_KERNEL);
177 if (!resource) {
178 printk(KERN_ERR "PCI: No memory for %s I/O port space\n",
179 info->name);
180 goto out;
181 }
182
183 len = strlen(info->name) + 32;
184 name = kzalloc(len, GFP_KERNEL);
185 if (!name) {
186 printk(KERN_ERR "PCI: No memory for %s I/O port space name\n",
187 info->name);
188 goto free_resource;
189 }
190
Bob Moore50eca3e2005-09-30 19:03:00 -0400191 min = addr->minimum;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700192 max = min + addr->address_length - 1;
Bob Moore08978312005-10-21 00:00:00 -0400193 if (addr->info.io.translation_type == ACPI_SPARSE_TRANSLATION)
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700194 sparse = 1;
195
Bob Moore50eca3e2005-09-30 19:03:00 -0400196 space_nr = new_space(addr->translation_offset, sparse);
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700197 if (space_nr == ~0)
198 goto free_name;
199
200 base = __pa(io_space[space_nr].mmio_base);
201 base_port = IO_SPACE_BASE(space_nr);
202 snprintf(name, len, "%s I/O Ports %08lx-%08lx", info->name,
203 base_port + min, base_port + max);
204
205 /*
206 * The SDM guarantees the legacy 0-64K space is sparse, but if the
207 * mapping is done by the processor (not the bridge), ACPI may not
208 * mark it as sparse.
209 */
210 if (space_nr == 0)
211 sparse = 1;
212
213 resource->name = name;
214 resource->flags = IORESOURCE_MEM;
215 resource->start = base + (sparse ? IO_SPACE_SPARSE_ENCODING(min) : min);
216 resource->end = base + (sparse ? IO_SPACE_SPARSE_ENCODING(max) : max);
217 insert_resource(&iomem_resource, resource);
218
219 return base_port;
220
221free_name:
222 kfree(name);
223free_resource:
224 kfree(resource);
225out:
226 return ~0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800229static acpi_status resource_to_window(struct acpi_resource *resource,
230 struct acpi_resource_address64 *addr)
Bjorn Helgaas463eb292005-09-23 11:39:07 -0600231{
232 acpi_status status;
233
234 /*
235 * We're only interested in _CRS descriptors that are
236 * - address space descriptors for memory or I/O space
237 * - non-zero size
238 * - producers, i.e., the address space is routed downstream,
239 * not consumed by the bridge itself
240 */
241 status = acpi_resource_to_address64(resource, addr);
242 if (ACPI_SUCCESS(status) &&
243 (addr->resource_type == ACPI_MEMORY_RANGE ||
244 addr->resource_type == ACPI_IO_RANGE) &&
245 addr->address_length &&
246 addr->producer_consumer == ACPI_PRODUCER)
247 return AE_OK;
248
249 return AE_ERROR;
250}
251
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800252static acpi_status count_window(struct acpi_resource *resource, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253{
254 unsigned int *windows = (unsigned int *) data;
255 struct acpi_resource_address64 addr;
256 acpi_status status;
257
Bjorn Helgaas463eb292005-09-23 11:39:07 -0600258 status = resource_to_window(resource, &addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 if (ACPI_SUCCESS(status))
Bjorn Helgaas463eb292005-09-23 11:39:07 -0600260 (*windows)++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700261
262 return AE_OK;
263}
264
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800265static acpi_status add_window(struct acpi_resource *res, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266{
267 struct pci_root_info *info = data;
268 struct pci_window *window;
269 struct acpi_resource_address64 addr;
270 acpi_status status;
271 unsigned long flags, offset = 0;
272 struct resource *root;
273
Bjorn Helgaas463eb292005-09-23 11:39:07 -0600274 /* Return AE_OK for non-window resources to keep scanning for more */
275 status = resource_to_window(res, &addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 if (!ACPI_SUCCESS(status))
277 return AE_OK;
278
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279 if (addr.resource_type == ACPI_MEMORY_RANGE) {
280 flags = IORESOURCE_MEM;
281 root = &iomem_resource;
Bob Moore50eca3e2005-09-30 19:03:00 -0400282 offset = addr.translation_offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 } else if (addr.resource_type == ACPI_IO_RANGE) {
284 flags = IORESOURCE_IO;
285 root = &ioport_resource;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700286 offset = add_io_space(info, &addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 if (offset == ~0)
288 return AE_OK;
289 } else
290 return AE_OK;
291
292 window = &info->controller->window[info->controller->windows++];
293 window->resource.name = info->name;
294 window->resource.flags = flags;
Bob Moore50eca3e2005-09-30 19:03:00 -0400295 window->resource.start = addr.minimum + offset;
Bjorn Helgaas4f41d5a2005-11-07 15:13:59 -0700296 window->resource.end = window->resource.start + addr.address_length - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 window->offset = offset;
298
299 if (insert_resource(root, &window->resource)) {
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600300 dev_err(&info->bridge->dev,
301 "can't allocate host bridge window %pR\n",
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600302 &window->resource);
303 } else {
304 if (offset)
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600305 dev_info(&info->bridge->dev, "host bridge window %pR "
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600306 "(PCI address [%#llx-%#llx])\n",
307 &window->resource,
308 window->resource.start - offset,
309 window->resource.end - offset);
310 else
311 dev_info(&info->bridge->dev,
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600312 "host bridge window %pR\n",
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600313 &window->resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 }
315
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600316 /* HP's firmware has a hack to work around a Windows bug.
317 * Ignore these tiny memory ranges */
318 if (!((window->resource.flags & IORESOURCE_MEM) &&
319 (window->resource.end - window->resource.start < 16)))
Bjorn Helgaas10d1cd22012-02-23 20:19:02 -0700320 pci_add_resource_offset(&info->resources, &window->resource,
321 window->offset);
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 return AE_OK;
324}
325
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800326struct pci_bus *pci_acpi_scan_root(struct acpi_pci_root *root)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327{
Bjorn Helgaas57283772010-03-11 12:20:11 -0700328 struct acpi_device *device = root->device;
329 int domain = root->segment;
330 int bus = root->secondary.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 struct pci_controller *controller;
332 unsigned int windows = 0;
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600333 struct pci_root_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 struct pci_bus *pbus;
335 char *name;
Christoph Lameter514604c2005-07-07 16:59:00 -0700336 int pxm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338 controller = alloc_pci_controller(domain);
339 if (!controller)
340 goto out1;
341
342 controller->acpi_handle = device->handle;
343
Christoph Lameter514604c2005-07-07 16:59:00 -0700344 pxm = acpi_get_pxm(controller->acpi_handle);
345#ifdef CONFIG_NUMA
346 if (pxm >= 0)
Yasunori Goto762834e2006-06-23 02:03:19 -0700347 controller->node = pxm_to_node(pxm);
Christoph Lameter514604c2005-07-07 16:59:00 -0700348#endif
349
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600350 INIT_LIST_HEAD(&info.resources);
Yinghai Lu2661b812012-05-17 18:51:12 -0700351 /* insert busn resource at first */
352 pci_add_resource(&info.resources, &root->secondary);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 acpi_walk_resources(device->handle, METHOD_NAME__CRS, count_window,
354 &windows);
Kenji Kaneshigea66aa702007-05-22 10:20:36 -0700355 if (windows) {
356 controller->window =
Yinghai Luda104912012-09-19 11:54:17 -0700357 kzalloc_node(sizeof(*controller->window) * windows,
Kenji Kaneshigea66aa702007-05-22 10:20:36 -0700358 GFP_KERNEL, controller->node);
359 if (!controller->window)
360 goto out2;
Luck, Tony8a20fd52008-08-15 15:37:48 -0700361
362 name = kmalloc(16, GFP_KERNEL);
363 if (!name)
364 goto out3;
365
366 sprintf(name, "PCI Bus %04x:%02x", domain, bus);
Bjorn Helgaas637b3632009-10-06 15:33:54 -0600367 info.bridge = device;
Luck, Tony8a20fd52008-08-15 15:37:48 -0700368 info.controller = controller;
369 info.name = name;
370 acpi_walk_resources(device->handle, METHOD_NAME__CRS,
371 add_window, &info);
Kenji Kaneshigea66aa702007-05-22 10:20:36 -0700372 }
yakui.zhao@intel.comb87e81e2008-04-15 14:34:49 -0700373 /*
374 * See arch/x86/pci/acpi.c.
375 * The desired pci bus might already be scanned in a quirk. We
376 * should handle the case here, but it appears that IA64 hasn't
377 * such quirk. So we just ignore the case now.
378 */
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600379 pbus = pci_create_root_bus(NULL, bus, &pci_root_ops, controller,
380 &info.resources);
381 if (!pbus) {
382 pci_free_resource_list(&info.resources);
Bjorn Helgaas79e77f22011-10-28 16:26:26 -0600383 return NULL;
Bjorn Helgaase30f9922011-10-28 16:26:31 -0600384 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Yinghai Lu2661b812012-05-17 18:51:12 -0700386 pci_scan_child_bus(pbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 return pbus;
388
389out3:
390 kfree(controller->window);
391out2:
392 kfree(controller);
393out1:
394 return NULL;
395}
396
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +0100397int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
398{
399 struct pci_controller *controller = bridge->bus->sysdata;
400
401 ACPI_HANDLE_SET(&bridge->dev, controller->acpi_handle);
402 return 0;
403}
404
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800405static int is_valid_resource(struct pci_dev *dev, int idx)
Rajesh Shah71c35112005-04-28 00:25:46 -0700406{
407 unsigned int i, type_mask = IORESOURCE_IO | IORESOURCE_MEM;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700408 struct resource *devr = &dev->resource[idx], *busr;
Rajesh Shah71c35112005-04-28 00:25:46 -0700409
410 if (!dev->bus)
411 return 0;
Rajesh Shah71c35112005-04-28 00:25:46 -0700412
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700413 pci_bus_for_each_resource(dev->bus, busr, i) {
Rajesh Shah71c35112005-04-28 00:25:46 -0700414 if (!busr || ((busr->flags ^ devr->flags) & type_mask))
415 continue;
416 if ((devr->start) && (devr->start >= busr->start) &&
417 (devr->end <= busr->end))
418 return 1;
419 }
420 return 0;
421}
422
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800423static void pcibios_fixup_resources(struct pci_dev *dev, int start, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900427 for (i = start; i < limit; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 if (!dev->resource[i].flags)
429 continue;
Rajesh Shah71c35112005-04-28 00:25:46 -0700430 if ((is_valid_resource(dev, i)))
431 pci_claim_resource(dev, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 }
433}
434
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800435void pcibios_fixup_device_resources(struct pci_dev *dev)
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900436{
437 pcibios_fixup_resources(dev, 0, PCI_BRIDGE_RESOURCES);
438}
John Keller8ea60912006-10-04 16:49:25 -0500439EXPORT_SYMBOL_GPL(pcibios_fixup_device_resources);
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900440
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800441static void pcibios_fixup_bridge_resources(struct pci_dev *dev)
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900442{
443 pcibios_fixup_resources(dev, PCI_BRIDGE_RESOURCES, PCI_NUM_RESOURCES);
444}
445
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446/*
447 * Called after each bus is probed, but before its children are examined.
448 */
Greg Kroah-Hartman5b5e76e2012-12-21 14:05:13 -0800449void pcibios_fixup_bus(struct pci_bus *b)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450{
451 struct pci_dev *dev;
452
Rajesh Shahf7d473d2005-04-28 00:25:51 -0700453 if (b->self) {
454 pci_read_bridge_bases(b);
Kenji Kaneshige7b9c8ba2006-01-16 13:45:23 +0900455 pcibios_fixup_bridge_resources(b->self);
Rajesh Shahf7d473d2005-04-28 00:25:51 -0700456 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 list_for_each_entry(dev, &b->devices, bus_list)
458 pcibios_fixup_device_resources(dev);
John Keller8ea60912006-10-04 16:49:25 -0500459 platform_pci_fixup_bus(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460}
461
Jiang Liub02a4a12013-04-12 05:44:22 +0000462void pcibios_add_bus(struct pci_bus *bus)
463{
464 acpi_pci_add_bus(bus);
465}
466
467void pcibios_remove_bus(struct pci_bus *bus)
468{
469 acpi_pci_remove_bus(bus);
470}
471
Myron Stowe91e86df2011-10-28 15:47:49 -0600472void pcibios_set_master (struct pci_dev *dev)
473{
474 /* No special bus mastering setup handling */
475}
476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477int
478pcibios_enable_device (struct pci_dev *dev, int mask)
479{
480 int ret;
481
Bjorn Helgaasd981f162008-03-04 11:56:52 -0700482 ret = pci_enable_resources(dev, mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 if (ret < 0)
484 return ret;
485
Eric W. Biedermanbba6f6f2007-03-28 15:36:09 +0200486 if (!dev->msi_enabled)
487 return acpi_pci_irq_enable(dev);
488 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489}
490
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491void
492pcibios_disable_device (struct pci_dev *dev)
493{
Peter Chubbc7f570a2006-12-05 12:25:31 +1100494 BUG_ON(atomic_read(&dev->enable_cnt));
Eric W. Biedermanbba6f6f2007-03-28 15:36:09 +0200495 if (!dev->msi_enabled)
496 acpi_pci_irq_disable(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
Dominik Brodowskib26b2d42010-01-01 17:40:49 +0100499resource_size_t
Dominik Brodowski3b7a17f2010-01-01 17:40:50 +0100500pcibios_align_resource (void *data, const struct resource *res,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -0700501 resource_size_t size, resource_size_t align)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502{
Dominik Brodowskib26b2d42010-01-01 17:40:49 +0100503 return res->start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504}
505
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506int
507pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
508 enum pci_mmap_state mmap_state, int write_combine)
509{
Alex Chiang012b7102007-07-11 11:02:15 -0600510 unsigned long size = vma->vm_end - vma->vm_start;
511 pgprot_t prot;
512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 /*
514 * I/O space cannot be accessed via normal processor loads and
515 * stores on this platform.
516 */
517 if (mmap_state == pci_mmap_io)
518 /*
519 * XXX we could relax this for I/O spaces for which ACPI
520 * indicates that the space is 1-to-1 mapped. But at the
521 * moment, we don't support multiple PCI address spaces and
522 * the legacy I/O space is not 1-to-1 mapped, so this is moot.
523 */
524 return -EINVAL;
525
Alex Chiang012b7102007-07-11 11:02:15 -0600526 if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
527 return -EINVAL;
528
529 prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
530 vma->vm_page_prot);
531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 /*
Alex Chiang012b7102007-07-11 11:02:15 -0600533 * If the user requested WC, the kernel uses UC or WC for this region,
534 * and the chipset supports WC, we can use WC. Otherwise, we have to
535 * use the same attribute the kernel uses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 */
Alex Chiang012b7102007-07-11 11:02:15 -0600537 if (write_combine &&
538 ((pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_UC ||
539 (pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_WC) &&
540 efi_range_is_wc(vma->vm_start, vma->vm_end - vma->vm_start))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
542 else
Alex Chiang012b7102007-07-11 11:02:15 -0600543 vma->vm_page_prot = prot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544
545 if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
546 vma->vm_end - vma->vm_start, vma->vm_page_prot))
547 return -EAGAIN;
548
549 return 0;
550}
551
552/**
553 * ia64_pci_get_legacy_mem - generic legacy mem routine
554 * @bus: bus to get legacy memory base address for
555 *
556 * Find the base of legacy memory for @bus. This is typically the first
557 * megabyte of bus address space for @bus or is simply 0 on platforms whose
558 * chipsets support legacy I/O and memory routing. Returns the base address
559 * or an error pointer if an error occurred.
560 *
561 * This is the ia64 generic version of this routine. Other platforms
562 * are free to override it with a machine vector.
563 */
564char *ia64_pci_get_legacy_mem(struct pci_bus *bus)
565{
566 return (char *)__IA64_UNCACHED_OFFSET;
567}
568
569/**
570 * pci_mmap_legacy_page_range - map legacy memory space to userland
571 * @bus: bus whose legacy space we're mapping
572 * @vma: vma passed in by mmap
573 *
574 * Map legacy memory space for this device back to userspace using a machine
575 * vector to get the base address.
576 */
577int
Benjamin Herrenschmidtf19aeb12008-10-03 19:49:32 +1000578pci_mmap_legacy_page_range(struct pci_bus *bus, struct vm_area_struct *vma,
579 enum pci_mmap_state mmap_state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580{
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600581 unsigned long size = vma->vm_end - vma->vm_start;
582 pgprot_t prot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 char *addr;
584
Benjamin Herrenschmidtf19aeb12008-10-03 19:49:32 +1000585 /* We only support mmap'ing of legacy memory space */
586 if (mmap_state != pci_mmap_mem)
587 return -ENOSYS;
588
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600589 /*
590 * Avoid attribute aliasing. See Documentation/ia64/aliasing.txt
591 * for more details.
592 */
Lennert Buytenhek06c67be2006-07-10 04:45:27 -0700593 if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600594 return -EINVAL;
595 prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
596 vma->vm_page_prot);
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 addr = pci_get_legacy_mem(bus);
599 if (IS_ERR(addr))
600 return PTR_ERR(addr);
601
602 vma->vm_pgoff += (unsigned long)addr >> PAGE_SHIFT;
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600603 vma->vm_page_prot = prot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700604
605 if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
Bjorn Helgaas32e62c62006-05-05 17:19:50 -0600606 size, vma->vm_page_prot))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 return -EAGAIN;
608
609 return 0;
610}
611
612/**
613 * ia64_pci_legacy_read - read from legacy I/O space
614 * @bus: bus to read
615 * @port: legacy port value
616 * @val: caller allocated storage for returned value
617 * @size: number of bytes to read
618 *
619 * Simply reads @size bytes from @port and puts the result in @val.
620 *
621 * Again, this (and the write routine) are generic versions that can be
622 * overridden by the platform. This is necessary on platforms that don't
623 * support legacy I/O routing or that hard fail on legacy I/O timeouts.
624 */
625int ia64_pci_legacy_read(struct pci_bus *bus, u16 port, u32 *val, u8 size)
626{
627 int ret = size;
628
629 switch (size) {
630 case 1:
631 *val = inb(port);
632 break;
633 case 2:
634 *val = inw(port);
635 break;
636 case 4:
637 *val = inl(port);
638 break;
639 default:
640 ret = -EINVAL;
641 break;
642 }
643
644 return ret;
645}
646
647/**
648 * ia64_pci_legacy_write - perform a legacy I/O write
649 * @bus: bus pointer
650 * @port: port to write
651 * @val: value to write
652 * @size: number of bytes to write from @val
653 *
654 * Simply writes @size bytes of @val to @port.
655 */
Satoru Takeuchia72391e2006-04-20 18:49:48 +0900656int ia64_pci_legacy_write(struct pci_bus *bus, u16 port, u32 val, u8 size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657{
Alex Williamson408045a2005-12-21 15:21:36 -0700658 int ret = size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
660 switch (size) {
661 case 1:
662 outb(val, port);
663 break;
664 case 2:
665 outw(val, port);
666 break;
667 case 4:
668 outl(val, port);
669 break;
670 default:
671 ret = -EINVAL;
672 break;
673 }
674
675 return ret;
676}
677
678/**
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600679 * set_pci_cacheline_size - determine cacheline size for PCI devices
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 *
681 * We want to use the line-size of the outer-most cache. We assume
682 * that this line-size is the same for all CPUs.
683 *
684 * Code mostly taken from arch/ia64/kernel/palinfo.c:cache_info().
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 */
Jesse Barnesac1aa472009-10-26 13:20:44 -0700686static void __init set_pci_dfl_cacheline_size(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687{
Matthew Wilcoxe088a4a2009-05-22 13:49:49 -0700688 unsigned long levels, unique_caches;
689 long status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 pal_cache_config_info_t cci;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691
692 status = ia64_pal_cache_summary(&levels, &unique_caches);
693 if (status != 0) {
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600694 printk(KERN_ERR "%s: ia64_pal_cache_summary() failed "
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800695 "(status=%ld)\n", __func__, status);
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600696 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 }
698
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600699 status = ia64_pal_cache_config_info(levels - 1,
700 /* cache_type (data_or_unified)= */ 2, &cci);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 if (status != 0) {
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600702 printk(KERN_ERR "%s: ia64_pal_cache_config_info() failed "
Harvey Harrisond4ed8082008-03-04 15:15:00 -0800703 "(status=%ld)\n", __func__, status);
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600704 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705 }
Jesse Barnesac1aa472009-10-26 13:20:44 -0700706 pci_dfl_cache_line_size = (1 << cci.pcci_line_size) / 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707}
708
John Keller175add12008-11-24 16:47:17 -0600709u64 ia64_dma_get_required_mask(struct device *dev)
710{
711 u32 low_totalram = ((max_pfn - 1) << PAGE_SHIFT);
712 u32 high_totalram = ((max_pfn - 1) >> (32 - PAGE_SHIFT));
713 u64 mask;
714
715 if (!high_totalram) {
716 /* convert to mask just covering totalram */
717 low_totalram = (1 << (fls(low_totalram) - 1));
718 low_totalram += low_totalram - 1;
719 mask = low_totalram;
720 } else {
721 high_totalram = (1 << (fls(high_totalram) - 1));
722 high_totalram += high_totalram - 1;
723 mask = (((u64)high_totalram) << 32) + 0xffffffff;
724 }
725 return mask;
726}
727EXPORT_SYMBOL_GPL(ia64_dma_get_required_mask);
728
729u64 dma_get_required_mask(struct device *dev)
730{
731 return platform_dma_get_required_mask(dev);
732}
733EXPORT_SYMBOL_GPL(dma_get_required_mask);
734
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600735static int __init pcibios_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736{
Jesse Barnesac1aa472009-10-26 13:20:44 -0700737 set_pci_dfl_cacheline_size();
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600738 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739}
Matthew Wilcox3efe2d82006-10-10 08:01:19 -0600740
741subsys_initcall(pcibios_init);