blob: 345c28d5615b4526de140f3f35d6b7b814969bc4 [file] [log] [blame]
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001/*
2 * arch/arm/mach-lpc32xx/clock.c
3 *
4 * Author: Kevin Wells <kevin.wells@nxp.com>
5 *
6 * Copyright (C) 2010 NXP Semiconductors
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License, or
11 * (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 */
18
19/*
20 * LPC32xx clock management driver overview
21 *
22 * The LPC32XX contains a number of high level system clocks that can be
23 * generated from different sources. These system clocks are used to
24 * generate the CPU and bus rates and the individual peripheral clocks in
25 * the system. When Linux is started by the boot loader, the system
26 * clocks are already running. Stopping a system clock during normal
27 * Linux operation should never be attempted, as peripherals that require
28 * those clocks will quit working (ie, DRAM).
29 *
30 * The LPC32xx high level clock tree looks as follows. Clocks marked with
31 * an asterisk are always on and cannot be disabled. Clocks marked with
32 * an ampersand can only be disabled in CPU suspend mode. Clocks marked
33 * with a caret are always on if it is the selected clock for the SYSCLK
34 * source. The clock that isn't used for SYSCLK can be enabled and
35 * disabled normally.
36 * 32KHz oscillator*
37 * / | \
38 * RTC* PLL397^ TOUCH
39 * /
40 * Main oscillator^ /
41 * | \ /
42 * | SYSCLK&
43 * | \
44 * | \
45 * USB_PLL HCLK_PLL&
46 * | | |
47 * USB host/device PCLK& |
48 * | |
49 * Peripherals
50 *
51 * The CPU and chip bus rates are derived from the HCLK PLL, which can
52 * generate various clock rates up to 266MHz and beyond. The internal bus
53 * rates (PCLK and HCLK) are generated from dividers based on the HCLK
54 * PLL rate. HCLK can be a ratio of 1:1, 1:2, or 1:4 or HCLK PLL rate,
55 * while PCLK can be 1:1 to 1:32 of HCLK PLL rate. Most peripherals high
56 * level clocks are based on either HCLK or PCLK, but have their own
57 * dividers as part of the IP itself. Because of this, the system clock
58 * rates should not be changed.
59 *
60 * The HCLK PLL is clocked from SYSCLK, which can be derived from the
61 * main oscillator or PLL397. PLL397 generates a rate that is 397 times
62 * the 32KHz oscillator rate. The main oscillator runs at the selected
63 * oscillator/crystal rate on the mosc_in pin of the LPC32xx. This rate
64 * is normally 13MHz, but depends on the selection of external crystals
65 * or oscillators. If USB operation is required, the main oscillator must
66 * be used in the system.
67 *
68 * Switching SYSCLK between sources during normal Linux operation is not
69 * supported. SYSCLK is preset in the bootloader. Because of the
70 * complexities of clock management during clock frequency changes,
71 * there are some limitations to the clock driver explained below:
72 * - The PLL397 and main oscillator can be enabled and disabled by the
73 * clk_enable() and clk_disable() functions unless SYSCLK is based
74 * on that clock. This allows the other oscillator that isn't driving
75 * the HCLK PLL to be used as another system clock that can be routed
76 * to an external pin.
77 * - The muxed SYSCLK input and HCLK_PLL rate cannot be changed with
78 * this driver.
79 * - HCLK and PCLK rates cannot be changed as part of this driver.
80 * - Most peripherals have their own dividers are part of the peripheral
81 * block. Changing SYSCLK, HCLK PLL, HCLK, or PCLK sources or rates
82 * will also impact the individual peripheral rates.
83 */
84
Roland Stigge89983162012-02-08 21:41:01 +010085#include <linux/export.h>
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -080086#include <linux/kernel.h>
87#include <linux/list.h>
88#include <linux/errno.h>
89#include <linux/device.h>
Roland Stigge48a5ded2012-03-12 22:23:43 +010090#include <linux/delay.h>
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -080091#include <linux/err.h>
92#include <linux/clk.h>
93#include <linux/amba/bus.h>
94#include <linux/amba/clcd.h>
Jean-Christop PLAGNIOL-VILLARD6d803ba2010-11-17 10:04:33 +010095#include <linux/clkdev.h>
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -080096
97#include <mach/hardware.h>
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -080098#include <mach/platform.h>
99#include "clock.h"
100#include "common.h"
101
Roland Stiggeb8451862012-02-08 21:41:05 +0100102static DEFINE_SPINLOCK(global_clkregs_lock);
103
Roland Stigge48a5ded2012-03-12 22:23:43 +0100104static int usb_pll_enable, usb_pll_valid;
105
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800106static struct clk clk_armpll;
107static struct clk clk_usbpll;
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800108
109/*
110 * Post divider values for PLLs based on selected register value
111 */
112static const u32 pll_postdivs[4] = {1, 2, 4, 8};
113
114static unsigned long local_return_parent_rate(struct clk *clk)
115{
116 /*
117 * If a clock has a rate of 0, then it inherits it's parent
118 * clock rate
119 */
120 while (clk->rate == 0)
121 clk = clk->parent;
122
123 return clk->rate;
124}
125
126/* 32KHz clock has a fixed rate and is not stoppable */
127static struct clk osc_32KHz = {
128 .rate = LPC32XX_CLOCK_OSC_FREQ,
129 .get_rate = local_return_parent_rate,
130};
131
132static int local_pll397_enable(struct clk *clk, int enable)
133{
134 u32 reg;
Roland Stiggef40a6812012-02-08 21:41:02 +0100135 unsigned long timeout = jiffies + msecs_to_jiffies(10);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800136
137 reg = __raw_readl(LPC32XX_CLKPWR_PLL397_CTRL);
138
139 if (enable == 0) {
140 reg |= LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS;
141 __raw_writel(reg, LPC32XX_CLKPWR_PLL397_CTRL);
142 } else {
143 /* Enable PLL397 */
144 reg &= ~LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS;
145 __raw_writel(reg, LPC32XX_CLKPWR_PLL397_CTRL);
146
147 /* Wait for PLL397 lock */
148 while (((__raw_readl(LPC32XX_CLKPWR_PLL397_CTRL) &
149 LPC32XX_CLKPWR_SYSCTRL_PLL397_STS) == 0) &&
Roland Stiggef40a6812012-02-08 21:41:02 +0100150 time_before(jiffies, timeout))
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800151 cpu_relax();
152
153 if ((__raw_readl(LPC32XX_CLKPWR_PLL397_CTRL) &
154 LPC32XX_CLKPWR_SYSCTRL_PLL397_STS) == 0)
155 return -ENODEV;
156 }
157
158 return 0;
159}
160
161static int local_oscmain_enable(struct clk *clk, int enable)
162{
163 u32 reg;
Roland Stiggef40a6812012-02-08 21:41:02 +0100164 unsigned long timeout = jiffies + msecs_to_jiffies(10);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800165
166 reg = __raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL);
167
168 if (enable == 0) {
169 reg |= LPC32XX_CLKPWR_MOSC_DISABLE;
170 __raw_writel(reg, LPC32XX_CLKPWR_MAIN_OSC_CTRL);
171 } else {
172 /* Enable main oscillator */
173 reg &= ~LPC32XX_CLKPWR_MOSC_DISABLE;
174 __raw_writel(reg, LPC32XX_CLKPWR_MAIN_OSC_CTRL);
175
176 /* Wait for main oscillator to start */
177 while (((__raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL) &
178 LPC32XX_CLKPWR_MOSC_DISABLE) != 0) &&
Roland Stiggef40a6812012-02-08 21:41:02 +0100179 time_before(jiffies, timeout))
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800180 cpu_relax();
181
182 if ((__raw_readl(LPC32XX_CLKPWR_MAIN_OSC_CTRL) &
183 LPC32XX_CLKPWR_MOSC_DISABLE) != 0)
184 return -ENODEV;
185 }
186
187 return 0;
188}
189
190static struct clk osc_pll397 = {
191 .parent = &osc_32KHz,
192 .enable = local_pll397_enable,
193 .rate = LPC32XX_CLOCK_OSC_FREQ * 397,
194 .get_rate = local_return_parent_rate,
195};
196
197static struct clk osc_main = {
198 .enable = local_oscmain_enable,
199 .rate = LPC32XX_MAIN_OSC_FREQ,
200 .get_rate = local_return_parent_rate,
201};
202
203static struct clk clk_sys;
204
205/*
206 * Convert a PLL register value to a PLL output frequency
207 */
208u32 clk_get_pllrate_from_reg(u32 inputclk, u32 regval)
209{
210 struct clk_pll_setup pllcfg;
211
212 pllcfg.cco_bypass_b15 = 0;
213 pllcfg.direct_output_b14 = 0;
214 pllcfg.fdbk_div_ctrl_b13 = 0;
215 if ((regval & LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS) != 0)
216 pllcfg.cco_bypass_b15 = 1;
217 if ((regval & LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS) != 0)
218 pllcfg.direct_output_b14 = 1;
219 if ((regval & LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK) != 0)
220 pllcfg.fdbk_div_ctrl_b13 = 1;
221 pllcfg.pll_m = 1 + ((regval >> 1) & 0xFF);
222 pllcfg.pll_n = 1 + ((regval >> 9) & 0x3);
223 pllcfg.pll_p = pll_postdivs[((regval >> 11) & 0x3)];
224
225 return clk_check_pll_setup(inputclk, &pllcfg);
226}
227
228/*
229 * Setup the HCLK PLL with a PLL structure
230 */
231static u32 local_clk_pll_setup(struct clk_pll_setup *PllSetup)
232{
233 u32 tv, tmp = 0;
234
235 if (PllSetup->analog_on != 0)
236 tmp |= LPC32XX_CLKPWR_HCLKPLL_POWER_UP;
237 if (PllSetup->cco_bypass_b15 != 0)
238 tmp |= LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS;
239 if (PllSetup->direct_output_b14 != 0)
240 tmp |= LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS;
241 if (PllSetup->fdbk_div_ctrl_b13 != 0)
242 tmp |= LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK;
243
244 tv = ffs(PllSetup->pll_p) - 1;
245 if ((!is_power_of_2(PllSetup->pll_p)) || (tv > 3))
246 return 0;
247
248 tmp |= LPC32XX_CLKPWR_HCLKPLL_POSTDIV_2POW(tv);
249 tmp |= LPC32XX_CLKPWR_HCLKPLL_PREDIV_PLUS1(PllSetup->pll_n - 1);
250 tmp |= LPC32XX_CLKPWR_HCLKPLL_PLLM(PllSetup->pll_m - 1);
251
252 return tmp;
253}
254
255/*
256 * Update the ARM core PLL frequency rate variable from the actual PLL setting
257 */
258static void local_update_armpll_rate(void)
259{
260 u32 clkin, pllreg;
261
262 clkin = clk_armpll.parent->rate;
263 pllreg = __raw_readl(LPC32XX_CLKPWR_HCLKPLL_CTRL) & 0x1FFFF;
264
265 clk_armpll.rate = clk_get_pllrate_from_reg(clkin, pllreg);
266}
267
268/*
269 * Find a PLL configuration for the selected input frequency
270 */
271static u32 local_clk_find_pll_cfg(u32 pllin_freq, u32 target_freq,
272 struct clk_pll_setup *pllsetup)
273{
274 u32 ifreq, freqtol, m, n, p, fclkout;
275
276 /* Determine frequency tolerance limits */
277 freqtol = target_freq / 250;
278 ifreq = pllin_freq;
279
280 /* Is direct bypass mode possible? */
281 if (abs(pllin_freq - target_freq) <= freqtol) {
282 pllsetup->analog_on = 0;
283 pllsetup->cco_bypass_b15 = 1;
284 pllsetup->direct_output_b14 = 1;
285 pllsetup->fdbk_div_ctrl_b13 = 1;
286 pllsetup->pll_p = pll_postdivs[0];
287 pllsetup->pll_n = 1;
288 pllsetup->pll_m = 1;
289 return clk_check_pll_setup(ifreq, pllsetup);
290 } else if (target_freq <= ifreq) {
291 pllsetup->analog_on = 0;
292 pllsetup->cco_bypass_b15 = 1;
293 pllsetup->direct_output_b14 = 0;
294 pllsetup->fdbk_div_ctrl_b13 = 1;
295 pllsetup->pll_n = 1;
296 pllsetup->pll_m = 1;
297 for (p = 0; p <= 3; p++) {
298 pllsetup->pll_p = pll_postdivs[p];
299 fclkout = clk_check_pll_setup(ifreq, pllsetup);
300 if (abs(target_freq - fclkout) <= freqtol)
301 return fclkout;
302 }
303 }
304
305 /* Is direct mode possible? */
306 pllsetup->analog_on = 1;
307 pllsetup->cco_bypass_b15 = 0;
308 pllsetup->direct_output_b14 = 1;
309 pllsetup->fdbk_div_ctrl_b13 = 0;
310 pllsetup->pll_p = pll_postdivs[0];
311 for (m = 1; m <= 256; m++) {
312 for (n = 1; n <= 4; n++) {
313 /* Compute output frequency for this value */
314 pllsetup->pll_n = n;
315 pllsetup->pll_m = m;
316 fclkout = clk_check_pll_setup(ifreq,
317 pllsetup);
318 if (abs(target_freq - fclkout) <=
319 freqtol)
320 return fclkout;
321 }
322 }
323
324 /* Is integer mode possible? */
325 pllsetup->analog_on = 1;
326 pllsetup->cco_bypass_b15 = 0;
327 pllsetup->direct_output_b14 = 0;
328 pllsetup->fdbk_div_ctrl_b13 = 1;
329 for (m = 1; m <= 256; m++) {
330 for (n = 1; n <= 4; n++) {
331 for (p = 0; p < 4; p++) {
332 /* Compute output frequency */
333 pllsetup->pll_p = pll_postdivs[p];
334 pllsetup->pll_n = n;
335 pllsetup->pll_m = m;
336 fclkout = clk_check_pll_setup(
337 ifreq, pllsetup);
338 if (abs(target_freq - fclkout) <= freqtol)
339 return fclkout;
340 }
341 }
342 }
343
344 /* Try non-integer mode */
345 pllsetup->analog_on = 1;
346 pllsetup->cco_bypass_b15 = 0;
347 pllsetup->direct_output_b14 = 0;
348 pllsetup->fdbk_div_ctrl_b13 = 0;
349 for (m = 1; m <= 256; m++) {
350 for (n = 1; n <= 4; n++) {
351 for (p = 0; p < 4; p++) {
352 /* Compute output frequency */
353 pllsetup->pll_p = pll_postdivs[p];
354 pllsetup->pll_n = n;
355 pllsetup->pll_m = m;
356 fclkout = clk_check_pll_setup(
357 ifreq, pllsetup);
358 if (abs(target_freq - fclkout) <= freqtol)
359 return fclkout;
360 }
361 }
362 }
363
364 return 0;
365}
366
367static struct clk clk_armpll = {
368 .parent = &clk_sys,
369 .get_rate = local_return_parent_rate,
370};
371
372/*
373 * Setup the USB PLL with a PLL structure
374 */
375static u32 local_clk_usbpll_setup(struct clk_pll_setup *pHCLKPllSetup)
376{
377 u32 reg, tmp = local_clk_pll_setup(pHCLKPllSetup);
378
379 reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL) & ~0x1FFFF;
380 reg |= tmp;
381 __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
382
383 return clk_check_pll_setup(clk_usbpll.parent->rate,
384 pHCLKPllSetup);
385}
386
387static int local_usbpll_enable(struct clk *clk, int enable)
388{
389 u32 reg;
Roland Stigge48a5ded2012-03-12 22:23:43 +0100390 int ret = 0;
391 unsigned long timeout = jiffies + msecs_to_jiffies(20);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800392
393 reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL);
394
Roland Stigge48a5ded2012-03-12 22:23:43 +0100395 __raw_writel(reg & ~(LPC32XX_CLKPWR_USBCTRL_CLK_EN2 |
396 LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP),
397 LPC32XX_CLKPWR_USB_CTRL);
398 __raw_writel(reg & ~LPC32XX_CLKPWR_USBCTRL_CLK_EN1,
399 LPC32XX_CLKPWR_USB_CTRL);
400
401 if (enable && usb_pll_valid && usb_pll_enable) {
402 ret = -ENODEV;
403 /*
404 * If the PLL rate has been previously set, then the rate
405 * in the PLL register is valid and can be enabled here.
406 * Otherwise, it needs to be enabled as part of setrate.
407 */
408
409 /*
410 * Gate clock into PLL
411 */
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800412 reg |= LPC32XX_CLKPWR_USBCTRL_CLK_EN1;
413 __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
414
Roland Stigge48a5ded2012-03-12 22:23:43 +0100415 /*
416 * Enable PLL
417 */
418 reg |= LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP;
419 __raw_writel(reg, LPC32XX_CLKPWR_USB_CTRL);
420
421 /*
422 * Wait for PLL to lock
423 */
Roland Stiggef40a6812012-02-08 21:41:02 +0100424 while (time_before(jiffies, timeout) && (ret == -ENODEV)) {
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800425 reg = __raw_readl(LPC32XX_CLKPWR_USB_CTRL);
426 if (reg & LPC32XX_CLKPWR_USBCTRL_PLL_STS)
427 ret = 0;
Roland Stigge48a5ded2012-03-12 22:23:43 +0100428 else
429 udelay(10);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800430 }
431
Roland Stigge48a5ded2012-03-12 22:23:43 +0100432 /*
433 * Gate clock from PLL if PLL is locked
434 */
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800435 if (ret == 0) {
Roland Stigge48a5ded2012-03-12 22:23:43 +0100436 __raw_writel(reg | LPC32XX_CLKPWR_USBCTRL_CLK_EN2,
437 LPC32XX_CLKPWR_USB_CTRL);
438 } else {
439 __raw_writel(reg & ~(LPC32XX_CLKPWR_USBCTRL_CLK_EN1 |
440 LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP),
441 LPC32XX_CLKPWR_USB_CTRL);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800442 }
Roland Stigge48a5ded2012-03-12 22:23:43 +0100443 } else if ((enable == 0) && usb_pll_valid && usb_pll_enable) {
444 usb_pll_valid = 0;
445 usb_pll_enable = 0;
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800446 }
447
448 return ret;
449}
450
451static unsigned long local_usbpll_round_rate(struct clk *clk,
452 unsigned long rate)
453{
454 u32 clkin, usbdiv;
455 struct clk_pll_setup pllsetup;
456
457 /*
458 * Unlike other clocks, this clock has a KHz input rate, so bump
459 * it up to work with the PLL function
460 */
461 rate = rate * 1000;
462
Roland Stigge48a5ded2012-03-12 22:23:43 +0100463 clkin = clk->get_rate(clk);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800464 usbdiv = (__raw_readl(LPC32XX_CLKPWR_USBCLK_PDIV) &
465 LPC32XX_CLKPWR_USBPDIV_PLL_MASK) + 1;
466 clkin = clkin / usbdiv;
467
468 /* Try to find a good rate setup */
469 if (local_clk_find_pll_cfg(clkin, rate, &pllsetup) == 0)
470 return 0;
471
472 return clk_check_pll_setup(clkin, &pllsetup);
473}
474
475static int local_usbpll_set_rate(struct clk *clk, unsigned long rate)
476{
Roland Stigge48a5ded2012-03-12 22:23:43 +0100477 int ret = -ENODEV;
478 u32 clkin, usbdiv;
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800479 struct clk_pll_setup pllsetup;
480
481 /*
482 * Unlike other clocks, this clock has a KHz input rate, so bump
483 * it up to work with the PLL function
484 */
485 rate = rate * 1000;
486
Roland Stigge48a5ded2012-03-12 22:23:43 +0100487 clkin = clk->get_rate(clk->parent);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800488 usbdiv = (__raw_readl(LPC32XX_CLKPWR_USBCLK_PDIV) &
489 LPC32XX_CLKPWR_USBPDIV_PLL_MASK) + 1;
490 clkin = clkin / usbdiv;
491
492 /* Try to find a good rate setup */
493 if (local_clk_find_pll_cfg(clkin, rate, &pllsetup) == 0)
494 return -EINVAL;
495
Roland Stigge48a5ded2012-03-12 22:23:43 +0100496 /*
497 * Disable PLL clocks during PLL change
498 */
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800499 local_usbpll_enable(clk, 0);
Roland Stigge48a5ded2012-03-12 22:23:43 +0100500 pllsetup.analog_on = 0;
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800501 local_clk_usbpll_setup(&pllsetup);
502
Roland Stigge48a5ded2012-03-12 22:23:43 +0100503 /*
504 * Start USB PLL and check PLL status
505 */
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800506
Roland Stigge48a5ded2012-03-12 22:23:43 +0100507 usb_pll_valid = 1;
508 usb_pll_enable = 1;
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800509
Roland Stigge48a5ded2012-03-12 22:23:43 +0100510 ret = local_usbpll_enable(clk, 1);
511 if (ret >= 0)
512 clk->rate = clk_check_pll_setup(clkin, &pllsetup);
513
514 return ret;
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800515}
516
517static struct clk clk_usbpll = {
518 .parent = &osc_main,
519 .set_rate = local_usbpll_set_rate,
520 .enable = local_usbpll_enable,
521 .rate = 48000, /* In KHz */
522 .get_rate = local_return_parent_rate,
523 .round_rate = local_usbpll_round_rate,
524};
525
526static u32 clk_get_hclk_div(void)
527{
528 static const u32 hclkdivs[4] = {1, 2, 4, 4};
529 return hclkdivs[LPC32XX_CLKPWR_HCLKDIV_DIV_2POW(
530 __raw_readl(LPC32XX_CLKPWR_HCLK_DIV))];
531}
532
533static struct clk clk_hclk = {
534 .parent = &clk_armpll,
535 .get_rate = local_return_parent_rate,
536};
537
538static struct clk clk_pclk = {
539 .parent = &clk_armpll,
540 .get_rate = local_return_parent_rate,
541};
542
543static int local_onoff_enable(struct clk *clk, int enable)
544{
545 u32 tmp;
546
547 tmp = __raw_readl(clk->enable_reg);
548
549 if (enable == 0)
550 tmp &= ~clk->enable_mask;
551 else
552 tmp |= clk->enable_mask;
553
554 __raw_writel(tmp, clk->enable_reg);
555
556 return 0;
557}
558
559/* Peripheral clock sources */
560static struct clk clk_timer0 = {
561 .parent = &clk_pclk,
562 .enable = local_onoff_enable,
563 .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
564 .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER0_EN,
565 .get_rate = local_return_parent_rate,
566};
567static struct clk clk_timer1 = {
568 .parent = &clk_pclk,
569 .enable = local_onoff_enable,
570 .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
571 .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER1_EN,
572 .get_rate = local_return_parent_rate,
573};
574static struct clk clk_timer2 = {
575 .parent = &clk_pclk,
576 .enable = local_onoff_enable,
577 .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
578 .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER2_EN,
579 .get_rate = local_return_parent_rate,
580};
581static struct clk clk_timer3 = {
582 .parent = &clk_pclk,
583 .enable = local_onoff_enable,
584 .enable_reg = LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1,
585 .enable_mask = LPC32XX_CLKPWR_TMRPWMCLK_TIMER3_EN,
586 .get_rate = local_return_parent_rate,
587};
588static struct clk clk_wdt = {
589 .parent = &clk_pclk,
590 .enable = local_onoff_enable,
591 .enable_reg = LPC32XX_CLKPWR_TIMER_CLK_CTRL,
592 .enable_mask = LPC32XX_CLKPWR_PWMCLK_WDOG_EN,
593 .get_rate = local_return_parent_rate,
594};
595static struct clk clk_vfp9 = {
596 .parent = &clk_pclk,
597 .enable = local_onoff_enable,
598 .enable_reg = LPC32XX_CLKPWR_DEBUG_CTRL,
599 .enable_mask = LPC32XX_CLKPWR_VFP_CLOCK_ENABLE_BIT,
600 .get_rate = local_return_parent_rate,
601};
602static struct clk clk_dma = {
603 .parent = &clk_hclk,
604 .enable = local_onoff_enable,
605 .enable_reg = LPC32XX_CLKPWR_DMA_CLK_CTRL,
606 .enable_mask = LPC32XX_CLKPWR_DMACLKCTRL_CLK_EN,
607 .get_rate = local_return_parent_rate,
608};
609
610static struct clk clk_uart3 = {
611 .parent = &clk_pclk,
612 .enable = local_onoff_enable,
613 .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
614 .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART3_EN,
615 .get_rate = local_return_parent_rate,
616};
617
618static struct clk clk_uart4 = {
619 .parent = &clk_pclk,
620 .enable = local_onoff_enable,
621 .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
622 .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART4_EN,
623 .get_rate = local_return_parent_rate,
624};
625
626static struct clk clk_uart5 = {
627 .parent = &clk_pclk,
628 .enable = local_onoff_enable,
629 .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
630 .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART5_EN,
631 .get_rate = local_return_parent_rate,
632};
633
634static struct clk clk_uart6 = {
635 .parent = &clk_pclk,
636 .enable = local_onoff_enable,
637 .enable_reg = LPC32XX_CLKPWR_UART_CLK_CTRL,
638 .enable_mask = LPC32XX_CLKPWR_UARTCLKCTRL_UART6_EN,
639 .get_rate = local_return_parent_rate,
640};
641
642static struct clk clk_i2c0 = {
643 .parent = &clk_hclk,
644 .enable = local_onoff_enable,
645 .enable_reg = LPC32XX_CLKPWR_I2C_CLK_CTRL,
646 .enable_mask = LPC32XX_CLKPWR_I2CCLK_I2C1CLK_EN,
647 .get_rate = local_return_parent_rate,
648};
649
650static struct clk clk_i2c1 = {
651 .parent = &clk_hclk,
652 .enable = local_onoff_enable,
653 .enable_reg = LPC32XX_CLKPWR_I2C_CLK_CTRL,
654 .enable_mask = LPC32XX_CLKPWR_I2CCLK_I2C2CLK_EN,
655 .get_rate = local_return_parent_rate,
656};
657
658static struct clk clk_i2c2 = {
659 .parent = &clk_pclk,
660 .enable = local_onoff_enable,
661 .enable_reg = io_p2v(LPC32XX_USB_BASE + 0xFF4),
662 .enable_mask = 0x4,
663 .get_rate = local_return_parent_rate,
664};
665
666static struct clk clk_ssp0 = {
667 .parent = &clk_hclk,
668 .enable = local_onoff_enable,
669 .enable_reg = LPC32XX_CLKPWR_SSP_CLK_CTRL,
670 .enable_mask = LPC32XX_CLKPWR_SSPCTRL_SSPCLK0_EN,
671 .get_rate = local_return_parent_rate,
672};
673
674static struct clk clk_ssp1 = {
675 .parent = &clk_hclk,
676 .enable = local_onoff_enable,
677 .enable_reg = LPC32XX_CLKPWR_SSP_CLK_CTRL,
678 .enable_mask = LPC32XX_CLKPWR_SSPCTRL_SSPCLK1_EN,
679 .get_rate = local_return_parent_rate,
680};
681
682static struct clk clk_kscan = {
683 .parent = &osc_32KHz,
684 .enable = local_onoff_enable,
685 .enable_reg = LPC32XX_CLKPWR_KEY_CLK_CTRL,
686 .enable_mask = LPC32XX_CLKPWR_KEYCLKCTRL_CLK_EN,
687 .get_rate = local_return_parent_rate,
688};
689
690static struct clk clk_nand = {
691 .parent = &clk_hclk,
692 .enable = local_onoff_enable,
693 .enable_reg = LPC32XX_CLKPWR_NAND_CLK_CTRL,
Roland Stiggeb27f4822012-06-14 16:16:16 +0200694 .enable_mask = LPC32XX_CLKPWR_NANDCLK_SLCCLK_EN |
695 LPC32XX_CLKPWR_NANDCLK_SEL_SLC,
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800696 .get_rate = local_return_parent_rate,
697};
698
Roland Stiggeb27f4822012-06-14 16:16:16 +0200699static struct clk clk_nand_mlc = {
700 .parent = &clk_hclk,
701 .enable = local_onoff_enable,
702 .enable_reg = LPC32XX_CLKPWR_NAND_CLK_CTRL,
703 .enable_mask = LPC32XX_CLKPWR_NANDCLK_MLCCLK_EN |
704 LPC32XX_CLKPWR_NANDCLK_DMA_INT |
705 LPC32XX_CLKPWR_NANDCLK_INTSEL_MLC,
706 .get_rate = local_return_parent_rate,
707};
708
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800709static struct clk clk_i2s0 = {
710 .parent = &clk_hclk,
711 .enable = local_onoff_enable,
712 .enable_reg = LPC32XX_CLKPWR_I2S_CLK_CTRL,
713 .enable_mask = LPC32XX_CLKPWR_I2SCTRL_I2SCLK0_EN,
714 .get_rate = local_return_parent_rate,
715};
716
717static struct clk clk_i2s1 = {
718 .parent = &clk_hclk,
719 .enable = local_onoff_enable,
720 .enable_reg = LPC32XX_CLKPWR_I2S_CLK_CTRL,
Alexandre Pereira da Silvadf072712012-06-13 19:38:48 -0300721 .enable_mask = LPC32XX_CLKPWR_I2SCTRL_I2SCLK1_EN |
722 LPC32XX_CLKPWR_I2SCTRL_I2S1_USE_DMA,
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800723 .get_rate = local_return_parent_rate,
724};
725
726static struct clk clk_net = {
727 .parent = &clk_hclk,
728 .enable = local_onoff_enable,
729 .enable_reg = LPC32XX_CLKPWR_MACCLK_CTRL,
730 .enable_mask = (LPC32XX_CLKPWR_MACCTRL_DMACLK_EN |
731 LPC32XX_CLKPWR_MACCTRL_MMIOCLK_EN |
732 LPC32XX_CLKPWR_MACCTRL_HRCCLK_EN),
733 .get_rate = local_return_parent_rate,
734};
735
736static struct clk clk_rtc = {
737 .parent = &osc_32KHz,
738 .rate = 1, /* 1 Hz */
739 .get_rate = local_return_parent_rate,
740};
741
742static struct clk clk_usbd = {
743 .parent = &clk_usbpll,
744 .enable = local_onoff_enable,
745 .enable_reg = LPC32XX_CLKPWR_USB_CTRL,
746 .enable_mask = LPC32XX_CLKPWR_USBCTRL_HCLK_EN,
747 .get_rate = local_return_parent_rate,
748};
749
750static int tsc_onoff_enable(struct clk *clk, int enable)
751{
752 u32 tmp;
753
754 /* Make sure 32KHz clock is the selected clock */
755 tmp = __raw_readl(LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
756 tmp &= ~LPC32XX_CLKPWR_ADCCTRL1_PCLK_SEL;
757 __raw_writel(tmp, LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
758
759 if (enable == 0)
760 __raw_writel(0, clk->enable_reg);
761 else
762 __raw_writel(clk->enable_mask, clk->enable_reg);
763
764 return 0;
765}
766
767static struct clk clk_tsc = {
768 .parent = &osc_32KHz,
769 .enable = tsc_onoff_enable,
770 .enable_reg = LPC32XX_CLKPWR_ADC_CLK_CTRL,
771 .enable_mask = LPC32XX_CLKPWR_ADC32CLKCTRL_CLK_EN,
772 .get_rate = local_return_parent_rate,
773};
774
Roland Stigge678a0222012-02-17 14:58:14 +0100775static int adc_onoff_enable(struct clk *clk, int enable)
776{
777 u32 tmp;
778 u32 divider;
779
780 /* Use PERIPH_CLOCK */
781 tmp = __raw_readl(LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
782 tmp |= LPC32XX_CLKPWR_ADCCTRL1_PCLK_SEL;
783 /*
784 * Set clock divider so that we have equal to or less than
785 * 4.5MHz clock at ADC
786 */
787 divider = clk->get_rate(clk) / 4500000 + 1;
788 tmp |= divider;
789 __raw_writel(tmp, LPC32XX_CLKPWR_ADC_CLK_CTRL_1);
790
791 /* synchronize rate of this clock w/ actual HW setting */
792 clk->rate = clk->get_rate(clk->parent) / divider;
793
794 if (enable == 0)
795 __raw_writel(0, clk->enable_reg);
796 else
797 __raw_writel(clk->enable_mask, clk->enable_reg);
798
799 return 0;
800}
801
802static struct clk clk_adc = {
803 .parent = &clk_pclk,
804 .enable = adc_onoff_enable,
805 .enable_reg = LPC32XX_CLKPWR_ADC_CLK_CTRL,
806 .enable_mask = LPC32XX_CLKPWR_ADC32CLKCTRL_CLK_EN,
807 .get_rate = local_return_parent_rate,
808};
809
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800810static int mmc_onoff_enable(struct clk *clk, int enable)
811{
812 u32 tmp;
813
814 tmp = __raw_readl(LPC32XX_CLKPWR_MS_CTRL) &
Roland Stigge5df5d012012-07-01 21:06:44 +0200815 ~(LPC32XX_CLKPWR_MSCARD_SDCARD_EN |
816 LPC32XX_CLKPWR_MSCARD_MSDIO_PU_EN);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800817
818 /* If rate is 0, disable clock */
819 if (enable != 0)
Roland Stigge5df5d012012-07-01 21:06:44 +0200820 tmp |= LPC32XX_CLKPWR_MSCARD_SDCARD_EN |
821 LPC32XX_CLKPWR_MSCARD_MSDIO_PU_EN;
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800822
823 __raw_writel(tmp, LPC32XX_CLKPWR_MS_CTRL);
824
825 return 0;
826}
827
828static unsigned long mmc_get_rate(struct clk *clk)
829{
830 u32 div, rate, oldclk;
831
832 /* The MMC clock must be on when accessing an MMC register */
833 oldclk = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
834 __raw_writel(oldclk | LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
835 LPC32XX_CLKPWR_MS_CTRL);
836 div = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
837 __raw_writel(oldclk, LPC32XX_CLKPWR_MS_CTRL);
838
839 /* Get the parent clock rate */
840 rate = clk->parent->get_rate(clk->parent);
841
842 /* Get the MMC controller clock divider value */
843 div = div & LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(0xf);
844
845 if (!div)
846 div = 1;
847
848 return rate / div;
849}
850
851static unsigned long mmc_round_rate(struct clk *clk, unsigned long rate)
852{
853 unsigned long div, prate;
854
855 /* Get the parent clock rate */
856 prate = clk->parent->get_rate(clk->parent);
857
858 if (rate >= prate)
859 return prate;
860
861 div = prate / rate;
862 if (div > 0xf)
863 div = 0xf;
864
865 return prate / div;
866}
867
868static int mmc_set_rate(struct clk *clk, unsigned long rate)
869{
870 u32 oldclk, tmp;
871 unsigned long prate, div, crate = mmc_round_rate(clk, rate);
872
873 prate = clk->parent->get_rate(clk->parent);
874
875 div = prate / crate;
876
877 /* The MMC clock must be on when accessing an MMC register */
878 oldclk = __raw_readl(LPC32XX_CLKPWR_MS_CTRL);
879 __raw_writel(oldclk | LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
880 LPC32XX_CLKPWR_MS_CTRL);
881 tmp = __raw_readl(LPC32XX_CLKPWR_MS_CTRL) &
882 ~LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(0xf);
883 tmp |= LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(div);
884 __raw_writel(tmp, LPC32XX_CLKPWR_MS_CTRL);
885
886 __raw_writel(oldclk, LPC32XX_CLKPWR_MS_CTRL);
887
888 return 0;
889}
890
891static struct clk clk_mmc = {
892 .parent = &clk_armpll,
893 .set_rate = mmc_set_rate,
894 .get_rate = mmc_get_rate,
895 .round_rate = mmc_round_rate,
896 .enable = mmc_onoff_enable,
897 .enable_reg = LPC32XX_CLKPWR_MS_CTRL,
898 .enable_mask = LPC32XX_CLKPWR_MSCARD_SDCARD_EN,
899};
900
901static unsigned long clcd_get_rate(struct clk *clk)
902{
903 u32 tmp, div, rate, oldclk;
904
905 /* The LCD clock must be on when accessing an LCD register */
906 oldclk = __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL);
907 __raw_writel(oldclk | LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
908 LPC32XX_CLKPWR_LCDCLK_CTRL);
909 tmp = __raw_readl(io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2));
910 __raw_writel(oldclk, LPC32XX_CLKPWR_LCDCLK_CTRL);
911
912 rate = clk->parent->get_rate(clk->parent);
913
914 /* Only supports internal clocking */
915 if (tmp & TIM2_BCD)
916 return rate;
917
918 div = (tmp & 0x1F) | ((tmp & 0xF8) >> 22);
919 tmp = rate / (2 + div);
920
921 return tmp;
922}
923
924static int clcd_set_rate(struct clk *clk, unsigned long rate)
925{
926 u32 tmp, prate, div, oldclk;
927
928 /* The LCD clock must be on when accessing an LCD register */
929 oldclk = __raw_readl(LPC32XX_CLKPWR_LCDCLK_CTRL);
930 __raw_writel(oldclk | LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
931 LPC32XX_CLKPWR_LCDCLK_CTRL);
932
933 tmp = __raw_readl(io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2)) | TIM2_BCD;
934 prate = clk->parent->get_rate(clk->parent);
935
936 if (rate < prate) {
937 /* Find closest divider */
938 div = prate / rate;
939 if (div >= 2) {
940 div -= 2;
941 tmp &= ~TIM2_BCD;
942 }
943
944 tmp &= ~(0xF800001F);
945 tmp |= (div & 0x1F);
946 tmp |= (((div >> 5) & 0x1F) << 27);
947 }
948
949 __raw_writel(tmp, io_p2v(LPC32XX_LCD_BASE + CLCD_TIM2));
950 __raw_writel(oldclk, LPC32XX_CLKPWR_LCDCLK_CTRL);
951
952 return 0;
953}
954
955static unsigned long clcd_round_rate(struct clk *clk, unsigned long rate)
956{
957 u32 prate, div;
958
959 prate = clk->parent->get_rate(clk->parent);
960
961 if (rate >= prate)
962 rate = prate;
963 else {
964 div = prate / rate;
965 if (div > 0x3ff)
966 div = 0x3ff;
967
968 rate = prate / div;
969 }
970
971 return rate;
972}
973
974static struct clk clk_lcd = {
975 .parent = &clk_hclk,
976 .set_rate = clcd_set_rate,
977 .get_rate = clcd_get_rate,
978 .round_rate = clcd_round_rate,
979 .enable = local_onoff_enable,
980 .enable_reg = LPC32XX_CLKPWR_LCDCLK_CTRL,
981 .enable_mask = LPC32XX_CLKPWR_LCDCTRL_CLK_EN,
982};
983
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800984static void local_clk_disable(struct clk *clk)
985{
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -0800986 /* Don't attempt to disable clock if it has no users */
987 if (clk->usecount > 0) {
988 clk->usecount--;
989
990 /* Only disable clock when it has no more users */
991 if ((clk->usecount == 0) && (clk->enable))
992 clk->enable(clk, 0);
993
994 /* Check parent clocks, they may need to be disabled too */
995 if (clk->parent)
996 local_clk_disable(clk->parent);
997 }
998}
999
1000static int local_clk_enable(struct clk *clk)
1001{
1002 int ret = 0;
1003
1004 /* Enable parent clocks first and update use counts */
1005 if (clk->parent)
1006 ret = local_clk_enable(clk->parent);
1007
1008 if (!ret) {
1009 /* Only enable clock if it's currently disabled */
1010 if ((clk->usecount == 0) && (clk->enable))
1011 ret = clk->enable(clk, 1);
1012
1013 if (!ret)
1014 clk->usecount++;
1015 else if (clk->parent)
1016 local_clk_disable(clk->parent);
1017 }
1018
1019 return ret;
1020}
1021
1022/*
1023 * clk_enable - inform the system when the clock source should be running.
1024 */
1025int clk_enable(struct clk *clk)
1026{
1027 int ret;
Roland Stiggeb8451862012-02-08 21:41:05 +01001028 unsigned long flags;
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001029
Roland Stiggeb8451862012-02-08 21:41:05 +01001030 spin_lock_irqsave(&global_clkregs_lock, flags);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001031 ret = local_clk_enable(clk);
Roland Stiggeb8451862012-02-08 21:41:05 +01001032 spin_unlock_irqrestore(&global_clkregs_lock, flags);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001033
1034 return ret;
1035}
1036EXPORT_SYMBOL(clk_enable);
1037
1038/*
1039 * clk_disable - inform the system when the clock source is no longer required
1040 */
1041void clk_disable(struct clk *clk)
1042{
Roland Stiggeb8451862012-02-08 21:41:05 +01001043 unsigned long flags;
1044
1045 spin_lock_irqsave(&global_clkregs_lock, flags);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001046 local_clk_disable(clk);
Roland Stiggeb8451862012-02-08 21:41:05 +01001047 spin_unlock_irqrestore(&global_clkregs_lock, flags);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001048}
1049EXPORT_SYMBOL(clk_disable);
1050
1051/*
1052 * clk_get_rate - obtain the current clock rate (in Hz) for a clock source
1053 */
1054unsigned long clk_get_rate(struct clk *clk)
1055{
Roland Stiggeb8451862012-02-08 21:41:05 +01001056 return clk->get_rate(clk);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001057}
1058EXPORT_SYMBOL(clk_get_rate);
1059
1060/*
1061 * clk_set_rate - set the clock rate for a clock source
1062 */
1063int clk_set_rate(struct clk *clk, unsigned long rate)
1064{
1065 int ret = -EINVAL;
1066
1067 /*
1068 * Most system clocks can only be enabled or disabled, with
1069 * the actual rate set as part of the peripheral dividers
1070 * instead of high level clock control
1071 */
Roland Stiggeb8451862012-02-08 21:41:05 +01001072 if (clk->set_rate)
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001073 ret = clk->set_rate(clk, rate);
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001074
1075 return ret;
1076}
1077EXPORT_SYMBOL(clk_set_rate);
1078
1079/*
1080 * clk_round_rate - adjust a rate to the exact rate a clock can provide
1081 */
1082long clk_round_rate(struct clk *clk, unsigned long rate)
1083{
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001084 if (clk->round_rate)
1085 rate = clk->round_rate(clk, rate);
1086 else
1087 rate = clk->get_rate(clk);
1088
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001089 return rate;
1090}
1091EXPORT_SYMBOL(clk_round_rate);
1092
1093/*
1094 * clk_set_parent - set the parent clock source for this clock
1095 */
1096int clk_set_parent(struct clk *clk, struct clk *parent)
1097{
1098 /* Clock re-parenting is not supported */
1099 return -EINVAL;
1100}
1101EXPORT_SYMBOL(clk_set_parent);
1102
1103/*
1104 * clk_get_parent - get the parent clock source for this clock
1105 */
1106struct clk *clk_get_parent(struct clk *clk)
1107{
1108 return clk->parent;
1109}
1110EXPORT_SYMBOL(clk_get_parent);
1111
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001112static struct clk_lookup lookups[] = {
Roland Stigge5dfdb0a2012-04-22 12:01:19 +02001113 CLKDEV_INIT(NULL, "osc_32KHz", &osc_32KHz),
1114 CLKDEV_INIT(NULL, "osc_pll397", &osc_pll397),
1115 CLKDEV_INIT(NULL, "osc_main", &osc_main),
1116 CLKDEV_INIT(NULL, "sys_ck", &clk_sys),
1117 CLKDEV_INIT(NULL, "arm_pll_ck", &clk_armpll),
1118 CLKDEV_INIT(NULL, "ck_pll5", &clk_usbpll),
1119 CLKDEV_INIT(NULL, "hclk_ck", &clk_hclk),
1120 CLKDEV_INIT(NULL, "pclk_ck", &clk_pclk),
1121 CLKDEV_INIT(NULL, "timer0_ck", &clk_timer0),
1122 CLKDEV_INIT(NULL, "timer1_ck", &clk_timer1),
1123 CLKDEV_INIT(NULL, "timer2_ck", &clk_timer2),
1124 CLKDEV_INIT(NULL, "timer3_ck", &clk_timer3),
1125 CLKDEV_INIT(NULL, "vfp9_ck", &clk_vfp9),
Roland Stigge171b0a42012-04-22 12:01:19 +02001126 CLKDEV_INIT("pl08xdmac", NULL, &clk_dma),
1127 CLKDEV_INIT("4003c000.watchdog", NULL, &clk_wdt),
Roland Stigge5dfdb0a2012-04-22 12:01:19 +02001128 CLKDEV_INIT(NULL, "uart3_ck", &clk_uart3),
1129 CLKDEV_INIT(NULL, "uart4_ck", &clk_uart4),
1130 CLKDEV_INIT(NULL, "uart5_ck", &clk_uart5),
1131 CLKDEV_INIT(NULL, "uart6_ck", &clk_uart6),
Roland Stigge171b0a42012-04-22 12:01:19 +02001132 CLKDEV_INIT("400a0000.i2c", NULL, &clk_i2c0),
1133 CLKDEV_INIT("400a8000.i2c", NULL, &clk_i2c1),
1134 CLKDEV_INIT("31020300.i2c", NULL, &clk_i2c2),
Roland Stigge5dfdb0a2012-04-22 12:01:19 +02001135 CLKDEV_INIT("dev:ssp0", NULL, &clk_ssp0),
1136 CLKDEV_INIT("dev:ssp1", NULL, &clk_ssp1),
Roland Stigge821e7ed2012-06-14 16:16:17 +02001137 CLKDEV_INIT("40050000.key", NULL, &clk_kscan),
Roland Stiggeb27f4822012-06-14 16:16:16 +02001138 CLKDEV_INIT("20020000.flash", NULL, &clk_nand),
1139 CLKDEV_INIT("200a8000.flash", NULL, &clk_nand_mlc),
Roland Stigge171b0a42012-04-22 12:01:19 +02001140 CLKDEV_INIT("40048000.adc", NULL, &clk_adc),
Roland Stigge5dfdb0a2012-04-22 12:01:19 +02001141 CLKDEV_INIT(NULL, "i2s0_ck", &clk_i2s0),
1142 CLKDEV_INIT(NULL, "i2s1_ck", &clk_i2s1),
Roland Stigge171b0a42012-04-22 12:01:19 +02001143 CLKDEV_INIT("40048000.tsc", NULL, &clk_tsc),
1144 CLKDEV_INIT("20098000.sd", NULL, &clk_mmc),
1145 CLKDEV_INIT("31060000.ethernet", NULL, &clk_net),
Roland Stigge5dfdb0a2012-04-22 12:01:19 +02001146 CLKDEV_INIT("dev:clcd", NULL, &clk_lcd),
Roland Stigge171b0a42012-04-22 12:01:19 +02001147 CLKDEV_INIT("31020000.usbd", "ck_usbd", &clk_usbd),
Roland Stigge5dfdb0a2012-04-22 12:01:19 +02001148 CLKDEV_INIT("lpc32xx_rtc", NULL, &clk_rtc),
Kevin Wellsb9cc4bf2010-02-26 15:53:40 -08001149};
1150
1151static int __init clk_init(void)
1152{
1153 int i;
1154
1155 for (i = 0; i < ARRAY_SIZE(lookups); i++)
1156 clkdev_add(&lookups[i]);
1157
1158 /*
1159 * Setup muxed SYSCLK for HCLK PLL base -this selects the
1160 * parent clock used for the ARM PLL and is used to derive
1161 * the many system clock rates in the device.
1162 */
1163 if (clk_is_sysclk_mainosc() != 0)
1164 clk_sys.parent = &osc_main;
1165 else
1166 clk_sys.parent = &osc_pll397;
1167
1168 clk_sys.rate = clk_sys.parent->rate;
1169
1170 /* Compute the current ARM PLL and USB PLL frequencies */
1171 local_update_armpll_rate();
1172
1173 /* Compute HCLK and PCLK bus rates */
1174 clk_hclk.rate = clk_hclk.parent->rate / clk_get_hclk_div();
1175 clk_pclk.rate = clk_pclk.parent->rate / clk_get_pclk_div();
1176
1177 /*
1178 * Enable system clocks - this step is somewhat formal, as the
1179 * clocks are already running, but it does get the clock data
1180 * inline with the actual system state. Never disable these
1181 * clocks as they will only stop if the system is going to sleep.
1182 * In that case, the chip/system power management functions will
1183 * handle clock gating.
1184 */
1185 if (clk_enable(&clk_hclk) || clk_enable(&clk_pclk))
1186 printk(KERN_ERR "Error enabling system HCLK and PCLK\n");
1187
1188 /*
1189 * Timers 0 and 1 were enabled and are being used by the high
1190 * resolution tick function prior to this driver being initialized.
1191 * Tag them now as used.
1192 */
1193 if (clk_enable(&clk_timer0) || clk_enable(&clk_timer1))
1194 printk(KERN_ERR "Error enabling timer tick clocks\n");
1195
1196 return 0;
1197}
1198core_initcall(clk_init);
1199