blob: 097658e0751b3f04a3bea0456e794981a710a0b1 [file] [log] [blame]
Thierry Reding0134b932011-12-21 07:47:07 +01001/*
2 * drivers/pwm/pwm-tegra.c
3 *
4 * Tegra pulse-width-modulation controller driver
5 *
6 * Copyright (c) 2010, NVIDIA Corporation.
7 * Based on arch/arm/plat-mxc/pwm.c by Sascha Hauer <s.hauer@pengutronix.de>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, write to the Free Software Foundation, Inc.,
21 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
22 */
23
24#include <linux/clk.h>
25#include <linux/err.h>
26#include <linux/io.h>
27#include <linux/module.h>
28#include <linux/of.h>
29#include <linux/pwm.h>
30#include <linux/platform_device.h>
31#include <linux/slab.h>
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053032#include <linux/reset.h>
Thierry Reding0134b932011-12-21 07:47:07 +010033
34#define PWM_ENABLE (1 << 31)
35#define PWM_DUTY_WIDTH 8
36#define PWM_DUTY_SHIFT 16
37#define PWM_SCALE_WIDTH 13
38#define PWM_SCALE_SHIFT 0
39
Thierry Reding0134b932011-12-21 07:47:07 +010040struct tegra_pwm_chip {
Thierry Redinge17c0b22016-07-11 11:26:52 +020041 struct pwm_chip chip;
42 struct device *dev;
Thierry Reding0134b932011-12-21 07:47:07 +010043
Thierry Redinge17c0b22016-07-11 11:26:52 +020044 struct clk *clk;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +053045 struct reset_control*rst;
Thierry Reding0134b932011-12-21 07:47:07 +010046
Thierry Reding4f57f5a2016-07-11 11:27:29 +020047 void __iomem *regs;
Thierry Reding0134b932011-12-21 07:47:07 +010048};
49
50static inline struct tegra_pwm_chip *to_tegra_pwm_chip(struct pwm_chip *chip)
51{
52 return container_of(chip, struct tegra_pwm_chip, chip);
53}
54
55static inline u32 pwm_readl(struct tegra_pwm_chip *chip, unsigned int num)
56{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020057 return readl(chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010058}
59
60static inline void pwm_writel(struct tegra_pwm_chip *chip, unsigned int num,
61 unsigned long val)
62{
Thierry Reding4f57f5a2016-07-11 11:27:29 +020063 writel(val, chip->regs + (num << 4));
Thierry Reding0134b932011-12-21 07:47:07 +010064}
65
66static int tegra_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
67 int duty_ns, int period_ns)
68{
69 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
70 unsigned long long c;
71 unsigned long rate, hz;
72 u32 val = 0;
73 int err;
74
75 /*
76 * Convert from duty_ns / period_ns to a fixed number of duty ticks
77 * per (1 << PWM_DUTY_WIDTH) cycles and make sure to round to the
78 * nearest integer during division.
79 */
80 c = duty_ns * ((1 << PWM_DUTY_WIDTH) - 1) + period_ns / 2;
81 do_div(c, period_ns);
82
83 val = (u32)c << PWM_DUTY_SHIFT;
84
85 /*
86 * Compute the prescaler value for which (1 << PWM_DUTY_WIDTH)
87 * cycles at the PWM clock rate will take period_ns nanoseconds.
88 */
89 rate = clk_get_rate(pc->clk) >> PWM_DUTY_WIDTH;
Thierry Redingb65af272015-02-18 08:40:29 +010090 hz = NSEC_PER_SEC / period_ns;
Thierry Reding0134b932011-12-21 07:47:07 +010091
92 rate = (rate + (hz / 2)) / hz;
93
94 /*
95 * Since the actual PWM divider is the register's frequency divider
96 * field minus 1, we need to decrement to get the correct value to
97 * write to the register.
98 */
99 if (rate > 0)
100 rate--;
101
102 /*
103 * Make sure that the rate will fit in the register's frequency
104 * divider field.
105 */
106 if (rate >> PWM_SCALE_WIDTH)
107 return -EINVAL;
108
109 val |= rate << PWM_SCALE_SHIFT;
110
111 /*
112 * If the PWM channel is disabled, make sure to turn on the clock
113 * before writing the register. Otherwise, keep it enabled.
114 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200115 if (!pwm_is_enabled(pwm)) {
Thierry Reding0134b932011-12-21 07:47:07 +0100116 err = clk_prepare_enable(pc->clk);
117 if (err < 0)
118 return err;
119 } else
120 val |= PWM_ENABLE;
121
122 pwm_writel(pc, pwm->hwpwm, val);
123
124 /*
125 * If the PWM is not enabled, turn the clock off again to save power.
126 */
Boris Brezillon5c312522015-07-01 10:21:47 +0200127 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100128 clk_disable_unprepare(pc->clk);
129
130 return 0;
131}
132
133static int tegra_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
134{
135 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
136 int rc = 0;
137 u32 val;
138
139 rc = clk_prepare_enable(pc->clk);
140 if (rc < 0)
141 return rc;
142
143 val = pwm_readl(pc, pwm->hwpwm);
144 val |= PWM_ENABLE;
145 pwm_writel(pc, pwm->hwpwm, val);
146
147 return 0;
148}
149
150static void tegra_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
151{
152 struct tegra_pwm_chip *pc = to_tegra_pwm_chip(chip);
153 u32 val;
154
155 val = pwm_readl(pc, pwm->hwpwm);
156 val &= ~PWM_ENABLE;
157 pwm_writel(pc, pwm->hwpwm, val);
158
159 clk_disable_unprepare(pc->clk);
160}
161
162static const struct pwm_ops tegra_pwm_ops = {
163 .config = tegra_pwm_config,
164 .enable = tegra_pwm_enable,
165 .disable = tegra_pwm_disable,
166 .owner = THIS_MODULE,
167};
168
169static int tegra_pwm_probe(struct platform_device *pdev)
170{
171 struct tegra_pwm_chip *pwm;
172 struct resource *r;
173 int ret;
174
175 pwm = devm_kzalloc(&pdev->dev, sizeof(*pwm), GFP_KERNEL);
Jingoo Han474b6902014-04-23 18:41:10 +0900176 if (!pwm)
Thierry Reding0134b932011-12-21 07:47:07 +0100177 return -ENOMEM;
Thierry Reding0134b932011-12-21 07:47:07 +0100178
179 pwm->dev = &pdev->dev;
180
181 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Thierry Reding4f57f5a2016-07-11 11:27:29 +0200182 pwm->regs = devm_ioremap_resource(&pdev->dev, r);
183 if (IS_ERR(pwm->regs))
184 return PTR_ERR(pwm->regs);
Thierry Reding0134b932011-12-21 07:47:07 +0100185
186 platform_set_drvdata(pdev, pwm);
187
Axel Lin0c8f5272012-07-01 13:00:51 +0800188 pwm->clk = devm_clk_get(&pdev->dev, NULL);
Thierry Reding0134b932011-12-21 07:47:07 +0100189 if (IS_ERR(pwm->clk))
190 return PTR_ERR(pwm->clk);
191
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530192 pwm->rst = devm_reset_control_get(&pdev->dev, "pwm");
193 if (IS_ERR(pwm->rst)) {
194 ret = PTR_ERR(pwm->rst);
195 dev_err(&pdev->dev, "Reset control is not found: %d\n", ret);
196 return ret;
197 }
198
199 reset_control_deassert(pwm->rst);
200
Thierry Reding0134b932011-12-21 07:47:07 +0100201 pwm->chip.dev = &pdev->dev;
202 pwm->chip.ops = &tegra_pwm_ops;
203 pwm->chip.base = -1;
Thierry Redingc009c562016-07-11 11:08:29 +0200204 pwm->chip.npwm = 4;
Thierry Reding0134b932011-12-21 07:47:07 +0100205
206 ret = pwmchip_add(&pwm->chip);
207 if (ret < 0) {
208 dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530209 reset_control_assert(pwm->rst);
Thierry Reding0134b932011-12-21 07:47:07 +0100210 return ret;
211 }
212
213 return 0;
214}
215
Bill Pemberton77f37912012-11-19 13:26:09 -0500216static int tegra_pwm_remove(struct platform_device *pdev)
Thierry Reding0134b932011-12-21 07:47:07 +0100217{
218 struct tegra_pwm_chip *pc = platform_get_drvdata(pdev);
Thierry Redingc009c562016-07-11 11:08:29 +0200219 unsigned int i;
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530220 int err;
Thierry Reding0134b932011-12-21 07:47:07 +0100221
222 if (WARN_ON(!pc))
223 return -ENODEV;
224
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530225 err = clk_prepare_enable(pc->clk);
226 if (err < 0)
227 return err;
228
Thierry Redingc009c562016-07-11 11:08:29 +0200229 for (i = 0; i < pc->chip.npwm; i++) {
Thierry Reding0134b932011-12-21 07:47:07 +0100230 struct pwm_device *pwm = &pc->chip.pwms[i];
231
Boris Brezillon5c312522015-07-01 10:21:47 +0200232 if (!pwm_is_enabled(pwm))
Thierry Reding0134b932011-12-21 07:47:07 +0100233 if (clk_prepare_enable(pc->clk) < 0)
234 continue;
235
236 pwm_writel(pc, i, 0);
237
238 clk_disable_unprepare(pc->clk);
239 }
240
Rohith Seelaboyina5dfbd2b2016-06-22 17:17:19 +0530241 reset_control_assert(pc->rst);
242 clk_disable_unprepare(pc->clk);
243
Axel Lin0c8f5272012-07-01 13:00:51 +0800244 return pwmchip_remove(&pc->chip);
Thierry Reding0134b932011-12-21 07:47:07 +0100245}
246
Thierry Redingf1a88702013-04-18 10:04:14 +0200247static const struct of_device_id tegra_pwm_of_match[] = {
Thierry Reding140fd972011-12-21 08:04:13 +0100248 { .compatible = "nvidia,tegra20-pwm" },
249 { .compatible = "nvidia,tegra30-pwm" },
250 { }
251};
252
253MODULE_DEVICE_TABLE(of, tegra_pwm_of_match);
Thierry Reding140fd972011-12-21 08:04:13 +0100254
Thierry Reding0134b932011-12-21 07:47:07 +0100255static struct platform_driver tegra_pwm_driver = {
256 .driver = {
257 .name = "tegra-pwm",
Stephen Warren838bf092013-02-15 15:02:22 -0700258 .of_match_table = tegra_pwm_of_match,
Thierry Reding0134b932011-12-21 07:47:07 +0100259 },
260 .probe = tegra_pwm_probe,
Bill Pembertonfd109112012-11-19 13:21:28 -0500261 .remove = tegra_pwm_remove,
Thierry Reding0134b932011-12-21 07:47:07 +0100262};
263
264module_platform_driver(tegra_pwm_driver);
265
266MODULE_LICENSE("GPL");
267MODULE_AUTHOR("NVIDIA Corporation");
268MODULE_ALIAS("platform:tegra-pwm");