blob: 532975ecfe10c1b6720f48bf177632901f8cdb94 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* cpudata.h: Per-cpu parameters.
2 *
David S. Miller56fb4df2006-02-26 23:24:22 -08003 * Copyright (C) 2003, 2005, 2006 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 */
5
6#ifndef _SPARC64_CPUDATA_H
7#define _SPARC64_CPUDATA_H
8
David S. Millerd257d5d2006-02-06 23:44:37 -08009#include <asm/hypervisor.h>
David S. Miller89a52642006-02-07 21:15:41 -080010#include <asm/asi.h>
David S. Millerd257d5d2006-02-06 23:44:37 -080011
David S. Miller56fb4df2006-02-26 23:24:22 -080012#ifndef __ASSEMBLY__
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/percpu.h>
David S. Miller56fb4df2006-02-26 23:24:22 -080015#include <linux/threads.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016
17typedef struct {
18 /* Dcache line 1 */
David S. Millerd7ce78f2005-08-29 22:46:43 -070019 unsigned int __softirq_pending; /* must be 1st, see rtrap.S */
David S. Miller5cbc3072007-05-25 15:49:59 -070020 unsigned int __pad0;
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 unsigned long clock_tick; /* %tick's per second */
David S. Miller8b99cfb2007-07-14 02:23:37 -070022 unsigned long __pad;
David S. Miller5cbc3072007-05-25 15:49:59 -070023 unsigned int __pad1;
24 unsigned int __pad2;
Linus Torvalds1da177e2005-04-16 15:20:36 -070025
David S. Miller3c936462006-01-31 18:30:27 -080026 /* Dcache line 2, rarely used */
David S. Miller80dc0d62005-09-26 00:32:17 -070027 unsigned int dcache_size;
28 unsigned int dcache_line_size;
29 unsigned int icache_size;
30 unsigned int icache_line_size;
31 unsigned int ecache_size;
32 unsigned int ecache_line_size;
David S. Miller5cbc3072007-05-25 15:49:59 -070033 int core_id;
David S. Millerf78eae22007-06-04 17:01:39 -070034 int proc_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070035} cpuinfo_sparc;
36
37DECLARE_PER_CPU(cpuinfo_sparc, __cpu_data);
38#define cpu_data(__cpu) per_cpu(__cpu_data, (__cpu))
39#define local_cpu_data() __get_cpu_var(__cpu_data)
40
David S. Miller56fb4df2006-02-26 23:24:22 -080041/* Trap handling code needs to get at a few critical values upon
42 * trap entry and to process TSB misses. These cannot be in the
43 * per_cpu() area as we really need to lock them into the TLB and
44 * thus make them part of the main kernel image. As a result we
45 * try to make this as small as possible.
46 *
47 * This is padded out and aligned to 64-bytes to avoid false sharing
48 * on SMP.
49 */
50
51/* If you modify the size of this structure, please update
52 * TRAP_BLOCK_SZ_SHIFT below.
53 */
54struct thread_info;
55struct trap_per_cpu {
David S. Miller5b0c0572006-02-08 02:53:50 -080056/* D-cache line 1: Basic thread information, cpu and device mondo queues */
David S. Miller56fb4df2006-02-26 23:24:22 -080057 struct thread_info *thread;
58 unsigned long pgd_paddr;
David S. Miller7202c552006-02-07 22:53:56 -080059 unsigned long cpu_mondo_pa;
60 unsigned long dev_mondo_pa;
David S. Miller5b0c0572006-02-08 02:53:50 -080061
62/* D-cache line 2: Error Mondo Queue and kernel buffer pointers */
David S. Miller7202c552006-02-07 22:53:56 -080063 unsigned long resum_mondo_pa;
David S. Miller5b0c0572006-02-08 02:53:50 -080064 unsigned long resum_kernel_buf_pa;
David S. Miller7202c552006-02-07 22:53:56 -080065 unsigned long nonresum_mondo_pa;
David S. Miller5b0c0572006-02-08 02:53:50 -080066 unsigned long nonresum_kernel_buf_pa;
David S. Millerd257d5d2006-02-06 23:44:37 -080067
David S. Miller1d2f1f92006-02-08 16:41:20 -080068/* Dcache lines 3, 4, 5, and 6: Hypervisor Fault Status */
David S. Millerd257d5d2006-02-06 23:44:37 -080069 struct hv_fault_status fault_info;
David S. Miller1d2f1f92006-02-08 16:41:20 -080070
71/* Dcache line 7: Physical addresses of CPU send mondo block and CPU list. */
72 unsigned long cpu_mondo_block_pa;
73 unsigned long cpu_list_pa;
David S. Millerdcc1e8d2006-03-22 00:49:59 -080074 unsigned long tsb_huge;
75 unsigned long tsb_huge_temp;
David S. Miller1d2f1f92006-02-08 16:41:20 -080076
David S. Millerfd0504c32006-06-20 01:20:00 -070077/* Dcache line 8: IRQ work list, and keep trap_block a power-of-2 in size. */
David S. Millereb2d8d62007-10-13 21:42:46 -070078 unsigned long irq_worklist_pa;
David S. Miller5cbc3072007-05-25 15:49:59 -070079 unsigned int cpu_mondo_qmask;
80 unsigned int dev_mondo_qmask;
81 unsigned int resum_qmask;
82 unsigned int nonresum_qmask;
David S. Miller4f0234f2007-07-13 16:03:42 -070083 void *hdesc;
David S. Miller56fb4df2006-02-26 23:24:22 -080084} __attribute__((aligned(64)));
85extern struct trap_per_cpu trap_block[NR_CPUS];
David S. Miller72aff532006-02-17 01:29:17 -080086extern void init_cur_cpu_trap(struct thread_info *);
David S. Millera8b900d2006-01-31 18:33:37 -080087extern void setup_tba(void);
David S. Miller5cbc3072007-05-25 15:49:59 -070088extern int ncpus_probed;
David S. Miller3d5ae6b2008-03-25 21:51:40 -070089extern void __init cpu_probe(void);
90extern const struct seq_operations cpuinfo_op;
David S. Miller5cbc3072007-05-25 15:49:59 -070091
92extern unsigned long real_hard_smp_processor_id(void);
David S. Miller56fb4df2006-02-26 23:24:22 -080093
David S. Miller92704a12006-02-26 23:27:19 -080094struct cpuid_patch_entry {
95 unsigned int addr;
96 unsigned int cheetah_safari[4];
97 unsigned int cheetah_jbus[4];
98 unsigned int starfire[4];
David S. Millerd96b8152006-02-04 15:40:53 -080099 unsigned int sun4v[4];
David S. Miller92704a12006-02-26 23:27:19 -0800100};
101extern struct cpuid_patch_entry __cpuid_patch, __cpuid_patch_end;
David S. Miller92704a12006-02-26 23:27:19 -0800102
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800103struct sun4v_1insn_patch_entry {
David S. Miller936f4822006-02-05 21:29:28 -0800104 unsigned int addr;
105 unsigned int insn;
106};
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800107extern struct sun4v_1insn_patch_entry __sun4v_1insn_patch,
108 __sun4v_1insn_patch_end;
David S. Miller45fec052006-02-05 22:27:28 -0800109
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800110struct sun4v_2insn_patch_entry {
David S. Miller45fec052006-02-05 22:27:28 -0800111 unsigned int addr;
112 unsigned int insns[2];
113};
David S. Millerdf7d6ae2006-02-07 00:00:16 -0800114extern struct sun4v_2insn_patch_entry __sun4v_2insn_patch,
115 __sun4v_2insn_patch_end;
116
David S. Miller56fb4df2006-02-26 23:24:22 -0800117#endif /* !(__ASSEMBLY__) */
118
David S. Miller7202c552006-02-07 22:53:56 -0800119#define TRAP_PER_CPU_THREAD 0x00
120#define TRAP_PER_CPU_PGD_PADDR 0x08
David S. Miller5b0c0572006-02-08 02:53:50 -0800121#define TRAP_PER_CPU_CPU_MONDO_PA 0x10
122#define TRAP_PER_CPU_DEV_MONDO_PA 0x18
123#define TRAP_PER_CPU_RESUM_MONDO_PA 0x20
124#define TRAP_PER_CPU_RESUM_KBUF_PA 0x28
125#define TRAP_PER_CPU_NONRESUM_MONDO_PA 0x30
126#define TRAP_PER_CPU_NONRESUM_KBUF_PA 0x38
David S. Miller7202c552006-02-07 22:53:56 -0800127#define TRAP_PER_CPU_FAULT_INFO 0x40
David S. Miller1d2f1f92006-02-08 16:41:20 -0800128#define TRAP_PER_CPU_CPU_MONDO_BLOCK_PA 0xc0
129#define TRAP_PER_CPU_CPU_LIST_PA 0xc8
David S. Millerdcc1e8d2006-03-22 00:49:59 -0800130#define TRAP_PER_CPU_TSB_HUGE 0xd0
131#define TRAP_PER_CPU_TSB_HUGE_TEMP 0xd8
David S. Millereb2d8d62007-10-13 21:42:46 -0700132#define TRAP_PER_CPU_IRQ_WORKLIST_PA 0xe0
David S. Millera650d382007-10-12 02:59:40 -0700133#define TRAP_PER_CPU_CPU_MONDO_QMASK 0xe8
134#define TRAP_PER_CPU_DEV_MONDO_QMASK 0xec
135#define TRAP_PER_CPU_RESUM_QMASK 0xf0
136#define TRAP_PER_CPU_NONRESUM_QMASK 0xf4
David S. Miller56fb4df2006-02-26 23:24:22 -0800137
David S. Miller1d2f1f92006-02-08 16:41:20 -0800138#define TRAP_BLOCK_SZ_SHIFT 8
David S. Miller56fb4df2006-02-26 23:24:22 -0800139
David S. Millerd96b8152006-02-04 15:40:53 -0800140#include <asm/scratchpad.h>
141
David S. Miller92704a12006-02-26 23:27:19 -0800142#define __GET_CPUID(REG) \
143 /* Spitfire implementation (default). */ \
144661: ldxa [%g0] ASI_UPA_CONFIG, REG; \
145 srlx REG, 17, REG; \
146 and REG, 0x1f, REG; \
147 nop; \
148 .section .cpuid_patch, "ax"; \
149 /* Instruction location. */ \
150 .word 661b; \
151 /* Cheetah Safari implementation. */ \
152 ldxa [%g0] ASI_SAFARI_CONFIG, REG; \
153 srlx REG, 17, REG; \
154 and REG, 0x3ff, REG; \
155 nop; \
156 /* Cheetah JBUS implementation. */ \
157 ldxa [%g0] ASI_JBUS_CONFIG, REG; \
158 srlx REG, 17, REG; \
159 and REG, 0x1f, REG; \
160 nop; \
161 /* Starfire implementation. */ \
162 sethi %hi(0x1fff40000d0 >> 9), REG; \
163 sllx REG, 9, REG; \
164 or REG, 0xd0, REG; \
165 lduwa [REG] ASI_PHYS_BYPASS_EC_E, REG;\
David S. Millerd96b8152006-02-04 15:40:53 -0800166 /* sun4v implementation. */ \
167 mov SCRATCHPAD_CPUID, REG; \
David S. Millerd96b8152006-02-04 15:40:53 -0800168 ldxa [REG] ASI_SCRATCHPAD, REG; \
169 nop; \
David S. Miller89a52642006-02-07 21:15:41 -0800170 nop; \
David S. Miller92704a12006-02-26 23:27:19 -0800171 .previous;
David S. Miller56fb4df2006-02-26 23:24:22 -0800172
David S. Millerebd8c562006-02-17 08:38:06 -0800173#ifdef CONFIG_SMP
174
David S. Miller12eaa322006-02-10 15:39:51 -0800175#define TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
David S. Millerffe483d2006-02-02 21:55:10 -0800176 __GET_CPUID(TMP) \
177 sethi %hi(trap_block), DEST; \
178 sllx TMP, TRAP_BLOCK_SZ_SHIFT, TMP; \
179 or DEST, %lo(trap_block), DEST; \
180 add DEST, TMP, DEST; \
David S. Miller12eaa322006-02-10 15:39:51 -0800181
182/* Clobbers TMP, current address space PGD phys address into DEST. */
183#define TRAP_LOAD_PGD_PHYS(DEST, TMP) \
184 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
David S. Millerffe483d2006-02-02 21:55:10 -0800185 ldx [DEST + TRAP_PER_CPU_PGD_PADDR], DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800186
David S. Millerffe483d2006-02-02 21:55:10 -0800187/* Clobbers TMP, loads local processor's IRQ work area into DEST. */
David S. Millereb2d8d62007-10-13 21:42:46 -0700188#define TRAP_LOAD_IRQ_WORK_PA(DEST, TMP) \
David S. Millerfd0504c32006-06-20 01:20:00 -0700189 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
David S. Millereb2d8d62007-10-13 21:42:46 -0700190 add DEST, TRAP_PER_CPU_IRQ_WORKLIST_PA, DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800191
David S. Millerffe483d2006-02-02 21:55:10 -0800192/* Clobbers TMP, loads DEST with current thread info pointer. */
193#define TRAP_LOAD_THREAD_REG(DEST, TMP) \
David S. Miller12eaa322006-02-10 15:39:51 -0800194 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
195 ldx [DEST + TRAP_PER_CPU_THREAD], DEST;
David S. Miller56fb4df2006-02-26 23:24:22 -0800196
David S. Millerffe483d2006-02-02 21:55:10 -0800197/* Given the current thread info pointer in THR, load the per-cpu
198 * area base of the current processor into DEST. REG1, REG2, and REG3 are
David S. Miller56fb4df2006-02-26 23:24:22 -0800199 * clobbered.
David S. Miller86b81862006-01-31 18:34:51 -0800200 *
David S. Millerffe483d2006-02-02 21:55:10 -0800201 * You absolutely cannot use DEST as a temporary in this code. The
David S. Miller86b81862006-01-31 18:34:51 -0800202 * reason is that traps can happen during execution, and return from
David S. Millerffe483d2006-02-02 21:55:10 -0800203 * trap will load the fully resolved DEST per-cpu base. This can corrupt
David S. Miller86b81862006-01-31 18:34:51 -0800204 * the calculations done by the macro mid-stream.
David S. Miller56fb4df2006-02-26 23:24:22 -0800205 */
David S. Millerffe483d2006-02-02 21:55:10 -0800206#define LOAD_PER_CPU_BASE(DEST, THR, REG1, REG2, REG3) \
David S. Miller22adb352007-05-26 01:14:43 -0700207 lduh [THR + TI_CPU], REG1; \
David S. Miller86b81862006-01-31 18:34:51 -0800208 sethi %hi(__per_cpu_shift), REG3; \
David S. Miller56fb4df2006-02-26 23:24:22 -0800209 sethi %hi(__per_cpu_base), REG2; \
David S. Miller86b81862006-01-31 18:34:51 -0800210 ldx [REG3 + %lo(__per_cpu_shift)], REG3; \
David S. Miller56fb4df2006-02-26 23:24:22 -0800211 ldx [REG2 + %lo(__per_cpu_base)], REG2; \
David S. Miller86b81862006-01-31 18:34:51 -0800212 sllx REG1, REG3, REG3; \
David S. Millerffe483d2006-02-02 21:55:10 -0800213 add REG3, REG2, DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800214
David S. Miller56fb4df2006-02-26 23:24:22 -0800215#else
David S. Miller92704a12006-02-26 23:27:19 -0800216
David S. Miller12eaa322006-02-10 15:39:51 -0800217#define TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
218 sethi %hi(trap_block), DEST; \
219 or DEST, %lo(trap_block), DEST; \
David S. Miller5b0c0572006-02-08 02:53:50 -0800220
David S. Miller92704a12006-02-26 23:27:19 -0800221/* Uniprocessor versions, we know the cpuid is zero. */
David S. Millerffe483d2006-02-02 21:55:10 -0800222#define TRAP_LOAD_PGD_PHYS(DEST, TMP) \
David S. Miller12eaa322006-02-10 15:39:51 -0800223 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
David S. Millerffe483d2006-02-02 21:55:10 -0800224 ldx [DEST + TRAP_PER_CPU_PGD_PADDR], DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800225
David S. Millerfd0504c32006-06-20 01:20:00 -0700226/* Clobbers TMP, loads local processor's IRQ work area into DEST. */
David S. Millereb2d8d62007-10-13 21:42:46 -0700227#define TRAP_LOAD_IRQ_WORK_PA(DEST, TMP) \
David S. Millerfd0504c32006-06-20 01:20:00 -0700228 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
David S. Millereb2d8d62007-10-13 21:42:46 -0700229 add DEST, TRAP_PER_CPU_IRQ_WORKLIST_PA, DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800230
David S. Millerffe483d2006-02-02 21:55:10 -0800231#define TRAP_LOAD_THREAD_REG(DEST, TMP) \
David S. Miller12eaa322006-02-10 15:39:51 -0800232 TRAP_LOAD_TRAP_BLOCK(DEST, TMP) \
233 ldx [DEST + TRAP_PER_CPU_THREAD], DEST;
David S. Miller92704a12006-02-26 23:27:19 -0800234
David S. Millerffe483d2006-02-02 21:55:10 -0800235/* No per-cpu areas on uniprocessor, so no need to load DEST. */
236#define LOAD_PER_CPU_BASE(DEST, THR, REG1, REG2, REG3)
David S. Miller92704a12006-02-26 23:27:19 -0800237
238#endif /* !(CONFIG_SMP) */
David S. Miller56fb4df2006-02-26 23:24:22 -0800239
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240#endif /* _SPARC64_CPUDATA_H */