blob: 39733b6992aa3126ee5e715dbaa0ef97faceefd3 [file] [log] [blame]
Andrew Victor907d6de2006-06-20 19:30:19 +01001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/pm.c
Andrew Victor907d6de2006-06-20 19:30:19 +01003 * AT91 Power Management
4 *
5 * Copyright (C) 2005 David Brownell
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 */
12
Rafael J. Wysocki95d9ffb2007-10-18 03:04:39 -070013#include <linux/suspend.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010014#include <linux/sched.h>
15#include <linux/proc_fs.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010016#include <linux/interrupt.h>
17#include <linux/sysfs.h>
18#include <linux/module.h>
19#include <linux/platform_device.h>
20
21#include <asm/io.h>
22#include <asm/irq.h>
23#include <asm/atomic.h>
24#include <asm/mach/time.h>
25#include <asm/mach/irq.h>
26#include <asm/mach-types.h>
27
Andrew Victor55d8bae2006-11-30 17:16:43 +010028#include <asm/arch/at91_pmc.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010029#include <asm/arch/gpio.h>
Andrew Victord481f862006-12-01 11:27:31 +010030#include <asm/arch/cpu.h>
Andrew Victor907d6de2006-06-20 19:30:19 +010031
32#include "generic.h"
33
Andrew Victorf5d0f452008-04-02 21:50:16 +010034#ifdef CONFIG_ARCH_AT91RM9200
35#include <asm/arch/at91rm9200_mc.h>
36
37/*
38 * The AT91RM9200 goes into self-refresh mode with this command, and will
39 * terminate self-refresh automatically on the next SDRAM access.
40 */
41#define sdram_selfrefresh_enable() at91_sys_write(AT91_SDRAMC_SRR, 1)
42#define sdram_selfrefresh_disable() do {} while (0)
43
44#elif defined(CONFIG_ARCH_AT91CAP9)
45#include <asm/arch/at91cap9_ddrsdr.h>
46
47static u32 saved_lpr;
48
49static inline void sdram_selfrefresh_enable(void)
50{
51 u32 lpr;
52
53 saved_lpr = at91_sys_read(AT91_DDRSDRC_LPR);
54
55 lpr = saved_lpr & ~AT91_DDRSDRC_LPCB;
56 at91_sys_write(AT91_DDRSDRC_LPR, lpr | AT91_DDRSDRC_LPCB_SELF_REFRESH);
57}
58
59#define sdram_selfrefresh_disable() at91_sys_write(AT91_DDRSDRC_LPR, saved_lpr)
60
61#else
62#include <asm/arch/at91sam9_sdramc.h>
63
64static u32 saved_lpr;
65
66static inline void sdram_selfrefresh_enable(void)
67{
68 u32 lpr;
69
70 saved_lpr = at91_sys_read(AT91_SDRAMC_LPR);
71
72 lpr = saved_lpr & ~AT91_SDRAMC_LPCB;
73 at91_sys_write(AT91_SDRAMC_LPR, lpr | AT91_SDRAMC_LPCB_SELF_REFRESH);
74}
75
76#define sdram_selfrefresh_disable() at91_sys_write(AT91_SDRAMC_LPR, saved_lpr)
77
78/*
79 * FIXME: The AT91SAM9263 has a second EBI controller which may have
80 * additional SDRAM. pm_slowclock.S will require a similar fix.
81 */
82
83#endif
84
Andrew Victor907d6de2006-06-20 19:30:19 +010085
Andrew Victor565ac442008-04-02 21:52:19 +010086/*
87 * Show the reason for the previous system reset.
88 */
89#if defined(AT91_SHDWC)
90
91#include <asm/arch/at91_rstc.h>
92#include <asm/arch/at91_shdwc.h>
93
94static void __init show_reset_status(void)
95{
96 static char reset[] __initdata = "reset";
97
98 static char general[] __initdata = "general";
99 static char wakeup[] __initdata = "wakeup";
100 static char watchdog[] __initdata = "watchdog";
101 static char software[] __initdata = "software";
102 static char user[] __initdata = "user";
103 static char unknown[] __initdata = "unknown";
104
105 static char signal[] __initdata = "signal";
106 static char rtc[] __initdata = "rtc";
107 static char rtt[] __initdata = "rtt";
108 static char restore[] __initdata = "power-restored";
109
110 char *reason, *r2 = reset;
111 u32 reset_type, wake_type;
112
113 reset_type = at91_sys_read(AT91_RSTC_SR) & AT91_RSTC_RSTTYP;
114 wake_type = at91_sys_read(AT91_SHDW_SR);
115
116 switch (reset_type) {
117 case AT91_RSTC_RSTTYP_GENERAL:
118 reason = general;
119 break;
120 case AT91_RSTC_RSTTYP_WAKEUP:
121 /* board-specific code enabled the wakeup sources */
122 reason = wakeup;
123
124 /* "wakeup signal" */
125 if (wake_type & AT91_SHDW_WAKEUP0)
126 r2 = signal;
127 else {
128 r2 = reason;
129 if (wake_type & AT91_SHDW_RTTWK) /* rtt wakeup */
130 reason = rtt;
131 else if (wake_type & AT91_SHDW_RTCWK) /* rtc wakeup */
132 reason = rtc;
133 else if (wake_type == 0) /* power-restored wakeup */
134 reason = restore;
135 else /* unknown wakeup */
136 reason = unknown;
137 }
138 break;
139 case AT91_RSTC_RSTTYP_WATCHDOG:
140 reason = watchdog;
141 break;
142 case AT91_RSTC_RSTTYP_SOFTWARE:
143 reason = software;
144 break;
145 case AT91_RSTC_RSTTYP_USER:
146 reason = user;
147 break;
148 default:
149 reason = unknown;
150 break;
151 }
152 pr_info("AT91: Starting after %s %s\n", reason, r2);
153}
154#else
155static void __init show_reset_status(void) {}
156#endif
157
158
Andrew Victor907d6de2006-06-20 19:30:19 +0100159static int at91_pm_valid_state(suspend_state_t state)
160{
161 switch (state) {
162 case PM_SUSPEND_ON:
163 case PM_SUSPEND_STANDBY:
164 case PM_SUSPEND_MEM:
165 return 1;
166
167 default:
168 return 0;
169 }
170}
171
172
173static suspend_state_t target_state;
174
175/*
176 * Called after processes are frozen, but before we shutdown devices.
177 */
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100178static int at91_pm_begin(suspend_state_t state)
Andrew Victor907d6de2006-06-20 19:30:19 +0100179{
180 target_state = state;
181 return 0;
182}
183
184/*
185 * Verify that all the clocks are correct before entering
186 * slow-clock mode.
187 */
188static int at91_pm_verify_clocks(void)
189{
190 unsigned long scsr;
191 int i;
192
193 scsr = at91_sys_read(AT91_PMC_SCSR);
194
195 /* USB must not be using PLLB */
Andrew Victord481f862006-12-01 11:27:31 +0100196 if (cpu_is_at91rm9200()) {
197 if ((scsr & (AT91RM9200_PMC_UHP | AT91RM9200_PMC_UDP)) != 0) {
198 pr_debug("AT91: PM - Suspend-to-RAM with USB still active\n");
199 return 0;
200 }
Andrew Victorb6b27ae2007-05-31 09:34:53 +0100201 } else if (cpu_is_at91sam9260() || cpu_is_at91sam9261() || cpu_is_at91sam9263()) {
202 if ((scsr & (AT91SAM926x_PMC_UHP | AT91SAM926x_PMC_UDP)) != 0) {
203 pr_debug("AT91: PM - Suspend-to-RAM with USB still active\n");
204 return 0;
205 }
Andrew Victor2b3b3512008-01-24 15:10:39 +0100206 } else if (cpu_is_at91cap9()) {
207 if ((scsr & AT91CAP9_PMC_UHP) != 0) {
208 pr_debug("AT91: PM - Suspend-to-RAM with USB still active\n");
209 return 0;
210 }
Andrew Victor907d6de2006-06-20 19:30:19 +0100211 }
212
213#ifdef CONFIG_AT91_PROGRAMMABLE_CLOCKS
214 /* PCK0..PCK3 must be disabled, or configured to use clk32k */
215 for (i = 0; i < 4; i++) {
216 u32 css;
217
218 if ((scsr & (AT91_PMC_PCK0 << i)) == 0)
219 continue;
220
221 css = at91_sys_read(AT91_PMC_PCKR(i)) & AT91_PMC_CSS;
222 if (css != AT91_PMC_CSS_SLOW) {
223 pr_debug("AT91: PM - Suspend-to-RAM with PCK%d src %d\n", i, css);
224 return 0;
225 }
226 }
227#endif
228
229 return 1;
230}
231
232/*
233 * Call this from platform driver suspend() to see how deeply to suspend.
234 * For example, some controllers (like OHCI) need one of the PLL clocks
235 * in order to act as a wakeup source, and those are not available when
236 * going into slow clock mode.
237 *
238 * REVISIT: generalize as clk_will_be_available(clk)? Other platforms have
239 * the very same problem (but not using at91 main_clk), and it'd be better
240 * to add one generic API rather than lots of platform-specific ones.
241 */
242int at91_suspend_entering_slow_clock(void)
243{
244 return (target_state == PM_SUSPEND_MEM);
245}
246EXPORT_SYMBOL(at91_suspend_entering_slow_clock);
247
248
249static void (*slow_clock)(void);
250
Andrew Victorf5d0f452008-04-02 21:50:16 +0100251#ifdef CONFIG_AT91_SLOW_CLOCK
252extern void at91_slow_clock(void);
253extern u32 at91_slow_clock_sz;
254#endif
255
Andrew Victor907d6de2006-06-20 19:30:19 +0100256
Andrew Victor907d6de2006-06-20 19:30:19 +0100257static int at91_pm_enter(suspend_state_t state)
258{
259 at91_gpio_suspend();
260 at91_irq_suspend();
261
262 pr_debug("AT91: PM - wake mask %08x, pm state %d\n",
263 /* remember all the always-wake irqs */
264 (at91_sys_read(AT91_PMC_PCSR)
265 | (1 << AT91_ID_FIQ)
266 | (1 << AT91_ID_SYS)
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100267 | (at91_extern_irq))
Andrew Victor907d6de2006-06-20 19:30:19 +0100268 & at91_sys_read(AT91_AIC_IMR),
269 state);
270
271 switch (state) {
272 /*
273 * Suspend-to-RAM is like STANDBY plus slow clock mode, so
274 * drivers must suspend more deeply: only the master clock
275 * controller may be using the main oscillator.
276 */
277 case PM_SUSPEND_MEM:
278 /*
279 * Ensure that clocks are in a valid state.
280 */
281 if (!at91_pm_verify_clocks())
282 goto error;
283
284 /*
285 * Enter slow clock mode by switching over to clk32k and
286 * turning off the main oscillator; reverse on wakeup.
287 */
288 if (slow_clock) {
Andrew Victorf5d0f452008-04-02 21:50:16 +0100289#ifdef CONFIG_AT91_SLOW_CLOCK
290 /* copy slow_clock handler to SRAM, and call it */
291 memcpy(slow_clock, at91_slow_clock, at91_slow_clock_sz);
292#endif
Andrew Victor907d6de2006-06-20 19:30:19 +0100293 slow_clock();
294 break;
295 } else {
Andrew Victorf5d0f452008-04-02 21:50:16 +0100296 pr_info("AT91: PM - no slow clock mode enabled ...\n");
Andrew Victor907d6de2006-06-20 19:30:19 +0100297 /* FALLTHROUGH leaving master clock alone */
298 }
299
300 /*
301 * STANDBY mode has *all* drivers suspended; ignores irqs not
302 * marked as 'wakeup' event sources; and reduces DRAM power.
303 * But otherwise it's identical to PM_SUSPEND_ON: cpu idle, and
304 * nothing fancy done with main or cpu clocks.
305 */
306 case PM_SUSPEND_STANDBY:
307 /*
308 * NOTE: the Wait-for-Interrupt instruction needs to be
Andrew Victorf5d0f452008-04-02 21:50:16 +0100309 * in icache so no SDRAM accesses are needed until the
310 * wakeup IRQ occurs and self-refresh is terminated.
Andrew Victor907d6de2006-06-20 19:30:19 +0100311 */
312 asm("b 1f; .align 5; 1:");
313 asm("mcr p15, 0, r0, c7, c10, 4"); /* drain write buffer */
Andrew Victorf5d0f452008-04-02 21:50:16 +0100314 sdram_selfrefresh_enable();
315 asm("mcr p15, 0, r0, c7, c0, 4"); /* wait for interrupt */
316 sdram_selfrefresh_disable();
317 break;
Andrew Victor907d6de2006-06-20 19:30:19 +0100318
319 case PM_SUSPEND_ON:
320 asm("mcr p15, 0, r0, c7, c0, 4"); /* wait for interrupt */
321 break;
322
323 default:
324 pr_debug("AT91: PM - bogus suspend state %d\n", state);
325 goto error;
326 }
327
328 pr_debug("AT91: PM - wakeup %08x\n",
329 at91_sys_read(AT91_AIC_IPR) & at91_sys_read(AT91_AIC_IMR));
330
331error:
Andrew Victorf5d0f452008-04-02 21:50:16 +0100332 sdram_selfrefresh_disable();
Andrew Victor907d6de2006-06-20 19:30:19 +0100333 target_state = PM_SUSPEND_ON;
334 at91_irq_resume();
335 at91_gpio_resume();
336 return 0;
337}
338
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100339/*
340 * Called right prior to thawing processes.
341 */
342static void at91_pm_end(void)
343{
344 target_state = PM_SUSPEND_ON;
345}
346
Andrew Victor907d6de2006-06-20 19:30:19 +0100347
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700348static struct platform_suspend_ops at91_pm_ops ={
Rafael J. Wysockic697eec2008-01-08 00:04:17 +0100349 .valid = at91_pm_valid_state,
350 .begin = at91_pm_begin,
351 .enter = at91_pm_enter,
352 .end = at91_pm_end,
Andrew Victor907d6de2006-06-20 19:30:19 +0100353};
354
355static int __init at91_pm_init(void)
356{
Andrew Victorf5d0f452008-04-02 21:50:16 +0100357#ifdef CONFIG_AT91_SLOW_CLOCK
358 slow_clock = (void *) (AT91_IO_VIRT_BASE - at91_slow_clock_sz);
Andrew Victor907d6de2006-06-20 19:30:19 +0100359#endif
360
Andrew Victorf5d0f452008-04-02 21:50:16 +0100361 pr_info("AT91: Power Management%s\n", (slow_clock ? " (with slow clock mode)" : ""));
362
363#ifdef CONFIG_ARCH_AT91RM9200
364 /* AT91RM9200 SDRAM low-power mode cannot be used with self-refresh. */
Andrew Victor907d6de2006-06-20 19:30:19 +0100365 at91_sys_write(AT91_SDRAMC_LPR, 0);
Andrew Victorf5d0f452008-04-02 21:50:16 +0100366#endif
Andrew Victor907d6de2006-06-20 19:30:19 +0100367
Rafael J. Wysocki26398a72007-10-18 03:04:40 -0700368 suspend_set_ops(&at91_pm_ops);
Andrew Victor907d6de2006-06-20 19:30:19 +0100369
Andrew Victor565ac442008-04-02 21:52:19 +0100370 show_reset_status();
Andrew Victor907d6de2006-06-20 19:30:19 +0100371 return 0;
372}
373arch_initcall(at91_pm_init);