blob: ca110ee73f074cf41550e7d7860eb412b7bb82ed [file] [log] [blame]
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +02001#ifndef __ASM_X86_MSR_H_
2#define __ASM_X86_MSR_H_
3
4#include <asm/msr-index.h>
5
Mike Frysingerd43a3312008-01-15 16:44:38 +01006#ifndef __ASSEMBLY__
7# include <linux/types.h>
8#endif
9
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010010#ifdef __KERNEL__
11#ifndef __ASSEMBLY__
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010012
13#include <asm/asm.h>
14#include <asm/errno.h>
15
Andrew Morton1e160cc2008-01-30 13:31:17 +010016static inline unsigned long long native_read_tscp(unsigned int *aux)
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010017{
18 unsigned long low, high;
Joe Perchesabb0ade2008-03-23 01:02:51 -070019 asm volatile(".byte 0x0f,0x01,0xf9"
20 : "=a" (low), "=d" (high), "=c" (*aux));
Max Asbock41aefdc2008-06-25 14:45:28 -070021 return low | ((u64)high << 32);
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010022}
23
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010024/*
25 * i386 calling convention returns 64-bit value in edx:eax, while
26 * x86_64 returns at rax. Also, the "A" constraint does not really
27 * mean rdx:rax in x86_64, so we need specialized behaviour for each
28 * architecture
29 */
30#ifdef CONFIG_X86_64
31#define DECLARE_ARGS(val, low, high) unsigned low, high
Joe Perchesabb0ade2008-03-23 01:02:51 -070032#define EAX_EDX_VAL(val, low, high) ((low) | ((u64)(high) << 32))
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010033#define EAX_EDX_ARGS(val, low, high) "a" (low), "d" (high)
34#define EAX_EDX_RET(val, low, high) "=a" (low), "=d" (high)
35#else
36#define DECLARE_ARGS(val, low, high) unsigned long long val
37#define EAX_EDX_VAL(val, low, high) (val)
38#define EAX_EDX_ARGS(val, low, high) "A" (val)
39#define EAX_EDX_RET(val, low, high) "=A" (val)
Glauber de Oliveira Costa8f12dea2008-01-30 13:31:06 +010040#endif
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020041
42static inline unsigned long long native_read_msr(unsigned int msr)
43{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010044 DECLARE_ARGS(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020045
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010046 asm volatile("rdmsr" : EAX_EDX_RET(val, low, high) : "c" (msr));
47 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020048}
49
50static inline unsigned long long native_read_msr_safe(unsigned int msr,
51 int *err)
52{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010053 DECLARE_ARGS(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020054
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010055 asm volatile("2: rdmsr ; xor %0,%0\n"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020056 "1:\n\t"
57 ".section .fixup,\"ax\"\n\t"
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010058 "3: mov %3,%0 ; jmp 1b\n\t"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020059 ".previous\n\t"
Joe Perchesabb0ade2008-03-23 01:02:51 -070060 _ASM_EXTABLE(2b, 3b)
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010061 : "=r" (*err), EAX_EDX_RET(val, low, high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020062 : "c" (msr), "i" (-EFAULT));
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +010063 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020064}
65
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010066static inline void native_write_msr(unsigned int msr,
67 unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020068{
Jeremy Fitzhardingeaf2b1c62008-06-25 00:18:59 -040069 asm volatile("wrmsr" : : "c" (msr), "a"(low), "d" (high) : "memory");
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020070}
71
72static inline int native_write_msr_safe(unsigned int msr,
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010073 unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020074{
75 int err;
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010076 asm volatile("2: wrmsr ; xor %0,%0\n"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020077 "1:\n\t"
78 ".section .fixup,\"ax\"\n\t"
Glauber de Oliveira Costa56ec1dd2008-01-30 13:31:07 +010079 "3: mov %4,%0 ; jmp 1b\n\t"
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020080 ".previous\n\t"
Joe Perchesabb0ade2008-03-23 01:02:51 -070081 _ASM_EXTABLE(2b, 3b)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020082 : "=a" (err)
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +010083 : "c" (msr), "0" (low), "d" (high),
Jeremy Fitzhardingeaf2b1c62008-06-25 00:18:59 -040084 "i" (-EFAULT)
85 : "memory");
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020086 return err;
87}
88
Ingo Molnarcdc79572008-01-30 13:32:39 +010089extern unsigned long long native_read_tsc(void);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +020090
Ingo Molnar92767af2008-01-30 13:32:40 +010091static __always_inline unsigned long long __native_read_tsc(void)
92{
93 DECLARE_ARGS(val, low, high);
94
95 rdtsc_barrier();
96 asm volatile("rdtsc" : EAX_EDX_RET(val, low, high));
97 rdtsc_barrier();
98
99 return EAX_EDX_VAL(val, low, high);
100}
101
Glauber de Oliveira Costab8d1fae2008-01-30 13:31:07 +0100102static inline unsigned long long native_read_pmc(int counter)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200103{
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100104 DECLARE_ARGS(val, low, high);
105
106 asm volatile("rdpmc" : EAX_EDX_RET(val, low, high) : "c" (counter));
107 return EAX_EDX_VAL(val, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200108}
109
110#ifdef CONFIG_PARAVIRT
111#include <asm/paravirt.h>
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200112#else
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200113#include <linux/errno.h>
114/*
115 * Access to machine-specific registers (available on 586 and better only)
116 * Note: the rd* operations modify the parameters directly (without using
117 * pointer indirection), this allows gcc to optimize better
118 */
119
Joe Perchesabb0ade2008-03-23 01:02:51 -0700120#define rdmsr(msr, val1, val2) \
121do { \
122 u64 __val = native_read_msr((msr)); \
123 (val1) = (u32)__val; \
124 (val2) = (u32)(__val >> 32); \
125} while (0)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200126
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100127static inline void wrmsr(unsigned msr, unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200128{
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100129 native_write_msr(msr, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200130}
131
Joe Perchesabb0ade2008-03-23 01:02:51 -0700132#define rdmsrl(msr, val) \
133 ((val) = native_read_msr((msr)))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200134
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100135#define wrmsrl(msr, val) \
Joe Perchesabb0ade2008-03-23 01:02:51 -0700136 native_write_msr((msr), (u32)((u64)(val)), (u32)((u64)(val) >> 32))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200137
138/* wrmsr with exception handling */
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100139static inline int wrmsr_safe(unsigned msr, unsigned low, unsigned high)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200140{
Glauber de Oliveira Costac9dcda52008-01-30 13:31:07 +0100141 return native_write_msr_safe(msr, low, high);
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200142}
143
144/* rdmsr with exception handling */
Joe Perchesabb0ade2008-03-23 01:02:51 -0700145#define rdmsr_safe(msr, p1, p2) \
146({ \
147 int __err; \
148 u64 __val = native_read_msr_safe((msr), &__err); \
149 (*p1) = (u32)__val; \
150 (*p2) = (u32)(__val >> 32); \
151 __err; \
152})
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200153
Andi Kleen1de87bd2008-03-22 10:59:28 +0100154static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
155{
156 int err;
157
158 *p = native_read_msr_safe(msr, &err);
159 return err;
160}
161
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200162#define rdtscl(low) \
163 ((low) = (u32)native_read_tsc())
164
165#define rdtscll(val) \
166 ((val) = native_read_tsc())
167
Joe Perchesabb0ade2008-03-23 01:02:51 -0700168#define rdpmc(counter, low, high) \
169do { \
170 u64 _l = native_read_pmc((counter)); \
171 (low) = (u32)_l; \
172 (high) = (u32)(_l >> 32); \
173} while (0)
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100174
Joe Perchesabb0ade2008-03-23 01:02:51 -0700175#define rdtscp(low, high, aux) \
176do { \
177 unsigned long long _val = native_read_tscp(&(aux)); \
178 (low) = (u32)_val; \
179 (high) = (u32)(_val >> 32); \
180} while (0)
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100181
182#define rdtscpll(val, aux) (val) = native_read_tscp(&(aux))
183
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200184#endif /* !CONFIG_PARAVIRT */
185
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200186
Joe Perchesabb0ade2008-03-23 01:02:51 -0700187#define checking_wrmsrl(msr, val) wrmsr_safe((msr), (u32)(val), \
188 (u32)((val) >> 32))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200189
Joe Perchesabb0ade2008-03-23 01:02:51 -0700190#define write_tsc(val1, val2) wrmsr(0x10, (val1), (val2))
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200191
Joe Perchesabb0ade2008-03-23 01:02:51 -0700192#define write_rdtscp_aux(val) wrmsr(0xc0000103, (val), 0)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200193
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200194#ifdef CONFIG_SMP
195void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
196void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
197int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h);
Joe Perchesabb0ade2008-03-23 01:02:51 -0700198
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200199int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h);
200#else /* CONFIG_SMP */
201static inline void rdmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 *l, u32 *h)
202{
203 rdmsr(msr_no, *l, *h);
204}
205static inline void wrmsr_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
206{
207 wrmsr(msr_no, l, h);
208}
Joe Perchesabb0ade2008-03-23 01:02:51 -0700209static inline int rdmsr_safe_on_cpu(unsigned int cpu, u32 msr_no,
210 u32 *l, u32 *h)
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200211{
212 return rdmsr_safe(msr_no, l, h);
213}
214static inline int wrmsr_safe_on_cpu(unsigned int cpu, u32 msr_no, u32 l, u32 h)
215{
216 return wrmsr_safe(msr_no, l, h);
217}
218#endif /* CONFIG_SMP */
Glauber de Oliveira Costa751de832008-01-30 13:31:03 +0100219#endif /* __ASSEMBLY__ */
Glauber de Oliveira Costac210d242008-01-30 13:31:07 +0100220#endif /* __KERNEL__ */
221
Thomas Gleixnerbe7baf82007-10-23 22:37:24 +0200222
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200223#endif