blob: 105057f34032f0a23610ea5822e32cf12d51b4f7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _I386_PGTABLE_3LEVEL_H
2#define _I386_PGTABLE_3LEVEL_H
3
Linus Torvalds1da177e2005-04-16 15:20:36 -07004/*
5 * Intel Physical Address Extension (PAE) Mode - three-level page
6 * tables on PPro+ CPUs.
7 *
8 * Copyright (C) 1999 Ingo Molnar <mingo@redhat.com>
9 */
10
Joe Perches4b01fef2008-03-23 01:03:10 -070011#define pte_ERROR(e) \
12 printk("%s:%d: bad pte %p(%08lx%08lx).\n", \
13 __FILE__, __LINE__, &(e), (e).pte_high, (e).pte_low)
14#define pmd_ERROR(e) \
15 printk("%s:%d: bad pmd %p(%016Lx).\n", \
16 __FILE__, __LINE__, &(e), pmd_val(e))
17#define pgd_ERROR(e) \
18 printk("%s:%d: bad pgd %p(%016Lx).\n", \
19 __FILE__, __LINE__, &(e), pgd_val(e))
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +010020
21static inline int pud_none(pud_t pud)
22{
23 return pud_val(pud) == 0;
24}
Joe Perches4b01fef2008-03-23 01:03:10 -070025
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +010026static inline int pud_bad(pud_t pud)
27{
Jeremy Fitzhardinge59438c92008-07-21 22:59:42 -070028 return (pud_val(pud) & ~(PTE_PFN_MASK | _KERNPG_TABLE | _PAGE_USER)) != 0;
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +010029}
Joe Perches4b01fef2008-03-23 01:03:10 -070030
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +010031static inline int pud_present(pud_t pud)
32{
33 return pud_val(pud) & _PAGE_PRESENT;
34}
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036/* Rules for using set_pte: the pte being assigned *must* be
37 * either not present or in a state where the hardware will
38 * not attempt to update the pte. In places where this is
39 * not possible, use pte_get_and_clear to obtain the old pte
40 * value and then use set_pte to update it. -ben
41 */
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020042static inline void native_set_pte(pte_t *ptep, pte_t pte)
Linus Torvalds1da177e2005-04-16 15:20:36 -070043{
44 ptep->pte_high = pte.pte_high;
45 smp_wmb();
46 ptep->pte_low = pte.pte_low;
47}
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Zachary Amsdend6d861e2006-09-30 23:29:36 -070049/*
50 * Since this is only called on user PTEs, and the page fault handler
51 * must handle the already racy situation of simultaneous page faults,
52 * we are justified in merely clearing the PTE present bit, followed
53 * by a set. The ordering here is important.
54 */
Joe Perches4b01fef2008-03-23 01:03:10 -070055static inline void native_set_pte_present(struct mm_struct *mm,
56 unsigned long addr,
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020057 pte_t *ptep, pte_t pte)
Zachary Amsdend6d861e2006-09-30 23:29:36 -070058{
59 ptep->pte_low = 0;
60 smp_wmb();
61 ptep->pte_high = pte.pte_high;
62 smp_wmb();
63 ptep->pte_low = pte.pte_low;
64}
65
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020066static inline void native_set_pte_atomic(pte_t *ptep, pte_t pte)
67{
Joe Perches4b01fef2008-03-23 01:03:10 -070068 set_64bit((unsigned long long *)(ptep), native_pte_val(pte));
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020069}
Joe Perches4b01fef2008-03-23 01:03:10 -070070
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020071static inline void native_set_pmd(pmd_t *pmdp, pmd_t pmd)
72{
Joe Perches4b01fef2008-03-23 01:03:10 -070073 set_64bit((unsigned long long *)(pmdp), native_pmd_val(pmd));
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020074}
Joe Perches4b01fef2008-03-23 01:03:10 -070075
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020076static inline void native_set_pud(pud_t *pudp, pud_t pud)
77{
Joe Perches4b01fef2008-03-23 01:03:10 -070078 set_64bit((unsigned long long *)(pudp), native_pud_val(pud));
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020079}
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81/*
Zachary Amsden6e5882c2006-04-27 11:32:29 -070082 * For PTEs and PDEs, we must clear the P-bit first when clearing a page table
83 * entry, so clear the bottom half first and enforce ordering with a compiler
84 * barrier.
85 */
Joe Perches4b01fef2008-03-23 01:03:10 -070086static inline void native_pte_clear(struct mm_struct *mm, unsigned long addr,
87 pte_t *ptep)
Zachary Amsden6e5882c2006-04-27 11:32:29 -070088{
89 ptep->pte_low = 0;
90 smp_wmb();
91 ptep->pte_high = 0;
92}
93
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +020094static inline void native_pmd_clear(pmd_t *pmd)
Zachary Amsden6e5882c2006-04-27 11:32:29 -070095{
96 u32 *tmp = (u32 *)pmd;
97 *tmp = 0;
98 smp_wmb();
99 *(tmp + 1) = 0;
100}
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +0200101
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100102static inline void pud_clear(pud_t *pudp)
103{
Jeremy Fitzhardingeedd6bcd2008-02-04 16:48:02 +0100104 unsigned long pgd;
105
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100106 set_pud(pudp, __pud(0));
107
108 /*
Jeremy Fitzhardingef5430f92008-02-04 16:48:02 +0100109 * According to Intel App note "TLBs, Paging-Structure Caches,
110 * and Their Invalidation", April 2007, document 317080-001,
111 * section 8.1: in PAE mode we explicitly have to flush the
112 * TLB via cr3 if the top-level pgd is changed...
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100113 *
Jeremy Fitzhardingeedd6bcd2008-02-04 16:48:02 +0100114 * Make sure the pud entry we're updating is within the
115 * current pgd to avoid unnecessary TLB flushes.
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100116 */
Jeremy Fitzhardingeedd6bcd2008-02-04 16:48:02 +0100117 pgd = read_cr3();
Joe Perches4b01fef2008-03-23 01:03:10 -0700118 if (__pa(pudp) >= pgd && __pa(pudp) <
119 (pgd + sizeof(pgd_t)*PTRS_PER_PGD))
Jeremy Fitzhardingeedd6bcd2008-02-04 16:48:02 +0100120 write_cr3(pgd);
Jeremy Fitzhardinge6194ba62008-01-30 13:34:11 +0100121}
Rusty Russellda181a82006-12-07 02:14:08 +0100122
Jeremy Fitzhardinge59438c92008-07-21 22:59:42 -0700123#define pud_page(pud) ((struct page *) __va(pud_val(pud) & PTE_PFN_MASK))
Rusty Russellda181a82006-12-07 02:14:08 +0100124
Jeremy Fitzhardinge59438c92008-07-21 22:59:42 -0700125#define pud_page_vaddr(pud) ((unsigned long) __va(pud_val(pud) & PTE_PFN_MASK))
Rusty Russellda181a82006-12-07 02:14:08 +0100126
127
128/* Find an entry in the second-level page table.. */
Joe Perches4b01fef2008-03-23 01:03:10 -0700129#define pmd_offset(pud, address) ((pmd_t *)pud_page(*(pud)) + \
130 pmd_index(address))
Zachary Amsden6e5882c2006-04-27 11:32:29 -0700131
Zachary Amsden142dd972007-05-02 19:27:19 +0200132#ifdef CONFIG_SMP
Jeremy Fitzhardinge3dc494e2007-05-02 19:27:13 +0200133static inline pte_t native_ptep_get_and_clear(pte_t *ptep)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134{
135 pte_t res;
136
137 /* xchg acts as a barrier before the setting of the high bits */
138 res.pte_low = xchg(&ptep->pte_low, 0);
139 res.pte_high = ptep->pte_high;
140 ptep->pte_high = 0;
141
142 return res;
143}
Zachary Amsden142dd972007-05-02 19:27:19 +0200144#else
145#define native_ptep_get_and_clear(xp) native_local_ptep_get_and_clear(xp)
146#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Rusty Russell60497422006-09-25 23:32:30 -0700148#define __HAVE_ARCH_PTE_SAME
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149static inline int pte_same(pte_t a, pte_t b)
150{
151 return a.pte_low == b.pte_low && a.pte_high == b.pte_high;
152}
153
154#define pte_page(x) pfn_to_page(pte_pfn(x))
155
156static inline int pte_none(pte_t pte)
157{
158 return !pte.pte_low && !pte.pte_high;
159}
160
161static inline unsigned long pte_pfn(pte_t pte)
162{
Jeremy Fitzhardinge59438c92008-07-21 22:59:42 -0700163 return (pte_val(pte) & PTE_PFN_MASK) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164}
165
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166/*
167 * Bits 0, 6 and 7 are taken in the low part of the pte,
168 * put the 32 bits of offset into the high part.
169 */
170#define pte_to_pgoff(pte) ((pte).pte_high)
Joe Perches4b01fef2008-03-23 01:03:10 -0700171#define pgoff_to_pte(off) \
172 ((pte_t) { { .pte_low = _PAGE_FILE, .pte_high = (off) } })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173#define PTE_FILE_MAX_BITS 32
174
175/* Encode and de-code a swap entry */
176#define __swp_type(x) (((x).val) & 0x1f)
177#define __swp_offset(x) ((x).val >> 5)
178#define __swp_entry(type, offset) ((swp_entry_t){(type) | (offset) << 5})
179#define __pte_to_swp_entry(pte) ((swp_entry_t){ (pte).pte_high })
Jeremy Fitzhardingec8e53932008-01-30 13:32:57 +0100180#define __swp_entry_to_pte(x) ((pte_t){ { .pte_high = (x).val } })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182#endif /* _I386_PGTABLE_3LEVEL_H */