Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * sata_svw.c - ServerWorks / Apple K2 SATA |
| 3 | * |
| 4 | * Maintained by: Benjamin Herrenschmidt <benh@kernel.crashing.org> and |
| 5 | * Jeff Garzik <jgarzik@pobox.com> |
| 6 | * Please ALWAYS copy linux-ide@vger.kernel.org |
| 7 | * on emails. |
| 8 | * |
| 9 | * Copyright 2003 Benjamin Herrenschmidt <benh@kernel.crashing.org> |
| 10 | * |
| 11 | * Bits from Jeff Garzik, Copyright RedHat, Inc. |
| 12 | * |
| 13 | * This driver probably works with non-Apple versions of the |
| 14 | * Broadcom chipset... |
| 15 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 16 | * |
Jeff Garzik | af36d7f | 2005-08-28 20:18:39 -0400 | [diff] [blame] | 17 | * This program is free software; you can redistribute it and/or modify |
| 18 | * it under the terms of the GNU General Public License as published by |
| 19 | * the Free Software Foundation; either version 2, or (at your option) |
| 20 | * any later version. |
| 21 | * |
| 22 | * This program is distributed in the hope that it will be useful, |
| 23 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 24 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 25 | * GNU General Public License for more details. |
| 26 | * |
| 27 | * You should have received a copy of the GNU General Public License |
| 28 | * along with this program; see the file COPYING. If not, write to |
| 29 | * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA. |
| 30 | * |
| 31 | * |
| 32 | * libata documentation is available via 'make {ps|pdf}docs', |
| 33 | * as Documentation/DocBook/libata.* |
| 34 | * |
| 35 | * Hardware documentation available under NDA. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 36 | * |
| 37 | */ |
| 38 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 39 | #include <linux/kernel.h> |
| 40 | #include <linux/module.h> |
| 41 | #include <linux/pci.h> |
| 42 | #include <linux/init.h> |
| 43 | #include <linux/blkdev.h> |
| 44 | #include <linux/delay.h> |
| 45 | #include <linux/interrupt.h> |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 46 | #include <linux/device.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 47 | #include <scsi/scsi_host.h> |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 48 | #include <scsi/scsi_cmnd.h> |
| 49 | #include <scsi/scsi.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 50 | #include <linux/libata.h> |
| 51 | |
| 52 | #ifdef CONFIG_PPC_OF |
| 53 | #include <asm/prom.h> |
| 54 | #include <asm/pci-bridge.h> |
| 55 | #endif /* CONFIG_PPC_OF */ |
| 56 | |
| 57 | #define DRV_NAME "sata_svw" |
Jeff Garzik | 2a3103c | 2007-08-31 04:54:06 -0400 | [diff] [blame] | 58 | #define DRV_VERSION "2.3" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 59 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 60 | enum { |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 61 | /* ap->flags bits */ |
| 62 | K2_FLAG_SATA_8_PORTS = (1 << 24), |
| 63 | K2_FLAG_NO_ATAPI_DMA = (1 << 25), |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 64 | K2_FLAG_BAR_POS_3 = (1 << 26), |
Jeff Garzik | c10340a | 2006-12-14 17:04:33 -0500 | [diff] [blame] | 65 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 66 | /* Taskfile registers offsets */ |
| 67 | K2_SATA_TF_CMD_OFFSET = 0x00, |
| 68 | K2_SATA_TF_DATA_OFFSET = 0x00, |
| 69 | K2_SATA_TF_ERROR_OFFSET = 0x04, |
| 70 | K2_SATA_TF_NSECT_OFFSET = 0x08, |
| 71 | K2_SATA_TF_LBAL_OFFSET = 0x0c, |
| 72 | K2_SATA_TF_LBAM_OFFSET = 0x10, |
| 73 | K2_SATA_TF_LBAH_OFFSET = 0x14, |
| 74 | K2_SATA_TF_DEVICE_OFFSET = 0x18, |
| 75 | K2_SATA_TF_CMDSTAT_OFFSET = 0x1c, |
| 76 | K2_SATA_TF_CTL_OFFSET = 0x20, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 77 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 78 | /* DMA base */ |
| 79 | K2_SATA_DMA_CMD_OFFSET = 0x30, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 80 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 81 | /* SCRs base */ |
| 82 | K2_SATA_SCR_STATUS_OFFSET = 0x40, |
| 83 | K2_SATA_SCR_ERROR_OFFSET = 0x44, |
| 84 | K2_SATA_SCR_CONTROL_OFFSET = 0x48, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 85 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 86 | /* Others */ |
| 87 | K2_SATA_SICR1_OFFSET = 0x80, |
| 88 | K2_SATA_SICR2_OFFSET = 0x84, |
| 89 | K2_SATA_SIM_OFFSET = 0x88, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 90 | |
Jeff Garzik | 55cca65 | 2006-03-21 22:14:17 -0500 | [diff] [blame] | 91 | /* Port stride */ |
| 92 | K2_SATA_PORT_OFFSET = 0x100, |
Jeff Garzik | c10340a | 2006-12-14 17:04:33 -0500 | [diff] [blame] | 93 | |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 94 | chip_svw4 = 0, |
| 95 | chip_svw8 = 1, |
| 96 | chip_svw42 = 2, /* bar 3 */ |
| 97 | chip_svw43 = 3, /* bar 5 */ |
Jeff Garzik | c10340a | 2006-12-14 17:04:33 -0500 | [diff] [blame] | 98 | }; |
| 99 | |
Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 100 | static u8 k2_stat_check_status(struct ata_port *ap); |
| 101 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 102 | |
Jeff Garzik | c10340a | 2006-12-14 17:04:33 -0500 | [diff] [blame] | 103 | static int k2_sata_check_atapi_dma(struct ata_queued_cmd *qc) |
| 104 | { |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 105 | u8 cmnd = qc->scsicmd->cmnd[0]; |
| 106 | |
Jeff Garzik | c10340a | 2006-12-14 17:04:33 -0500 | [diff] [blame] | 107 | if (qc->ap->flags & K2_FLAG_NO_ATAPI_DMA) |
| 108 | return -1; /* ATAPI DMA not supported */ |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 109 | else { |
| 110 | switch (cmnd) { |
| 111 | case READ_10: |
| 112 | case READ_12: |
| 113 | case READ_16: |
| 114 | case WRITE_10: |
| 115 | case WRITE_12: |
| 116 | case WRITE_16: |
| 117 | return 0; |
Jeff Garzik | c10340a | 2006-12-14 17:04:33 -0500 | [diff] [blame] | 118 | |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 119 | default: |
| 120 | return -1; |
| 121 | } |
| 122 | |
| 123 | } |
Jeff Garzik | c10340a | 2006-12-14 17:04:33 -0500 | [diff] [blame] | 124 | } |
| 125 | |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 126 | static int k2_sata_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 127 | { |
| 128 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 129 | return -EINVAL; |
| 130 | *val = readl(ap->ioaddr.scr_addr + (sc_reg * 4)); |
| 131 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 132 | } |
| 133 | |
| 134 | |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 135 | static int k2_sata_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 136 | { |
| 137 | if (sc_reg > SCR_CONTROL) |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 138 | return -EINVAL; |
Jeff Garzik | 59f9988 | 2007-05-28 07:07:20 -0400 | [diff] [blame] | 139 | writel(val, ap->ioaddr.scr_addr + (sc_reg * 4)); |
Tejun Heo | da3dbb1 | 2007-07-16 14:29:40 +0900 | [diff] [blame] | 140 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 141 | } |
| 142 | |
| 143 | |
Jeff Garzik | 057ace5 | 2005-10-22 14:27:05 -0400 | [diff] [blame] | 144 | static void k2_sata_tf_load(struct ata_port *ap, const struct ata_taskfile *tf) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | { |
| 146 | struct ata_ioports *ioaddr = &ap->ioaddr; |
| 147 | unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR; |
| 148 | |
| 149 | if (tf->ctl != ap->last_ctl) { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 150 | writeb(tf->ctl, ioaddr->ctl_addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | ap->last_ctl = tf->ctl; |
| 152 | ata_wait_idle(ap); |
| 153 | } |
| 154 | if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) { |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 155 | writew(tf->feature | (((u16)tf->hob_feature) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 156 | ioaddr->feature_addr); |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 157 | writew(tf->nsect | (((u16)tf->hob_nsect) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 158 | ioaddr->nsect_addr); |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 159 | writew(tf->lbal | (((u16)tf->hob_lbal) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 160 | ioaddr->lbal_addr); |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 161 | writew(tf->lbam | (((u16)tf->hob_lbam) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 162 | ioaddr->lbam_addr); |
Jeff Garzik | 850a9d8 | 2006-12-20 14:37:04 -0500 | [diff] [blame] | 163 | writew(tf->lbah | (((u16)tf->hob_lbah) << 8), |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 164 | ioaddr->lbah_addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 165 | } else if (is_addr) { |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 166 | writew(tf->feature, ioaddr->feature_addr); |
| 167 | writew(tf->nsect, ioaddr->nsect_addr); |
| 168 | writew(tf->lbal, ioaddr->lbal_addr); |
| 169 | writew(tf->lbam, ioaddr->lbam_addr); |
| 170 | writew(tf->lbah, ioaddr->lbah_addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 171 | } |
| 172 | |
| 173 | if (tf->flags & ATA_TFLAG_DEVICE) |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 174 | writeb(tf->device, ioaddr->device_addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 175 | |
| 176 | ata_wait_idle(ap); |
| 177 | } |
| 178 | |
| 179 | |
| 180 | static void k2_sata_tf_read(struct ata_port *ap, struct ata_taskfile *tf) |
| 181 | { |
| 182 | struct ata_ioports *ioaddr = &ap->ioaddr; |
Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 183 | u16 nsect, lbal, lbam, lbah, feature; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 184 | |
Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 185 | tf->command = k2_stat_check_status(ap); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 186 | tf->device = readw(ioaddr->device_addr); |
| 187 | feature = readw(ioaddr->error_addr); |
| 188 | nsect = readw(ioaddr->nsect_addr); |
| 189 | lbal = readw(ioaddr->lbal_addr); |
| 190 | lbam = readw(ioaddr->lbam_addr); |
| 191 | lbah = readw(ioaddr->lbah_addr); |
Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 192 | |
| 193 | tf->feature = feature; |
| 194 | tf->nsect = nsect; |
| 195 | tf->lbal = lbal; |
| 196 | tf->lbam = lbam; |
| 197 | tf->lbah = lbah; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 198 | |
| 199 | if (tf->flags & ATA_TFLAG_LBA48) { |
Jeff Garzik | ac19bff | 2005-10-29 13:58:21 -0400 | [diff] [blame] | 200 | tf->hob_feature = feature >> 8; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 201 | tf->hob_nsect = nsect >> 8; |
| 202 | tf->hob_lbal = lbal >> 8; |
| 203 | tf->hob_lbam = lbam >> 8; |
| 204 | tf->hob_lbah = lbah >> 8; |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 205 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 206 | } |
| 207 | |
| 208 | /** |
| 209 | * k2_bmdma_setup_mmio - Set up PCI IDE BMDMA transaction (MMIO) |
| 210 | * @qc: Info associated with this ATA transaction. |
| 211 | * |
| 212 | * LOCKING: |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 213 | * spin_lock_irqsave(host lock) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | */ |
| 215 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 216 | static void k2_bmdma_setup_mmio(struct ata_queued_cmd *qc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 217 | { |
| 218 | struct ata_port *ap = qc->ap; |
| 219 | unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE); |
| 220 | u8 dmactl; |
Jeff Garzik | 59f9988 | 2007-05-28 07:07:20 -0400 | [diff] [blame] | 221 | void __iomem *mmio = ap->ioaddr.bmdma_addr; |
| 222 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | /* load PRD table addr. */ |
| 224 | mb(); /* make sure PRD table writes are visible to controller */ |
| 225 | writel(ap->prd_dma, mmio + ATA_DMA_TABLE_OFS); |
| 226 | |
| 227 | /* specify data direction, triple-check start bit is clear */ |
| 228 | dmactl = readb(mmio + ATA_DMA_CMD); |
| 229 | dmactl &= ~(ATA_DMA_WR | ATA_DMA_START); |
| 230 | if (!rw) |
| 231 | dmactl |= ATA_DMA_WR; |
| 232 | writeb(dmactl, mmio + ATA_DMA_CMD); |
| 233 | |
| 234 | /* issue r/w command if this is not a ATA DMA command*/ |
| 235 | if (qc->tf.protocol != ATA_PROT_DMA) |
Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 236 | ap->ops->sff_exec_command(ap, &qc->tf); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 237 | } |
| 238 | |
| 239 | /** |
| 240 | * k2_bmdma_start_mmio - Start a PCI IDE BMDMA transaction (MMIO) |
| 241 | * @qc: Info associated with this ATA transaction. |
| 242 | * |
| 243 | * LOCKING: |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 244 | * spin_lock_irqsave(host lock) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | */ |
| 246 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 247 | static void k2_bmdma_start_mmio(struct ata_queued_cmd *qc) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 248 | { |
| 249 | struct ata_port *ap = qc->ap; |
Jeff Garzik | 59f9988 | 2007-05-28 07:07:20 -0400 | [diff] [blame] | 250 | void __iomem *mmio = ap->ioaddr.bmdma_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 251 | u8 dmactl; |
| 252 | |
| 253 | /* start host DMA transaction */ |
| 254 | dmactl = readb(mmio + ATA_DMA_CMD); |
| 255 | writeb(dmactl | ATA_DMA_START, mmio + ATA_DMA_CMD); |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 256 | /* There is a race condition in certain SATA controllers that can |
| 257 | be seen when the r/w command is given to the controller before the |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 258 | host DMA is started. On a Read command, the controller would initiate |
| 259 | the command to the drive even before it sees the DMA start. When there |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 260 | are very fast drives connected to the controller, or when the data request |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 261 | hits in the drive cache, there is the possibility that the drive returns a part |
| 262 | or all of the requested data to the controller before the DMA start is issued. |
| 263 | In this case, the controller would become confused as to what to do with the data. |
| 264 | In the worst case when all the data is returned back to the controller, the |
| 265 | controller could hang. In other cases it could return partial data returning |
| 266 | in data corruption. This problem has been seen in PPC systems and can also appear |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 267 | on an system with very fast disks, where the SATA controller is sitting behind a |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 268 | number of bridges, and hence there is significant latency between the r/w command |
| 269 | and the start command. */ |
| 270 | /* issue r/w command if the access is to ATA*/ |
| 271 | if (qc->tf.protocol == ATA_PROT_DMA) |
Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 272 | ap->ops->sff_exec_command(ap, &qc->tf); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 273 | } |
| 274 | |
Jeff Garzik | 8a60a07 | 2005-07-31 13:13:24 -0400 | [diff] [blame] | 275 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 276 | static u8 k2_stat_check_status(struct ata_port *ap) |
| 277 | { |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 278 | return readl(ap->ioaddr.status_addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 279 | } |
| 280 | |
| 281 | #ifdef CONFIG_PPC_OF |
| 282 | /* |
| 283 | * k2_sata_proc_info |
| 284 | * inout : decides on the direction of the dataflow and the meaning of the |
| 285 | * variables |
| 286 | * buffer: If inout==FALSE data is being written to it else read from it |
| 287 | * *start: If inout==FALSE start of the valid data in the buffer |
| 288 | * offset: If inout==FALSE offset from the beginning of the imaginary file |
| 289 | * from which we start writing into the buffer |
| 290 | * length: If inout==FALSE max number of bytes to be written into the buffer |
| 291 | * else number of bytes in the buffer |
| 292 | */ |
| 293 | static int k2_sata_proc_info(struct Scsi_Host *shost, char *page, char **start, |
| 294 | off_t offset, int count, int inout) |
| 295 | { |
| 296 | struct ata_port *ap; |
| 297 | struct device_node *np; |
| 298 | int len, index; |
| 299 | |
| 300 | /* Find the ata_port */ |
Jeff Garzik | 35bb94b | 2006-04-11 13:12:34 -0400 | [diff] [blame] | 301 | ap = ata_shost_to_port(shost); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 302 | if (ap == NULL) |
| 303 | return 0; |
| 304 | |
| 305 | /* Find the OF node for the PCI device proper */ |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 306 | np = pci_device_to_OF_node(to_pci_dev(ap->host->dev)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 307 | if (np == NULL) |
| 308 | return 0; |
| 309 | |
| 310 | /* Match it to a port node */ |
Jeff Garzik | cca3974 | 2006-08-24 03:19:22 -0400 | [diff] [blame] | 311 | index = (ap == ap->host->ports[0]) ? 0 : 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 312 | for (np = np->child; np != NULL; np = np->sibling) { |
Stephen Rothwell | 40cd3a4 | 2007-05-01 13:54:02 +1000 | [diff] [blame] | 313 | const u32 *reg = of_get_property(np, "reg", NULL); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 314 | if (!reg) |
| 315 | continue; |
| 316 | if (index == *reg) |
| 317 | break; |
| 318 | } |
| 319 | if (np == NULL) |
| 320 | return 0; |
| 321 | |
| 322 | len = sprintf(page, "devspec: %s\n", np->full_name); |
| 323 | |
| 324 | return len; |
| 325 | } |
| 326 | #endif /* CONFIG_PPC_OF */ |
| 327 | |
| 328 | |
Jeff Garzik | 193515d | 2005-11-07 00:59:37 -0500 | [diff] [blame] | 329 | static struct scsi_host_template k2_sata_sht = { |
Tejun Heo | 68d1d07 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 330 | ATA_BMDMA_SHT(DRV_NAME), |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | #ifdef CONFIG_PPC_OF |
| 332 | .proc_info = k2_sata_proc_info, |
| 333 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | }; |
| 335 | |
| 336 | |
Tejun Heo | 029cfd6 | 2008-03-25 12:22:49 +0900 | [diff] [blame] | 337 | static struct ata_port_operations k2_sata_ops = { |
| 338 | .inherits = &ata_bmdma_port_ops, |
Tejun Heo | 5682ed3 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 339 | .sff_tf_load = k2_sata_tf_load, |
| 340 | .sff_tf_read = k2_sata_tf_read, |
| 341 | .sff_check_status = k2_stat_check_status, |
Jeff Garzik | c10340a | 2006-12-14 17:04:33 -0500 | [diff] [blame] | 342 | .check_atapi_dma = k2_sata_check_atapi_dma, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 343 | .bmdma_setup = k2_bmdma_setup_mmio, |
| 344 | .bmdma_start = k2_bmdma_start_mmio, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | .scr_read = k2_sata_scr_read, |
| 346 | .scr_write = k2_sata_scr_write, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | }; |
| 348 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 349 | static const struct ata_port_info k2_port_info[] = { |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 350 | /* chip_svw4 */ |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 351 | { |
| 352 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
| 353 | ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA, |
| 354 | .pio_mask = 0x1f, |
| 355 | .mwdma_mask = 0x07, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 356 | .udma_mask = ATA_UDMA6, |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 357 | .port_ops = &k2_sata_ops, |
| 358 | }, |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 359 | /* chip_svw8 */ |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 360 | { |
| 361 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
| 362 | ATA_FLAG_MMIO | K2_FLAG_NO_ATAPI_DMA | |
| 363 | K2_FLAG_SATA_8_PORTS, |
| 364 | .pio_mask = 0x1f, |
| 365 | .mwdma_mask = 0x07, |
Jeff Garzik | bf6263a | 2007-07-09 12:16:50 -0400 | [diff] [blame] | 366 | .udma_mask = ATA_UDMA6, |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 367 | .port_ops = &k2_sata_ops, |
| 368 | }, |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 369 | /* chip_svw42 */ |
| 370 | { |
| 371 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
| 372 | ATA_FLAG_MMIO | K2_FLAG_BAR_POS_3, |
| 373 | .pio_mask = 0x1f, |
| 374 | .mwdma_mask = 0x07, |
| 375 | .udma_mask = ATA_UDMA6, |
| 376 | .port_ops = &k2_sata_ops, |
| 377 | }, |
| 378 | /* chip_svw43 */ |
| 379 | { |
| 380 | .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY | |
| 381 | ATA_FLAG_MMIO, |
| 382 | .pio_mask = 0x1f, |
| 383 | .mwdma_mask = 0x07, |
| 384 | .udma_mask = ATA_UDMA6, |
| 385 | .port_ops = &k2_sata_ops, |
| 386 | }, |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 387 | }; |
| 388 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 389 | static void k2_sata_setup_port(struct ata_ioports *port, void __iomem *base) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 390 | { |
| 391 | port->cmd_addr = base + K2_SATA_TF_CMD_OFFSET; |
| 392 | port->data_addr = base + K2_SATA_TF_DATA_OFFSET; |
| 393 | port->feature_addr = |
| 394 | port->error_addr = base + K2_SATA_TF_ERROR_OFFSET; |
| 395 | port->nsect_addr = base + K2_SATA_TF_NSECT_OFFSET; |
| 396 | port->lbal_addr = base + K2_SATA_TF_LBAL_OFFSET; |
| 397 | port->lbam_addr = base + K2_SATA_TF_LBAM_OFFSET; |
| 398 | port->lbah_addr = base + K2_SATA_TF_LBAH_OFFSET; |
| 399 | port->device_addr = base + K2_SATA_TF_DEVICE_OFFSET; |
| 400 | port->command_addr = |
| 401 | port->status_addr = base + K2_SATA_TF_CMDSTAT_OFFSET; |
| 402 | port->altstatus_addr = |
| 403 | port->ctl_addr = base + K2_SATA_TF_CTL_OFFSET; |
| 404 | port->bmdma_addr = base + K2_SATA_DMA_CMD_OFFSET; |
| 405 | port->scr_addr = base + K2_SATA_SCR_STATUS_OFFSET; |
| 406 | } |
| 407 | |
| 408 | |
Jeff Garzik | 5796d1c | 2007-10-26 00:03:37 -0400 | [diff] [blame] | 409 | static int k2_sata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 410 | { |
| 411 | static int printed_version; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 412 | const struct ata_port_info *ppi[] = |
| 413 | { &k2_port_info[ent->driver_data], NULL }; |
| 414 | struct ata_host *host; |
Jeff Garzik | ea6ba10 | 2005-08-30 05:18:18 -0400 | [diff] [blame] | 415 | void __iomem *mmio_base; |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 416 | int n_ports, i, rc, bar_pos; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 417 | |
| 418 | if (!printed_version++) |
Jeff Garzik | a9524a7 | 2005-10-30 14:39:11 -0500 | [diff] [blame] | 419 | dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 420 | |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 421 | /* allocate host */ |
| 422 | n_ports = 4; |
| 423 | if (ppi[0]->flags & K2_FLAG_SATA_8_PORTS) |
| 424 | n_ports = 8; |
| 425 | |
| 426 | host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports); |
| 427 | if (!host) |
| 428 | return -ENOMEM; |
| 429 | |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 430 | bar_pos = 5; |
| 431 | if (ppi[0]->flags & K2_FLAG_BAR_POS_3) |
| 432 | bar_pos = 3; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 433 | /* |
| 434 | * If this driver happens to only be useful on Apple's K2, then |
| 435 | * we should check that here as it has a normal Serverworks ID |
| 436 | */ |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 437 | rc = pcim_enable_device(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | if (rc) |
| 439 | return rc; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 440 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 441 | /* |
| 442 | * Check if we have resources mapped at all (second function may |
| 443 | * have been disabled by firmware) |
| 444 | */ |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 445 | if (pci_resource_len(pdev, bar_pos) == 0) { |
| 446 | /* In IDE mode we need to pin the device to ensure that |
| 447 | pcim_release does not clear the busmaster bit in config |
| 448 | space, clearing causes busmaster DMA to fail on |
| 449 | ports 3 & 4 */ |
| 450 | pcim_pin_device(pdev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 451 | return -ENODEV; |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 452 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 453 | |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 454 | /* Request and iomap PCI regions */ |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 455 | rc = pcim_iomap_regions(pdev, 1 << bar_pos, DRV_NAME); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 456 | if (rc == -EBUSY) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 457 | pcim_pin_device(pdev); |
Tejun Heo | 0d5ff56 | 2007-02-01 15:06:36 +0900 | [diff] [blame] | 458 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 459 | return rc; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 460 | host->iomap = pcim_iomap_table(pdev); |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 461 | mmio_base = host->iomap[bar_pos]; |
Tejun Heo | 4447d35 | 2007-04-17 23:44:08 +0900 | [diff] [blame] | 462 | |
| 463 | /* different controllers have different number of ports - currently 4 or 8 */ |
| 464 | /* All ports are on the same function. Multi-function device is no |
| 465 | * longer available. This should not be seen in any system. */ |
Tejun Heo | cbcdd87 | 2007-08-18 13:14:55 +0900 | [diff] [blame] | 466 | for (i = 0; i < host->n_ports; i++) { |
| 467 | struct ata_port *ap = host->ports[i]; |
| 468 | unsigned int offset = i * K2_SATA_PORT_OFFSET; |
| 469 | |
| 470 | k2_sata_setup_port(&ap->ioaddr, mmio_base + offset); |
| 471 | |
| 472 | ata_port_pbar_desc(ap, 5, -1, "mmio"); |
| 473 | ata_port_pbar_desc(ap, 5, offset, "port"); |
| 474 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 475 | |
| 476 | rc = pci_set_dma_mask(pdev, ATA_DMA_MASK); |
| 477 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 478 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 479 | rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK); |
| 480 | if (rc) |
Tejun Heo | 24dc5f3 | 2007-01-20 16:00:28 +0900 | [diff] [blame] | 481 | return rc; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 482 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 483 | /* Clear a magic bit in SCR1 according to Darwin, those help |
| 484 | * some funky seagate drives (though so far, those were already |
Rolf Eike Beer | 104e501 | 2005-03-27 08:50:38 -0500 | [diff] [blame] | 485 | * set by the firmware on the machines I had access to) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 486 | */ |
| 487 | writel(readl(mmio_base + K2_SATA_SICR1_OFFSET) & ~0x00040000, |
| 488 | mmio_base + K2_SATA_SICR1_OFFSET); |
| 489 | |
| 490 | /* Clear SATA error & interrupts we don't use */ |
| 491 | writel(0xffffffff, mmio_base + K2_SATA_SCR_ERROR_OFFSET); |
| 492 | writel(0x0, mmio_base + K2_SATA_SIM_OFFSET); |
| 493 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 494 | pci_set_master(pdev); |
Tejun Heo | 9363c38 | 2008-04-07 22:47:16 +0900 | [diff] [blame] | 495 | return ata_host_activate(host, pdev->irq, ata_sff_interrupt, |
| 496 | IRQF_SHARED, &k2_sata_sht); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 497 | } |
| 498 | |
Narendra Sankar | 60bf09a | 2005-05-25 16:51:00 -0700 | [diff] [blame] | 499 | /* 0x240 is device ID for Apple K2 device |
| 500 | * 0x241 is device ID for Serverworks Frodo4 |
| 501 | * 0x242 is device ID for Serverworks Frodo8 |
| 502 | * 0x24a is device ID for BCM5785 (aka HT1000) HT southbridge integrated SATA |
| 503 | * controller |
| 504 | * */ |
Jeff Garzik | 3b7d697 | 2005-11-10 11:04:11 -0500 | [diff] [blame] | 505 | static const struct pci_device_id k2_sata_pci_tbl[] = { |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 506 | { PCI_VDEVICE(SERVERWORKS, 0x0240), chip_svw4 }, |
Jeff Garzik | aeb7491 | 2008-04-12 00:11:35 -0400 | [diff] [blame] | 507 | { PCI_VDEVICE(SERVERWORKS, 0x0241), chip_svw8 }, |
| 508 | { PCI_VDEVICE(SERVERWORKS, 0x0242), chip_svw4 }, |
Anantha Subramanyam | 931506d | 2008-02-28 15:58:35 -0800 | [diff] [blame] | 509 | { PCI_VDEVICE(SERVERWORKS, 0x024a), chip_svw4 }, |
| 510 | { PCI_VDEVICE(SERVERWORKS, 0x024b), chip_svw4 }, |
| 511 | { PCI_VDEVICE(SERVERWORKS, 0x0410), chip_svw42 }, |
| 512 | { PCI_VDEVICE(SERVERWORKS, 0x0411), chip_svw43 }, |
Jeff Garzik | 2d2744f | 2006-09-28 20:21:59 -0400 | [diff] [blame] | 513 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 514 | { } |
| 515 | }; |
| 516 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 517 | static struct pci_driver k2_sata_pci_driver = { |
| 518 | .name = DRV_NAME, |
| 519 | .id_table = k2_sata_pci_tbl, |
| 520 | .probe = k2_sata_init_one, |
| 521 | .remove = ata_pci_remove_one, |
| 522 | }; |
| 523 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 524 | static int __init k2_sata_init(void) |
| 525 | { |
Pavel Roskin | b788719 | 2006-08-10 18:13:18 +0900 | [diff] [blame] | 526 | return pci_register_driver(&k2_sata_pci_driver); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 527 | } |
| 528 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 529 | static void __exit k2_sata_exit(void) |
| 530 | { |
| 531 | pci_unregister_driver(&k2_sata_pci_driver); |
| 532 | } |
| 533 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 534 | MODULE_AUTHOR("Benjamin Herrenschmidt"); |
| 535 | MODULE_DESCRIPTION("low-level driver for K2 SATA controller"); |
| 536 | MODULE_LICENSE("GPL"); |
| 537 | MODULE_DEVICE_TABLE(pci, k2_sata_pci_tbl); |
| 538 | MODULE_VERSION(DRV_VERSION); |
| 539 | |
| 540 | module_init(k2_sata_init); |
| 541 | module_exit(k2_sata_exit); |