blob: 8ef86b5c37c85b4e50261700b84be10481ab6c29 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Low-Level PCI Access for i386 machines.
3 *
4 * (c) 1999 Martin Mares <mj@ucw.cz>
5 */
6
7#undef DEBUG
8
9#ifdef DEBUG
10#define DBG(x...) printk(x)
11#else
12#define DBG(x...)
13#endif
14
15#define PCI_PROBE_BIOS 0x0001
16#define PCI_PROBE_CONF1 0x0002
17#define PCI_PROBE_CONF2 0x0004
18#define PCI_PROBE_MMCONF 0x0008
Linus Torvalds79e453d2006-09-19 08:15:22 -070019#define PCI_PROBE_MASK 0x000f
Andi Kleen0637a702006-09-26 10:52:41 +020020#define PCI_PROBE_NOEARLY 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -070021
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#define PCI_NO_CHECKS 0x0400
23#define PCI_USE_PIRQ_MASK 0x0800
24#define PCI_ASSIGN_ROMS 0x1000
25#define PCI_BIOS_IRQ_SCAN 0x2000
26#define PCI_ASSIGN_ALL_BUSSES 0x4000
Gary Hade036fff42007-10-03 15:56:14 -070027#define PCI_CAN_SKIP_ISA_ALIGN 0x8000
Gary Hade62f420f2007-10-03 15:56:51 -070028#define PCI_USE__CRS 0x10000
Yinghai Lu5f0b2972008-04-14 16:08:25 -070029#define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
31extern unsigned int pci_probe;
jayalk@intworks.biz120bb422005-03-21 20:20:42 -080032extern unsigned long pirq_table_addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Matt Domsch6b4b78f2006-09-29 15:23:23 -050034enum pci_bf_sort_state {
35 pci_bf_sort_default,
36 pci_force_nobf,
37 pci_force_bf,
38 pci_dmi_bf,
39};
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041/* pci-i386.c */
42
43extern unsigned int pcibios_max_latency;
44
45void pcibios_resource_survey(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -070046
47/* pci-pc.c */
48
49extern int pcibios_last_bus;
50extern struct pci_bus *pci_root_bus;
51extern struct pci_ops pci_root_ops;
52
53/* pci-irq.c */
54
55struct irq_info {
56 u8 bus, devfn; /* Bus, device and function */
57 struct {
58 u8 link; /* IRQ line ID, chipset dependent, 0=not routed */
59 u16 bitmap; /* Available IRQs */
60 } __attribute__((packed)) irq[4];
61 u8 slot; /* Slot number, 0=onboard */
62 u8 rfu;
63} __attribute__((packed));
64
65struct irq_routing_table {
66 u32 signature; /* PIRQ_SIGNATURE should be here */
67 u16 version; /* PIRQ_VERSION */
68 u16 size; /* Table size in bytes */
69 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
70 u16 exclusive_irqs; /* IRQs devoted exclusively to PCI usage */
71 u16 rtr_vendor, rtr_device; /* Vendor and device ID of interrupt router */
72 u32 miniport_data; /* Crap */
73 u8 rfu[11];
74 u8 checksum; /* Modulo 256 checksum must give zero */
75 struct irq_info slots[0];
76} __attribute__((packed));
77
78extern unsigned int pcibios_irq_mask;
79
80extern int pcibios_scanned;
81extern spinlock_t pci_config_lock;
82
83extern int (*pcibios_enable_irq)(struct pci_dev *dev);
David Shaohua Li87bec662005-07-27 23:02:00 -040084extern void (*pcibios_disable_irq)(struct pci_dev *dev);
Andi Kleen928cf8c2005-12-12 22:17:10 -080085
Matthew Wilcoxb6ce0682008-02-10 09:45:28 -050086struct pci_raw_ops {
87 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
88 int reg, int len, u32 *val);
89 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
90 int reg, int len, u32 val);
91};
92
93extern struct pci_raw_ops *raw_pci_ops;
94extern struct pci_raw_ops *raw_pci_ext_ops;
95
96extern struct pci_raw_ops pci_direct_conf1;
Andi Kleen928cf8c2005-12-12 22:17:10 -080097
Andi Kleen5e544d62006-09-26 10:52:40 +020098extern int pci_direct_probe(void);
99extern void pci_direct_init(int type);
Andi Kleen92c05fc2006-03-23 14:35:12 -0800100extern void pci_pcbios_init(void);
Andi Kleen5e544d62006-09-26 10:52:40 +0200101
Olivier Galibertb7867392007-02-13 13:26:20 +0100102/* pci-mmconfig.c */
103
OGAWA Hirofumi429d5122007-02-13 13:26:20 +0100104extern int __init pci_mmcfg_arch_init(void);
Yinghai Lu0b64ad72008-02-15 01:28:41 -0800105extern void __init pci_mmcfg_arch_free(void);
dean gaudet3320ad92007-08-10 22:30:59 +0200106
107/*
108 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
109 * on their northbrige except through the * %eax register. As such, you MUST
110 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
111 * accessor functions.
112 * In fact just use pci_config_*, nothing else please.
113 */
114static inline unsigned char mmio_config_readb(void __iomem *pos)
115{
116 u8 val;
117 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
118 return val;
119}
120
121static inline unsigned short mmio_config_readw(void __iomem *pos)
122{
123 u16 val;
124 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
125 return val;
126}
127
128static inline unsigned int mmio_config_readl(void __iomem *pos)
129{
130 u32 val;
131 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
132 return val;
133}
134
135static inline void mmio_config_writeb(void __iomem *pos, u8 val)
136{
137 asm volatile("movb %%al,(%1)" :: "a" (val), "r" (pos) : "memory");
138}
139
140static inline void mmio_config_writew(void __iomem *pos, u16 val)
141{
142 asm volatile("movw %%ax,(%1)" :: "a" (val), "r" (pos) : "memory");
143}
144
145static inline void mmio_config_writel(void __iomem *pos, u32 val)
146{
147 asm volatile("movl %%eax,(%1)" :: "a" (val), "r" (pos) : "memory");
148}