blob: 7b54f3c2a2d7f939abe7314501827583f666edae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/arch/arm/mach-s3c2410/mach-bast.c
2 *
3 * Copyright (c) 2003-2005 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://www.simtec.co.uk/products/EB2410ITX/
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010019#include <linux/serial_core.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010020#include <linux/platform_device.h>
Ben Dooksd97a6662005-06-23 21:56:47 +010021#include <linux/dm9000.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Ben Dooks5ce4b1f2007-07-12 10:44:53 +010023#include <net/ax88796.h>
24
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <asm/mach/arch.h>
26#include <asm/mach/map.h>
27#include <asm/mach/irq.h>
28
29#include <asm/arch/bast-map.h>
30#include <asm/arch/bast-irq.h>
31#include <asm/arch/bast-cpld.h>
32
33#include <asm/hardware.h>
34#include <asm/io.h>
35#include <asm/irq.h>
36#include <asm/mach-types.h>
37
38//#include <asm/debug-ll.h>
Ben Dooks531b6172007-07-22 16:05:25 +010039#include <asm/plat-s3c/regs-serial.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/arch/regs-gpio.h>
41#include <asm/arch/regs-mem.h>
Ben Dooksd97a6662005-06-23 21:56:47 +010042#include <asm/arch/regs-lcd.h>
Ben Dooks58c8d572005-10-28 15:31:46 +010043
Ben Dooks531b6172007-07-22 16:05:25 +010044#include <asm/plat-s3c/nand.h>
45#include <asm/plat-s3c/iic.h>
Ben Dooks58c8d572005-10-28 15:31:46 +010046#include <asm/arch/fb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
48#include <linux/mtd/mtd.h>
49#include <linux/mtd/nand.h>
50#include <linux/mtd/nand_ecc.h>
51#include <linux/mtd/partitions.h>
52
Ben Dooks65cc3372005-07-18 10:24:32 +010053#include <linux/serial_8250.h>
54
Ben Dooksa21765a2007-02-11 18:31:01 +010055#include <asm/plat-s3c24xx/clock.h>
56#include <asm/plat-s3c24xx/devs.h>
57#include <asm/plat-s3c24xx/cpu.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070058#include "usb-simtec.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
60#define COPYRIGHT ", (c) 2004-2005 Simtec Electronics"
61
62/* macros for virtual address mods for the io space entries */
63#define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
64#define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
65#define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
66#define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
67
68/* macros to modify the physical addresses for io space */
69
Ben Dooks1d23b652005-11-08 19:15:31 +000070#define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
71#define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
72#define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
73#define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75static struct map_desc bast_iodesc[] __initdata = {
76 /* ISA IO areas */
Ben Dooks1d23b652005-11-08 19:15:31 +000077 {
78 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
79 .pfn = PA_CS2(BAST_PA_ISAIO),
80 .length = SZ_16M,
81 .type = MT_DEVICE,
82 }, {
83 .virtual = (u32)S3C24XX_VA_ISA_WORD,
84 .pfn = PA_CS3(BAST_PA_ISAIO),
85 .length = SZ_16M,
86 .type = MT_DEVICE,
87 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070088 /* bast CPLD control registers, and external interrupt controls */
Ben Dooks1d23b652005-11-08 19:15:31 +000089 {
90 .virtual = (u32)BAST_VA_CTRL1,
91 .pfn = __phys_to_pfn(BAST_PA_CTRL1),
92 .length = SZ_1M,
93 .type = MT_DEVICE,
94 }, {
95 .virtual = (u32)BAST_VA_CTRL2,
96 .pfn = __phys_to_pfn(BAST_PA_CTRL2),
97 .length = SZ_1M,
98 .type = MT_DEVICE,
99 }, {
100 .virtual = (u32)BAST_VA_CTRL3,
101 .pfn = __phys_to_pfn(BAST_PA_CTRL3),
102 .length = SZ_1M,
103 .type = MT_DEVICE,
104 }, {
105 .virtual = (u32)BAST_VA_CTRL4,
106 .pfn = __phys_to_pfn(BAST_PA_CTRL4),
107 .length = SZ_1M,
108 .type = MT_DEVICE,
109 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 /* PC104 IRQ mux */
Ben Dooks1d23b652005-11-08 19:15:31 +0000111 {
112 .virtual = (u32)BAST_VA_PC104_IRQREQ,
113 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQREQ),
114 .length = SZ_1M,
115 .type = MT_DEVICE,
116 }, {
117 .virtual = (u32)BAST_VA_PC104_IRQRAW,
118 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQRAW),
119 .length = SZ_1M,
120 .type = MT_DEVICE,
121 }, {
122 .virtual = (u32)BAST_VA_PC104_IRQMASK,
123 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQMASK),
124 .length = SZ_1M,
125 .type = MT_DEVICE,
126 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127
128 /* peripheral space... one for each of fast/slow/byte/16bit */
129 /* note, ide is only decoded in word space, even though some registers
130 * are only 8bit */
131
132 /* slow, byte */
133 { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
134 { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 { VA_C2(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
137 { VA_C2(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
138 { VA_C2(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
139 { VA_C2(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
140
141 /* slow, word */
142 { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
143 { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 { VA_C3(BAST_VA_IDEPRI), PA_CS3(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
146 { VA_C3(BAST_VA_IDESEC), PA_CS3(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
147 { VA_C3(BAST_VA_IDEPRIAUX), PA_CS3(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
148 { VA_C3(BAST_VA_IDESECAUX), PA_CS3(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
149
150 /* fast, byte */
151 { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
152 { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154 { VA_C4(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
155 { VA_C4(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
156 { VA_C4(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
157 { VA_C4(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
158
159 /* fast, word */
160 { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
161 { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 { VA_C5(BAST_VA_IDEPRI), PA_CS5(BAST_PA_IDEPRI), SZ_1M, MT_DEVICE },
164 { VA_C5(BAST_VA_IDESEC), PA_CS5(BAST_PA_IDESEC), SZ_1M, MT_DEVICE },
165 { VA_C5(BAST_VA_IDEPRIAUX), PA_CS5(BAST_PA_IDEPRIAUX), SZ_1M, MT_DEVICE },
166 { VA_C5(BAST_VA_IDESECAUX), PA_CS5(BAST_PA_IDESECAUX), SZ_1M, MT_DEVICE },
167};
168
169#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
170#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
171#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
172
173static struct s3c24xx_uart_clksrc bast_serial_clocks[] = {
174 [0] = {
175 .name = "uclk",
176 .divisor = 1,
177 .min_baud = 0,
178 .max_baud = 0,
179 },
180 [1] = {
181 .name = "pclk",
182 .divisor = 1,
183 .min_baud = 0,
Ben Dooksb526bf22005-11-16 15:05:12 +0000184 .max_baud = 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 }
186};
187
188
Ben Dooks66a9b492006-06-18 23:04:05 +0100189static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 [0] = {
191 .hwport = 0,
192 .flags = 0,
193 .ucon = UCON,
194 .ulcon = ULCON,
195 .ufcon = UFCON,
196 .clocks = bast_serial_clocks,
Ben Dooksb526bf22005-11-16 15:05:12 +0000197 .clocks_size = ARRAY_SIZE(bast_serial_clocks),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 },
199 [1] = {
200 .hwport = 1,
201 .flags = 0,
202 .ucon = UCON,
203 .ulcon = ULCON,
204 .ufcon = UFCON,
205 .clocks = bast_serial_clocks,
Ben Dooksb526bf22005-11-16 15:05:12 +0000206 .clocks_size = ARRAY_SIZE(bast_serial_clocks),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207 },
208 /* port 2 is not actually used */
209 [2] = {
210 .hwport = 2,
211 .flags = 0,
212 .ucon = UCON,
213 .ulcon = ULCON,
214 .ufcon = UFCON,
215 .clocks = bast_serial_clocks,
Ben Dooksb526bf22005-11-16 15:05:12 +0000216 .clocks_size = ARRAY_SIZE(bast_serial_clocks),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700217 }
218};
219
220/* NOR Flash on BAST board */
221
222static struct resource bast_nor_resource[] = {
223 [0] = {
224 .start = S3C2410_CS1 + 0x4000000,
225 .end = S3C2410_CS1 + 0x4000000 + (32*1024*1024) - 1,
226 .flags = IORESOURCE_MEM,
227 }
228};
229
230static struct platform_device bast_device_nor = {
231 .name = "bast-nor",
232 .id = -1,
233 .num_resources = ARRAY_SIZE(bast_nor_resource),
234 .resource = bast_nor_resource,
235};
236
237/* NAND Flash on BAST board */
238
239
240static int smartmedia_map[] = { 0 };
241static int chip0_map[] = { 1 };
242static int chip1_map[] = { 2 };
243static int chip2_map[] = { 3 };
244
Ben Dooks9f693d72005-10-12 19:58:07 +0100245static struct mtd_partition bast_default_nand_part[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 [0] = {
247 .name = "Boot Agent",
248 .size = SZ_16K,
Ben Dooksb526bf22005-11-16 15:05:12 +0000249 .offset = 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700250 },
251 [1] = {
252 .name = "/boot",
253 .size = SZ_4M - SZ_16K,
254 .offset = SZ_16K,
255 },
256 [2] = {
257 .name = "user",
258 .offset = SZ_4M,
259 .size = MTDPART_SIZ_FULL,
260 }
261};
262
263/* the bast has 4 selectable slots for nand-flash, the three
264 * on-board chip areas, as well as the external SmartMedia
265 * slot.
266 *
267 * Note, there is no current hot-plug support for the SmartMedia
268 * socket.
269*/
270
271static struct s3c2410_nand_set bast_nand_sets[] = {
272 [0] = {
273 .name = "SmartMedia",
274 .nr_chips = 1,
275 .nr_map = smartmedia_map,
276 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000277 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278 },
279 [1] = {
280 .name = "chip0",
281 .nr_chips = 1,
282 .nr_map = chip0_map,
283 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000284 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 },
286 [2] = {
287 .name = "chip1",
288 .nr_chips = 1,
289 .nr_map = chip1_map,
290 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000291 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 },
293 [3] = {
294 .name = "chip2",
295 .nr_chips = 1,
296 .nr_map = chip2_map,
297 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000298 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 }
300};
301
302static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
303{
304 unsigned int tmp;
305
306 slot = set->nr_map[slot] & 3;
307
308 pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
309 slot, set, set->nr_map);
310
311 tmp = __raw_readb(BAST_VA_CTRL2);
312 tmp &= BAST_CPLD_CTLR2_IDERST;
313 tmp |= slot;
314 tmp |= BAST_CPLD_CTRL2_WNAND;
315
316 pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
317
318 __raw_writeb(tmp, BAST_VA_CTRL2);
319}
320
321static struct s3c2410_platform_nand bast_nand_info = {
Ben Dooksb048dbf2005-10-20 23:21:19 +0100322 .tacls = 30,
323 .twrph0 = 60,
324 .twrph1 = 60,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 .nr_sets = ARRAY_SIZE(bast_nand_sets),
326 .sets = bast_nand_sets,
327 .select_chip = bast_nand_select,
328};
329
Ben Dooksd97a6662005-06-23 21:56:47 +0100330/* DM9000 */
331
332static struct resource bast_dm9k_resource[] = {
333 [0] = {
334 .start = S3C2410_CS5 + BAST_PA_DM9000,
335 .end = S3C2410_CS5 + BAST_PA_DM9000 + 3,
Ben Dooksb526bf22005-11-16 15:05:12 +0000336 .flags = IORESOURCE_MEM,
Ben Dooksd97a6662005-06-23 21:56:47 +0100337 },
338 [1] = {
339 .start = S3C2410_CS5 + BAST_PA_DM9000 + 0x40,
340 .end = S3C2410_CS5 + BAST_PA_DM9000 + 0x40 + 0x3f,
Ben Dooksb526bf22005-11-16 15:05:12 +0000341 .flags = IORESOURCE_MEM,
Ben Dooksd97a6662005-06-23 21:56:47 +0100342 },
343 [2] = {
344 .start = IRQ_DM9000,
345 .end = IRQ_DM9000,
Ben Dooksb526bf22005-11-16 15:05:12 +0000346 .flags = IORESOURCE_IRQ,
Ben Dooksd97a6662005-06-23 21:56:47 +0100347 }
348
349};
350
351/* for the moment we limit ourselves to 16bit IO until some
352 * better IO routines can be written and tested
353*/
354
Ben Dooks9f693d72005-10-12 19:58:07 +0100355static struct dm9000_plat_data bast_dm9k_platdata = {
Ben Dooksb526bf22005-11-16 15:05:12 +0000356 .flags = DM9000_PLATF_16BITONLY,
Ben Dooksd97a6662005-06-23 21:56:47 +0100357};
358
359static struct platform_device bast_device_dm9k = {
360 .name = "dm9000",
361 .id = 0,
362 .num_resources = ARRAY_SIZE(bast_dm9k_resource),
363 .resource = bast_dm9k_resource,
364 .dev = {
365 .platform_data = &bast_dm9k_platdata,
366 }
367};
368
Ben Dooks65cc3372005-07-18 10:24:32 +0100369/* serial devices */
370
371#define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
372#define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
373#define SERIAL_CLK (1843200)
374
375static struct plat_serial8250_port bast_sio_data[] = {
376 [0] = {
377 .mapbase = SERIAL_BASE + 0x2f8,
378 .irq = IRQ_PCSERIAL1,
379 .flags = SERIAL_FLAGS,
380 .iotype = UPIO_MEM,
381 .regshift = 0,
382 .uartclk = SERIAL_CLK,
383 },
384 [1] = {
385 .mapbase = SERIAL_BASE + 0x3f8,
386 .irq = IRQ_PCSERIAL2,
387 .flags = SERIAL_FLAGS,
388 .iotype = UPIO_MEM,
389 .regshift = 0,
390 .uartclk = SERIAL_CLK,
391 },
392 { }
393};
394
395static struct platform_device bast_sio = {
396 .name = "serial8250",
Russell King6df29de2005-09-08 16:04:41 +0100397 .id = PLAT8250_DEV_PLATFORM,
Ben Dooks65cc3372005-07-18 10:24:32 +0100398 .dev = {
399 .platform_data = &bast_sio_data,
400 },
401};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402
Ben Dooks1fcf8442005-08-03 19:49:16 +0100403/* we have devices on the bus which cannot work much over the
404 * standard 100KHz i2c bus frequency
405*/
406
407static struct s3c2410_platform_i2c bast_i2c_info = {
408 .flags = 0,
409 .slave_addr = 0x10,
410 .bus_freq = 100*1000,
411 .max_freq = 130*1000,
412};
413
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100414/* Asix AX88796 10/100 ethernet controller */
415
416static struct ax_plat_data bast_asix_platdata = {
417 .flags = AXFLG_MAC_FROMDEV,
418 .wordlength = 2,
419 .dcr_val = 0x48,
420 .rcr_val = 0x40,
421};
422
423static struct resource bast_asix_resource[] = {
424 [0] = {
425 .start = S3C2410_CS5 + BAST_PA_ASIXNET,
426 .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20) - 1,
427 .flags = IORESOURCE_MEM,
428 },
429 [1] = {
430 .start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
431 .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
432 .flags = IORESOURCE_MEM,
433 },
434 [2] = {
435 .start = IRQ_ASIX,
436 .end = IRQ_ASIX,
437 .flags = IORESOURCE_IRQ
438 }
439};
440
441static struct platform_device bast_device_asix = {
442 .name = "ax88796",
443 .id = 0,
444 .num_resources = ARRAY_SIZE(bast_asix_resource),
445 .resource = bast_asix_resource,
446 .dev = {
447 .platform_data = &bast_asix_platdata
448 }
449};
450
451/* Asix AX88796 10/100 ethernet controller parallel port */
452
453static struct resource bast_asixpp_resource[] = {
454 [0] = {
455 .start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20),
456 .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1b * 0x20) - 1,
457 .flags = IORESOURCE_MEM,
458 }
459};
460
461static struct platform_device bast_device_axpp = {
462 .name = "ax88796-pp",
463 .id = 0,
464 .num_resources = ARRAY_SIZE(bast_asixpp_resource),
465 .resource = bast_asixpp_resource,
466};
467
468/* LCD/VGA controller */
Ben Dooks58c8d572005-10-28 15:31:46 +0100469
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700470static struct s3c2410fb_display __initdata bast_lcd_info[] = {
471 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700472 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700473 .width = 640,
474 .height = 480,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700475
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700476 .xres = 320,
477 .yres = 240,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700478 .left_margin = 40,
479 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700480 .upper_margin = 30,
481 .lower_margin = 32,
Ben Dooks58c8d572005-10-28 15:31:46 +0100482
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700483 .bpp = 4,
484
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700485 .lcdcon1 = 0x00000176,
486 .lcdcon2 = 0x1d77c7c2,
487 .lcdcon4 = 0x00000057,
488 .lcdcon5 = 0x00014b02,
Ben Dooks58c8d572005-10-28 15:31:46 +0100489 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700490 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700491 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700492 .width = 640,
493 .height = 480,
Ben Dooks58c8d572005-10-28 15:31:46 +0100494
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700495 .xres = 640,
496 .yres = 480,
497 .bpp = 4,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700498 .left_margin = 40,
499 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700500 .upper_margin = 30,
501 .lower_margin = 32,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700502
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700503 .lcdcon1 = 0x00000176,
504 .lcdcon2 = 0x1d77c7c2,
505 .lcdcon4 = 0x00000057,
506 .lcdcon5 = 0x00014b02,
Ben Dooks58c8d572005-10-28 15:31:46 +0100507 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700508 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700509 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700510 .width = 640,
511 .height = 480,
Ben Dooks58c8d572005-10-28 15:31:46 +0100512
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700513 .xres = 800,
514 .yres = 600,
515 .bpp = 4,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700516 .left_margin = 40,
517 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700518 .upper_margin = 30,
519 .lower_margin = 32,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700520
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700521 .lcdcon1 = 0x00000176,
522 .lcdcon2 = 0x1d77c7c2,
523 .lcdcon4 = 0x00000057,
524 .lcdcon5 = 0x00014b02,
Ben Dooks58c8d572005-10-28 15:31:46 +0100525 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700526 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700527 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700528 .width = 640,
529 .height = 480,
Ben Dooks58c8d572005-10-28 15:31:46 +0100530
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700531 .xres = 320,
532 .yres = 240,
533 .bpp = 8,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700534 .left_margin = 40,
535 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700536 .upper_margin = 30,
537 .lower_margin = 32,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700538
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700539 .lcdcon1 = 0x00000176,
540 .lcdcon2 = 0x1d77c7c2,
541 .lcdcon4 = 0x00000057,
542 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700543 },
544 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700545 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700546 .width = 640,
547 .height = 480,
548
549 .xres = 640,
550 .yres = 480,
551 .bpp = 8,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700552 .left_margin = 40,
553 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700554 .upper_margin = 30,
555 .lower_margin = 32,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700556
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700557 .lcdcon1 = 0x00000176,
558 .lcdcon2 = 0x1d77c7c2,
559 .lcdcon4 = 0x00000057,
560 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700561 },
562 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700563 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700564 .width = 640,
565 .height = 480,
566
567 .xres = 800,
568 .yres = 600,
569 .bpp = 8,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700570 .left_margin = 40,
571 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700572 .upper_margin = 30,
573 .lower_margin = 32,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700574
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700575 .lcdcon1 = 0x00000176,
576 .lcdcon2 = 0x1d77c7c2,
577 .lcdcon4 = 0x00000057,
578 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700579 },
580 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700581 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700582 .width = 640,
583 .height = 480,
584
585 .xres = 320,
586 .yres = 240,
587 .bpp = 16,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700588 .left_margin = 40,
589 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700590 .upper_margin = 30,
591 .lower_margin = 32,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700592
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700593 .lcdcon1 = 0x00000176,
594 .lcdcon2 = 0x1d77c7c2,
595 .lcdcon4 = 0x00000057,
596 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700597 },
598 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700599 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700600 .width = 640,
601 .height = 480,
602
603 .xres = 640,
604 .yres = 480,
605 .bpp = 16,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700606 .left_margin = 40,
607 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700608 .upper_margin = 30,
609 .lower_margin = 32,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700610
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700611 .lcdcon1 = 0x00000176,
612 .lcdcon2 = 0x1d77c7c2,
613 .lcdcon4 = 0x00000057,
614 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700615 },
616 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700617 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700618 .width = 640,
619 .height = 480,
620
621 .xres = 800,
622 .yres = 600,
623 .bpp = 16,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700624 .left_margin = 40,
625 .right_margin = 20,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700626 .upper_margin = 30,
627 .lower_margin = 32,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700628
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700629 .lcdcon1 = 0x00000176,
630 .lcdcon2 = 0x1d77c7c2,
631 .lcdcon4 = 0x00000057,
632 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700633 },
634};
635
636/* LCD/VGA controller */
637
638static struct s3c2410fb_mach_info __initdata bast_fb_info = {
639
640 .displays = bast_lcd_info,
641 .num_displays = ARRAY_SIZE(bast_lcd_info),
642 .default_display = 4,
Ben Dooks58c8d572005-10-28 15:31:46 +0100643};
644
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645/* Standard BAST devices */
646
647static struct platform_device *bast_devices[] __initdata = {
648 &s3c_device_usb,
649 &s3c_device_lcd,
650 &s3c_device_wdt,
651 &s3c_device_i2c,
652 &s3c_device_iis,
653 &s3c_device_rtc,
654 &s3c_device_nand,
Ben Dooksd97a6662005-06-23 21:56:47 +0100655 &bast_device_nor,
656 &bast_device_dm9k,
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100657 &bast_device_asix,
658 &bast_device_axpp,
Ben Dooks65cc3372005-07-18 10:24:32 +0100659 &bast_sio,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660};
661
662static struct clk *bast_clocks[] = {
663 &s3c24xx_dclk0,
664 &s3c24xx_dclk1,
665 &s3c24xx_clkout0,
666 &s3c24xx_clkout1,
667 &s3c24xx_uclk,
668};
669
Ben Dooks5fe10ab2005-09-20 17:24:33 +0100670static void __init bast_map_io(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671{
672 /* initialise the clocks */
673
674 s3c24xx_dclk0.parent = NULL;
675 s3c24xx_dclk0.rate = 12*1000*1000;
676
677 s3c24xx_dclk1.parent = NULL;
678 s3c24xx_dclk1.rate = 24*1000*1000;
679
680 s3c24xx_clkout0.parent = &s3c24xx_dclk0;
681 s3c24xx_clkout1.parent = &s3c24xx_dclk1;
682
683 s3c24xx_uclk.parent = &s3c24xx_clkout1;
684
Ben Dooksce89c202007-04-20 11:15:27 +0100685 s3c24xx_register_clocks(bast_clocks, ARRAY_SIZE(bast_clocks));
686
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687 s3c_device_nand.dev.platform_data = &bast_nand_info;
Ben Dooks1fcf8442005-08-03 19:49:16 +0100688 s3c_device_i2c.dev.platform_data = &bast_i2c_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
690 s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
691 s3c24xx_init_clocks(0);
692 s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
Ben Dooks57e51712007-04-20 11:19:16 +0100693
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694 usb_simtec_init();
695}
696
Ben Dooks58c8d572005-10-28 15:31:46 +0100697static void __init bast_init(void)
698{
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700699 s3c24xx_fb_set_platdata(&bast_fb_info);
Ben Dooks57e51712007-04-20 11:19:16 +0100700 platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
Ben Dooks58c8d572005-10-28 15:31:46 +0100701}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
703MACHINE_START(BAST, "Simtec-BAST")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100704 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
Russell Kinge9dea0c2005-07-03 17:38:58 +0100705 .phys_io = S3C2410_PA_UART,
706 .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
707 .boot_params = S3C2410_SDRAM_PA + 0x100,
Ben Dooksf705b1a2005-06-29 11:09:15 +0100708 .map_io = bast_map_io,
709 .init_irq = s3c24xx_init_irq,
Ben Dooks58c8d572005-10-28 15:31:46 +0100710 .init_machine = bast_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 .timer = &s3c24xx_timer,
712MACHINE_END